clock_data.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955
  1. /*
  2. * linux/arch/arm/mach-omap1/clock_data.c
  3. *
  4. * Copyright (C) 2004 - 2005, 2009-2010 Nokia Corporation
  5. * Written by Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com>
  6. * Based on clocks.h by Tony Lindgren, Gordon McNutt and RidgeRun, Inc
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * To do:
  13. * - Clocks that are only available on some chips should be marked with the
  14. * chips that they are present on.
  15. */
  16. #include <linux/kernel.h>
  17. #include <linux/io.h>
  18. #include <linux/clk.h>
  19. #include <linux/cpufreq.h>
  20. #include <linux/delay.h>
  21. #include <asm/mach-types.h> /* for machine_is_* */
  22. #include <plat/clock.h>
  23. #include <plat/cpu.h>
  24. #include <plat/clkdev_omap.h>
  25. #include <plat/sram.h> /* for omap_sram_reprogram_clock() */
  26. #include <plat/usb.h> /* for OTG_BASE */
  27. #include <mach/hardware.h>
  28. #include "iomap.h"
  29. #include "clock.h"
  30. /* Some ARM_IDLECT1 bit shifts - used in struct arm_idlect1_clk */
  31. #define IDL_CLKOUT_ARM_SHIFT 12
  32. #define IDLTIM_ARM_SHIFT 9
  33. #define IDLAPI_ARM_SHIFT 8
  34. #define IDLIF_ARM_SHIFT 6
  35. #define IDLLB_ARM_SHIFT 4 /* undocumented? */
  36. #define OMAP1510_IDLLCD_ARM_SHIFT 3 /* undocumented? */
  37. #define IDLPER_ARM_SHIFT 2
  38. #define IDLXORP_ARM_SHIFT 1
  39. #define IDLWDT_ARM_SHIFT 0
  40. /* Some MOD_CONF_CTRL_0 bit shifts - used in struct clk.enable_bit */
  41. #define CONF_MOD_UART3_CLK_MODE_R 31
  42. #define CONF_MOD_UART2_CLK_MODE_R 30
  43. #define CONF_MOD_UART1_CLK_MODE_R 29
  44. #define CONF_MOD_MMC_SD_CLK_REQ_R 23
  45. #define CONF_MOD_MCBSP3_AUXON 20
  46. /* Some MOD_CONF_CTRL_1 bit shifts - used in struct clk.enable_bit */
  47. #define CONF_MOD_SOSSI_CLK_EN_R 16
  48. /* Some OTG_SYSCON_2-specific bit fields */
  49. #define OTG_SYSCON_2_UHOST_EN_SHIFT 8
  50. /* Some SOFT_REQ_REG bit fields - used in struct clk.enable_bit */
  51. #define SOFT_MMC2_DPLL_REQ_SHIFT 13
  52. #define SOFT_MMC_DPLL_REQ_SHIFT 12
  53. #define SOFT_UART3_DPLL_REQ_SHIFT 11
  54. #define SOFT_UART2_DPLL_REQ_SHIFT 10
  55. #define SOFT_UART1_DPLL_REQ_SHIFT 9
  56. #define SOFT_USB_OTG_DPLL_REQ_SHIFT 8
  57. #define SOFT_CAM_DPLL_REQ_SHIFT 7
  58. #define SOFT_COM_MCKO_REQ_SHIFT 6
  59. #define SOFT_PERIPH_REQ_SHIFT 5 /* sys_ck gate for UART2 ? */
  60. #define USB_REQ_EN_SHIFT 4
  61. #define SOFT_USB_REQ_SHIFT 3 /* sys_ck gate for USB host? */
  62. #define SOFT_SDW_REQ_SHIFT 2 /* sys_ck gate for Bluetooth? */
  63. #define SOFT_COM_REQ_SHIFT 1 /* sys_ck gate for com proc? */
  64. #define SOFT_DPLL_REQ_SHIFT 0
  65. /*
  66. * Omap1 clocks
  67. */
  68. static struct clk ck_ref = {
  69. .name = "ck_ref",
  70. .ops = &clkops_null,
  71. .rate = 12000000,
  72. };
  73. static struct clk ck_dpll1 = {
  74. .name = "ck_dpll1",
  75. .ops = &clkops_null,
  76. .parent = &ck_ref,
  77. };
  78. /*
  79. * FIXME: This clock seems to be necessary but no-one has asked for its
  80. * activation. [ FIX: SoSSI, SSR ]
  81. */
  82. static struct arm_idlect1_clk ck_dpll1out = {
  83. .clk = {
  84. .name = "ck_dpll1out",
  85. .ops = &clkops_generic,
  86. .parent = &ck_dpll1,
  87. .flags = CLOCK_IDLE_CONTROL | ENABLE_REG_32BIT |
  88. ENABLE_ON_INIT,
  89. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT2),
  90. .enable_bit = EN_CKOUT_ARM,
  91. .recalc = &followparent_recalc,
  92. },
  93. .idlect_shift = IDL_CLKOUT_ARM_SHIFT,
  94. };
  95. static struct clk sossi_ck = {
  96. .name = "ck_sossi",
  97. .ops = &clkops_generic,
  98. .parent = &ck_dpll1out.clk,
  99. .flags = CLOCK_NO_IDLE_PARENT | ENABLE_REG_32BIT,
  100. .enable_reg = OMAP1_IO_ADDRESS(MOD_CONF_CTRL_1),
  101. .enable_bit = CONF_MOD_SOSSI_CLK_EN_R,
  102. .recalc = &omap1_sossi_recalc,
  103. .set_rate = &omap1_set_sossi_rate,
  104. };
  105. static struct clk arm_ck = {
  106. .name = "arm_ck",
  107. .ops = &clkops_null,
  108. .parent = &ck_dpll1,
  109. .rate_offset = CKCTL_ARMDIV_OFFSET,
  110. .recalc = &omap1_ckctl_recalc,
  111. .round_rate = omap1_clk_round_rate_ckctl_arm,
  112. .set_rate = omap1_clk_set_rate_ckctl_arm,
  113. };
  114. static struct arm_idlect1_clk armper_ck = {
  115. .clk = {
  116. .name = "armper_ck",
  117. .ops = &clkops_generic,
  118. .parent = &ck_dpll1,
  119. .flags = CLOCK_IDLE_CONTROL,
  120. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT2),
  121. .enable_bit = EN_PERCK,
  122. .rate_offset = CKCTL_PERDIV_OFFSET,
  123. .recalc = &omap1_ckctl_recalc,
  124. .round_rate = omap1_clk_round_rate_ckctl_arm,
  125. .set_rate = omap1_clk_set_rate_ckctl_arm,
  126. },
  127. .idlect_shift = IDLPER_ARM_SHIFT,
  128. };
  129. /*
  130. * FIXME: This clock seems to be necessary but no-one has asked for its
  131. * activation. [ GPIO code for 1510 ]
  132. */
  133. static struct clk arm_gpio_ck = {
  134. .name = "ick",
  135. .ops = &clkops_generic,
  136. .parent = &ck_dpll1,
  137. .flags = ENABLE_ON_INIT,
  138. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT2),
  139. .enable_bit = EN_GPIOCK,
  140. .recalc = &followparent_recalc,
  141. };
  142. static struct arm_idlect1_clk armxor_ck = {
  143. .clk = {
  144. .name = "armxor_ck",
  145. .ops = &clkops_generic,
  146. .parent = &ck_ref,
  147. .flags = CLOCK_IDLE_CONTROL,
  148. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT2),
  149. .enable_bit = EN_XORPCK,
  150. .recalc = &followparent_recalc,
  151. },
  152. .idlect_shift = IDLXORP_ARM_SHIFT,
  153. };
  154. static struct arm_idlect1_clk armtim_ck = {
  155. .clk = {
  156. .name = "armtim_ck",
  157. .ops = &clkops_generic,
  158. .parent = &ck_ref,
  159. .flags = CLOCK_IDLE_CONTROL,
  160. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT2),
  161. .enable_bit = EN_TIMCK,
  162. .recalc = &followparent_recalc,
  163. },
  164. .idlect_shift = IDLTIM_ARM_SHIFT,
  165. };
  166. static struct arm_idlect1_clk armwdt_ck = {
  167. .clk = {
  168. .name = "armwdt_ck",
  169. .ops = &clkops_generic,
  170. .parent = &ck_ref,
  171. .flags = CLOCK_IDLE_CONTROL,
  172. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT2),
  173. .enable_bit = EN_WDTCK,
  174. .fixed_div = 14,
  175. .recalc = &omap_fixed_divisor_recalc,
  176. },
  177. .idlect_shift = IDLWDT_ARM_SHIFT,
  178. };
  179. static struct clk arminth_ck16xx = {
  180. .name = "arminth_ck",
  181. .ops = &clkops_null,
  182. .parent = &arm_ck,
  183. .recalc = &followparent_recalc,
  184. /* Note: On 16xx the frequency can be divided by 2 by programming
  185. * ARM_CKCTL:ARM_INTHCK_SEL(14) to 1
  186. *
  187. * 1510 version is in TC clocks.
  188. */
  189. };
  190. static struct clk dsp_ck = {
  191. .name = "dsp_ck",
  192. .ops = &clkops_generic,
  193. .parent = &ck_dpll1,
  194. .enable_reg = OMAP1_IO_ADDRESS(ARM_CKCTL),
  195. .enable_bit = EN_DSPCK,
  196. .rate_offset = CKCTL_DSPDIV_OFFSET,
  197. .recalc = &omap1_ckctl_recalc,
  198. .round_rate = omap1_clk_round_rate_ckctl_arm,
  199. .set_rate = omap1_clk_set_rate_ckctl_arm,
  200. };
  201. static struct clk dspmmu_ck = {
  202. .name = "dspmmu_ck",
  203. .ops = &clkops_null,
  204. .parent = &ck_dpll1,
  205. .rate_offset = CKCTL_DSPMMUDIV_OFFSET,
  206. .recalc = &omap1_ckctl_recalc,
  207. .round_rate = omap1_clk_round_rate_ckctl_arm,
  208. .set_rate = omap1_clk_set_rate_ckctl_arm,
  209. };
  210. static struct clk dspper_ck = {
  211. .name = "dspper_ck",
  212. .ops = &clkops_dspck,
  213. .parent = &ck_dpll1,
  214. .enable_reg = DSP_IDLECT2,
  215. .enable_bit = EN_PERCK,
  216. .rate_offset = CKCTL_PERDIV_OFFSET,
  217. .recalc = &omap1_ckctl_recalc_dsp_domain,
  218. .round_rate = omap1_clk_round_rate_ckctl_arm,
  219. .set_rate = &omap1_clk_set_rate_dsp_domain,
  220. };
  221. static struct clk dspxor_ck = {
  222. .name = "dspxor_ck",
  223. .ops = &clkops_dspck,
  224. .parent = &ck_ref,
  225. .enable_reg = DSP_IDLECT2,
  226. .enable_bit = EN_XORPCK,
  227. .recalc = &followparent_recalc,
  228. };
  229. static struct clk dsptim_ck = {
  230. .name = "dsptim_ck",
  231. .ops = &clkops_dspck,
  232. .parent = &ck_ref,
  233. .enable_reg = DSP_IDLECT2,
  234. .enable_bit = EN_DSPTIMCK,
  235. .recalc = &followparent_recalc,
  236. };
  237. static struct arm_idlect1_clk tc_ck = {
  238. .clk = {
  239. .name = "tc_ck",
  240. .ops = &clkops_null,
  241. .parent = &ck_dpll1,
  242. .flags = CLOCK_IDLE_CONTROL,
  243. .rate_offset = CKCTL_TCDIV_OFFSET,
  244. .recalc = &omap1_ckctl_recalc,
  245. .round_rate = omap1_clk_round_rate_ckctl_arm,
  246. .set_rate = omap1_clk_set_rate_ckctl_arm,
  247. },
  248. .idlect_shift = IDLIF_ARM_SHIFT,
  249. };
  250. static struct clk arminth_ck1510 = {
  251. .name = "arminth_ck",
  252. .ops = &clkops_null,
  253. .parent = &tc_ck.clk,
  254. .recalc = &followparent_recalc,
  255. /* Note: On 1510 the frequency follows TC_CK
  256. *
  257. * 16xx version is in MPU clocks.
  258. */
  259. };
  260. static struct clk tipb_ck = {
  261. /* No-idle controlled by "tc_ck" */
  262. .name = "tipb_ck",
  263. .ops = &clkops_null,
  264. .parent = &tc_ck.clk,
  265. .recalc = &followparent_recalc,
  266. };
  267. static struct clk l3_ocpi_ck = {
  268. /* No-idle controlled by "tc_ck" */
  269. .name = "l3_ocpi_ck",
  270. .ops = &clkops_generic,
  271. .parent = &tc_ck.clk,
  272. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT3),
  273. .enable_bit = EN_OCPI_CK,
  274. .recalc = &followparent_recalc,
  275. };
  276. static struct clk tc1_ck = {
  277. .name = "tc1_ck",
  278. .ops = &clkops_generic,
  279. .parent = &tc_ck.clk,
  280. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT3),
  281. .enable_bit = EN_TC1_CK,
  282. .recalc = &followparent_recalc,
  283. };
  284. /*
  285. * FIXME: This clock seems to be necessary but no-one has asked for its
  286. * activation. [ pm.c (SRAM), CCP, Camera ]
  287. */
  288. static struct clk tc2_ck = {
  289. .name = "tc2_ck",
  290. .ops = &clkops_generic,
  291. .parent = &tc_ck.clk,
  292. .flags = ENABLE_ON_INIT,
  293. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT3),
  294. .enable_bit = EN_TC2_CK,
  295. .recalc = &followparent_recalc,
  296. };
  297. static struct clk dma_ck = {
  298. /* No-idle controlled by "tc_ck" */
  299. .name = "dma_ck",
  300. .ops = &clkops_null,
  301. .parent = &tc_ck.clk,
  302. .recalc = &followparent_recalc,
  303. };
  304. static struct clk dma_lcdfree_ck = {
  305. .name = "dma_lcdfree_ck",
  306. .ops = &clkops_null,
  307. .parent = &tc_ck.clk,
  308. .recalc = &followparent_recalc,
  309. };
  310. static struct arm_idlect1_clk api_ck = {
  311. .clk = {
  312. .name = "api_ck",
  313. .ops = &clkops_generic,
  314. .parent = &tc_ck.clk,
  315. .flags = CLOCK_IDLE_CONTROL,
  316. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT2),
  317. .enable_bit = EN_APICK,
  318. .recalc = &followparent_recalc,
  319. },
  320. .idlect_shift = IDLAPI_ARM_SHIFT,
  321. };
  322. static struct arm_idlect1_clk lb_ck = {
  323. .clk = {
  324. .name = "lb_ck",
  325. .ops = &clkops_generic,
  326. .parent = &tc_ck.clk,
  327. .flags = CLOCK_IDLE_CONTROL,
  328. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT2),
  329. .enable_bit = EN_LBCK,
  330. .recalc = &followparent_recalc,
  331. },
  332. .idlect_shift = IDLLB_ARM_SHIFT,
  333. };
  334. static struct clk rhea1_ck = {
  335. .name = "rhea1_ck",
  336. .ops = &clkops_null,
  337. .parent = &tc_ck.clk,
  338. .recalc = &followparent_recalc,
  339. };
  340. static struct clk rhea2_ck = {
  341. .name = "rhea2_ck",
  342. .ops = &clkops_null,
  343. .parent = &tc_ck.clk,
  344. .recalc = &followparent_recalc,
  345. };
  346. static struct clk lcd_ck_16xx = {
  347. .name = "lcd_ck",
  348. .ops = &clkops_generic,
  349. .parent = &ck_dpll1,
  350. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT2),
  351. .enable_bit = EN_LCDCK,
  352. .rate_offset = CKCTL_LCDDIV_OFFSET,
  353. .recalc = &omap1_ckctl_recalc,
  354. .round_rate = omap1_clk_round_rate_ckctl_arm,
  355. .set_rate = omap1_clk_set_rate_ckctl_arm,
  356. };
  357. static struct arm_idlect1_clk lcd_ck_1510 = {
  358. .clk = {
  359. .name = "lcd_ck",
  360. .ops = &clkops_generic,
  361. .parent = &ck_dpll1,
  362. .flags = CLOCK_IDLE_CONTROL,
  363. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT2),
  364. .enable_bit = EN_LCDCK,
  365. .rate_offset = CKCTL_LCDDIV_OFFSET,
  366. .recalc = &omap1_ckctl_recalc,
  367. .round_rate = omap1_clk_round_rate_ckctl_arm,
  368. .set_rate = omap1_clk_set_rate_ckctl_arm,
  369. },
  370. .idlect_shift = OMAP1510_IDLLCD_ARM_SHIFT,
  371. };
  372. /*
  373. * XXX The enable_bit here is misused - it simply switches between 12MHz
  374. * and 48MHz. Reimplement with clksel.
  375. *
  376. * XXX does this need SYSC register handling?
  377. */
  378. static struct clk uart1_1510 = {
  379. .name = "uart1_ck",
  380. .ops = &clkops_null,
  381. /* Direct from ULPD, no real parent */
  382. .parent = &armper_ck.clk,
  383. .rate = 12000000,
  384. .flags = ENABLE_REG_32BIT | CLOCK_NO_IDLE_PARENT,
  385. .enable_reg = OMAP1_IO_ADDRESS(MOD_CONF_CTRL_0),
  386. .enable_bit = CONF_MOD_UART1_CLK_MODE_R,
  387. .set_rate = &omap1_set_uart_rate,
  388. .recalc = &omap1_uart_recalc,
  389. };
  390. /*
  391. * XXX The enable_bit here is misused - it simply switches between 12MHz
  392. * and 48MHz. Reimplement with clksel.
  393. *
  394. * XXX SYSC register handling does not belong in the clock framework
  395. */
  396. static struct uart_clk uart1_16xx = {
  397. .clk = {
  398. .name = "uart1_ck",
  399. .ops = &clkops_uart_16xx,
  400. /* Direct from ULPD, no real parent */
  401. .parent = &armper_ck.clk,
  402. .rate = 48000000,
  403. .flags = ENABLE_REG_32BIT | CLOCK_NO_IDLE_PARENT,
  404. .enable_reg = OMAP1_IO_ADDRESS(MOD_CONF_CTRL_0),
  405. .enable_bit = CONF_MOD_UART1_CLK_MODE_R,
  406. },
  407. .sysc_addr = 0xfffb0054,
  408. };
  409. /*
  410. * XXX The enable_bit here is misused - it simply switches between 12MHz
  411. * and 48MHz. Reimplement with clksel.
  412. *
  413. * XXX does this need SYSC register handling?
  414. */
  415. static struct clk uart2_ck = {
  416. .name = "uart2_ck",
  417. .ops = &clkops_null,
  418. /* Direct from ULPD, no real parent */
  419. .parent = &armper_ck.clk,
  420. .rate = 12000000,
  421. .flags = ENABLE_REG_32BIT | CLOCK_NO_IDLE_PARENT,
  422. .enable_reg = OMAP1_IO_ADDRESS(MOD_CONF_CTRL_0),
  423. .enable_bit = CONF_MOD_UART2_CLK_MODE_R,
  424. .set_rate = &omap1_set_uart_rate,
  425. .recalc = &omap1_uart_recalc,
  426. };
  427. /*
  428. * XXX The enable_bit here is misused - it simply switches between 12MHz
  429. * and 48MHz. Reimplement with clksel.
  430. *
  431. * XXX does this need SYSC register handling?
  432. */
  433. static struct clk uart3_1510 = {
  434. .name = "uart3_ck",
  435. .ops = &clkops_null,
  436. /* Direct from ULPD, no real parent */
  437. .parent = &armper_ck.clk,
  438. .rate = 12000000,
  439. .flags = ENABLE_REG_32BIT | CLOCK_NO_IDLE_PARENT,
  440. .enable_reg = OMAP1_IO_ADDRESS(MOD_CONF_CTRL_0),
  441. .enable_bit = CONF_MOD_UART3_CLK_MODE_R,
  442. .set_rate = &omap1_set_uart_rate,
  443. .recalc = &omap1_uart_recalc,
  444. };
  445. /*
  446. * XXX The enable_bit here is misused - it simply switches between 12MHz
  447. * and 48MHz. Reimplement with clksel.
  448. *
  449. * XXX SYSC register handling does not belong in the clock framework
  450. */
  451. static struct uart_clk uart3_16xx = {
  452. .clk = {
  453. .name = "uart3_ck",
  454. .ops = &clkops_uart_16xx,
  455. /* Direct from ULPD, no real parent */
  456. .parent = &armper_ck.clk,
  457. .rate = 48000000,
  458. .flags = ENABLE_REG_32BIT | CLOCK_NO_IDLE_PARENT,
  459. .enable_reg = OMAP1_IO_ADDRESS(MOD_CONF_CTRL_0),
  460. .enable_bit = CONF_MOD_UART3_CLK_MODE_R,
  461. },
  462. .sysc_addr = 0xfffb9854,
  463. };
  464. static struct clk usb_clko = { /* 6 MHz output on W4_USB_CLKO */
  465. .name = "usb_clko",
  466. .ops = &clkops_generic,
  467. /* Direct from ULPD, no parent */
  468. .rate = 6000000,
  469. .flags = ENABLE_REG_32BIT,
  470. .enable_reg = OMAP1_IO_ADDRESS(ULPD_CLOCK_CTRL),
  471. .enable_bit = USB_MCLK_EN_BIT,
  472. };
  473. static struct clk usb_hhc_ck1510 = {
  474. .name = "usb_hhc_ck",
  475. .ops = &clkops_generic,
  476. /* Direct from ULPD, no parent */
  477. .rate = 48000000, /* Actually 2 clocks, 12MHz and 48MHz */
  478. .flags = ENABLE_REG_32BIT,
  479. .enable_reg = OMAP1_IO_ADDRESS(MOD_CONF_CTRL_0),
  480. .enable_bit = USB_HOST_HHC_UHOST_EN,
  481. };
  482. static struct clk usb_hhc_ck16xx = {
  483. .name = "usb_hhc_ck",
  484. .ops = &clkops_generic,
  485. /* Direct from ULPD, no parent */
  486. .rate = 48000000,
  487. /* OTG_SYSCON_2.OTG_PADEN == 0 (not 1510-compatible) */
  488. .flags = ENABLE_REG_32BIT,
  489. .enable_reg = OMAP1_IO_ADDRESS(OTG_BASE + 0x08), /* OTG_SYSCON_2 */
  490. .enable_bit = OTG_SYSCON_2_UHOST_EN_SHIFT
  491. };
  492. static struct clk usb_dc_ck = {
  493. .name = "usb_dc_ck",
  494. .ops = &clkops_generic,
  495. /* Direct from ULPD, no parent */
  496. .rate = 48000000,
  497. .enable_reg = OMAP1_IO_ADDRESS(SOFT_REQ_REG),
  498. .enable_bit = USB_REQ_EN_SHIFT,
  499. };
  500. static struct clk usb_dc_ck7xx = {
  501. .name = "usb_dc_ck",
  502. .ops = &clkops_generic,
  503. /* Direct from ULPD, no parent */
  504. .rate = 48000000,
  505. .enable_reg = OMAP1_IO_ADDRESS(SOFT_REQ_REG),
  506. .enable_bit = SOFT_USB_OTG_DPLL_REQ_SHIFT,
  507. };
  508. static struct clk uart1_7xx = {
  509. .name = "uart1_ck",
  510. .ops = &clkops_generic,
  511. /* Direct from ULPD, no parent */
  512. .rate = 12000000,
  513. .enable_reg = OMAP1_IO_ADDRESS(SOFT_REQ_REG),
  514. .enable_bit = 9,
  515. };
  516. static struct clk uart2_7xx = {
  517. .name = "uart2_ck",
  518. .ops = &clkops_generic,
  519. /* Direct from ULPD, no parent */
  520. .rate = 12000000,
  521. .enable_reg = OMAP1_IO_ADDRESS(SOFT_REQ_REG),
  522. .enable_bit = 11,
  523. };
  524. static struct clk mclk_1510 = {
  525. .name = "mclk",
  526. .ops = &clkops_generic,
  527. /* Direct from ULPD, no parent. May be enabled by ext hardware. */
  528. .rate = 12000000,
  529. .enable_reg = OMAP1_IO_ADDRESS(SOFT_REQ_REG),
  530. .enable_bit = SOFT_COM_MCKO_REQ_SHIFT,
  531. };
  532. static struct clk mclk_16xx = {
  533. .name = "mclk",
  534. .ops = &clkops_generic,
  535. /* Direct from ULPD, no parent. May be enabled by ext hardware. */
  536. .enable_reg = OMAP1_IO_ADDRESS(COM_CLK_DIV_CTRL_SEL),
  537. .enable_bit = COM_ULPD_PLL_CLK_REQ,
  538. .set_rate = &omap1_set_ext_clk_rate,
  539. .round_rate = &omap1_round_ext_clk_rate,
  540. .init = &omap1_init_ext_clk,
  541. };
  542. static struct clk bclk_1510 = {
  543. .name = "bclk",
  544. .ops = &clkops_generic,
  545. /* Direct from ULPD, no parent. May be enabled by ext hardware. */
  546. .rate = 12000000,
  547. };
  548. static struct clk bclk_16xx = {
  549. .name = "bclk",
  550. .ops = &clkops_generic,
  551. /* Direct from ULPD, no parent. May be enabled by ext hardware. */
  552. .enable_reg = OMAP1_IO_ADDRESS(SWD_CLK_DIV_CTRL_SEL),
  553. .enable_bit = SWD_ULPD_PLL_CLK_REQ,
  554. .set_rate = &omap1_set_ext_clk_rate,
  555. .round_rate = &omap1_round_ext_clk_rate,
  556. .init = &omap1_init_ext_clk,
  557. };
  558. static struct clk mmc1_ck = {
  559. .name = "mmc1_ck",
  560. .ops = &clkops_generic,
  561. /* Functional clock is direct from ULPD, interface clock is ARMPER */
  562. .parent = &armper_ck.clk,
  563. .rate = 48000000,
  564. .flags = ENABLE_REG_32BIT | CLOCK_NO_IDLE_PARENT,
  565. .enable_reg = OMAP1_IO_ADDRESS(MOD_CONF_CTRL_0),
  566. .enable_bit = CONF_MOD_MMC_SD_CLK_REQ_R,
  567. };
  568. /*
  569. * XXX MOD_CONF_CTRL_0 bit 20 is defined in the 1510 TRM as
  570. * CONF_MOD_MCBSP3_AUXON ??
  571. */
  572. static struct clk mmc2_ck = {
  573. .name = "mmc2_ck",
  574. .ops = &clkops_generic,
  575. /* Functional clock is direct from ULPD, interface clock is ARMPER */
  576. .parent = &armper_ck.clk,
  577. .rate = 48000000,
  578. .flags = ENABLE_REG_32BIT | CLOCK_NO_IDLE_PARENT,
  579. .enable_reg = OMAP1_IO_ADDRESS(MOD_CONF_CTRL_0),
  580. .enable_bit = 20,
  581. };
  582. static struct clk mmc3_ck = {
  583. .name = "mmc3_ck",
  584. .ops = &clkops_generic,
  585. /* Functional clock is direct from ULPD, interface clock is ARMPER */
  586. .parent = &armper_ck.clk,
  587. .rate = 48000000,
  588. .flags = ENABLE_REG_32BIT | CLOCK_NO_IDLE_PARENT,
  589. .enable_reg = OMAP1_IO_ADDRESS(SOFT_REQ_REG),
  590. .enable_bit = SOFT_MMC_DPLL_REQ_SHIFT,
  591. };
  592. static struct clk virtual_ck_mpu = {
  593. .name = "mpu",
  594. .ops = &clkops_null,
  595. .parent = &arm_ck, /* Is smarter alias for */
  596. .recalc = &followparent_recalc,
  597. .set_rate = &omap1_select_table_rate,
  598. .round_rate = &omap1_round_to_table_rate,
  599. };
  600. /* virtual functional clock domain for I2C. Just for making sure that ARMXOR_CK
  601. remains active during MPU idle whenever this is enabled */
  602. static struct clk i2c_fck = {
  603. .name = "i2c_fck",
  604. .ops = &clkops_null,
  605. .flags = CLOCK_NO_IDLE_PARENT,
  606. .parent = &armxor_ck.clk,
  607. .recalc = &followparent_recalc,
  608. };
  609. static struct clk i2c_ick = {
  610. .name = "i2c_ick",
  611. .ops = &clkops_null,
  612. .flags = CLOCK_NO_IDLE_PARENT,
  613. .parent = &armper_ck.clk,
  614. .recalc = &followparent_recalc,
  615. };
  616. /*
  617. * clkdev integration
  618. */
  619. static struct omap_clk omap_clks[] = {
  620. /* non-ULPD clocks */
  621. CLK(NULL, "ck_ref", &ck_ref, CK_16XX | CK_1510 | CK_310 | CK_7XX),
  622. CLK(NULL, "ck_dpll1", &ck_dpll1, CK_16XX | CK_1510 | CK_310 | CK_7XX),
  623. /* CK_GEN1 clocks */
  624. CLK(NULL, "ck_dpll1out", &ck_dpll1out.clk, CK_16XX),
  625. CLK(NULL, "ck_sossi", &sossi_ck, CK_16XX),
  626. CLK(NULL, "arm_ck", &arm_ck, CK_16XX | CK_1510 | CK_310),
  627. CLK(NULL, "armper_ck", &armper_ck.clk, CK_16XX | CK_1510 | CK_310),
  628. CLK("omap_gpio.0", "ick", &arm_gpio_ck, CK_1510 | CK_310),
  629. CLK(NULL, "armxor_ck", &armxor_ck.clk, CK_16XX | CK_1510 | CK_310 | CK_7XX),
  630. CLK(NULL, "armtim_ck", &armtim_ck.clk, CK_16XX | CK_1510 | CK_310),
  631. CLK("omap_wdt", "fck", &armwdt_ck.clk, CK_16XX | CK_1510 | CK_310),
  632. CLK("omap_wdt", "ick", &armper_ck.clk, CK_16XX),
  633. CLK("omap_wdt", "ick", &dummy_ck, CK_1510 | CK_310),
  634. CLK(NULL, "arminth_ck", &arminth_ck1510, CK_1510 | CK_310),
  635. CLK(NULL, "arminth_ck", &arminth_ck16xx, CK_16XX),
  636. /* CK_GEN2 clocks */
  637. CLK(NULL, "dsp_ck", &dsp_ck, CK_16XX | CK_1510 | CK_310),
  638. CLK(NULL, "dspmmu_ck", &dspmmu_ck, CK_16XX | CK_1510 | CK_310),
  639. CLK(NULL, "dspper_ck", &dspper_ck, CK_16XX | CK_1510 | CK_310),
  640. CLK(NULL, "dspxor_ck", &dspxor_ck, CK_16XX | CK_1510 | CK_310),
  641. CLK(NULL, "dsptim_ck", &dsptim_ck, CK_16XX | CK_1510 | CK_310),
  642. /* CK_GEN3 clocks */
  643. CLK(NULL, "tc_ck", &tc_ck.clk, CK_16XX | CK_1510 | CK_310 | CK_7XX),
  644. CLK(NULL, "tipb_ck", &tipb_ck, CK_1510 | CK_310),
  645. CLK(NULL, "l3_ocpi_ck", &l3_ocpi_ck, CK_16XX | CK_7XX),
  646. CLK(NULL, "tc1_ck", &tc1_ck, CK_16XX),
  647. CLK(NULL, "tc2_ck", &tc2_ck, CK_16XX),
  648. CLK(NULL, "dma_ck", &dma_ck, CK_16XX | CK_1510 | CK_310),
  649. CLK(NULL, "dma_lcdfree_ck", &dma_lcdfree_ck, CK_16XX),
  650. CLK(NULL, "api_ck", &api_ck.clk, CK_16XX | CK_1510 | CK_310 | CK_7XX),
  651. CLK(NULL, "lb_ck", &lb_ck.clk, CK_1510 | CK_310),
  652. CLK(NULL, "rhea1_ck", &rhea1_ck, CK_16XX),
  653. CLK(NULL, "rhea2_ck", &rhea2_ck, CK_16XX),
  654. CLK(NULL, "lcd_ck", &lcd_ck_16xx, CK_16XX | CK_7XX),
  655. CLK(NULL, "lcd_ck", &lcd_ck_1510.clk, CK_1510 | CK_310),
  656. /* ULPD clocks */
  657. CLK(NULL, "uart1_ck", &uart1_1510, CK_1510 | CK_310),
  658. CLK(NULL, "uart1_ck", &uart1_16xx.clk, CK_16XX),
  659. CLK(NULL, "uart1_ck", &uart1_7xx, CK_7XX),
  660. CLK(NULL, "uart2_ck", &uart2_ck, CK_16XX | CK_1510 | CK_310),
  661. CLK(NULL, "uart2_ck", &uart2_7xx, CK_7XX),
  662. CLK(NULL, "uart3_ck", &uart3_1510, CK_1510 | CK_310),
  663. CLK(NULL, "uart3_ck", &uart3_16xx.clk, CK_16XX),
  664. CLK(NULL, "usb_clko", &usb_clko, CK_16XX | CK_1510 | CK_310),
  665. CLK(NULL, "usb_hhc_ck", &usb_hhc_ck1510, CK_1510 | CK_310),
  666. CLK(NULL, "usb_hhc_ck", &usb_hhc_ck16xx, CK_16XX),
  667. CLK(NULL, "usb_dc_ck", &usb_dc_ck, CK_16XX),
  668. CLK(NULL, "usb_dc_ck", &usb_dc_ck7xx, CK_7XX),
  669. CLK(NULL, "mclk", &mclk_1510, CK_1510 | CK_310),
  670. CLK(NULL, "mclk", &mclk_16xx, CK_16XX),
  671. CLK(NULL, "bclk", &bclk_1510, CK_1510 | CK_310),
  672. CLK(NULL, "bclk", &bclk_16xx, CK_16XX),
  673. CLK("mmci-omap.0", "fck", &mmc1_ck, CK_16XX | CK_1510 | CK_310),
  674. CLK("mmci-omap.0", "fck", &mmc3_ck, CK_7XX),
  675. CLK("mmci-omap.0", "ick", &armper_ck.clk, CK_16XX | CK_1510 | CK_310 | CK_7XX),
  676. CLK("mmci-omap.1", "fck", &mmc2_ck, CK_16XX),
  677. CLK("mmci-omap.1", "ick", &armper_ck.clk, CK_16XX),
  678. /* Virtual clocks */
  679. CLK(NULL, "mpu", &virtual_ck_mpu, CK_16XX | CK_1510 | CK_310),
  680. CLK("omap_i2c.1", "fck", &i2c_fck, CK_16XX | CK_1510 | CK_310 | CK_7XX),
  681. CLK("omap_i2c.1", "ick", &i2c_ick, CK_16XX),
  682. CLK("omap_i2c.1", "ick", &dummy_ck, CK_1510 | CK_310 | CK_7XX),
  683. CLK("omap1_spi100k.1", "fck", &dummy_ck, CK_7XX),
  684. CLK("omap1_spi100k.1", "ick", &dummy_ck, CK_7XX),
  685. CLK("omap1_spi100k.2", "fck", &dummy_ck, CK_7XX),
  686. CLK("omap1_spi100k.2", "ick", &dummy_ck, CK_7XX),
  687. CLK("omap_uwire", "fck", &armxor_ck.clk, CK_16XX | CK_1510 | CK_310),
  688. CLK("omap-mcbsp.1", "ick", &dspper_ck, CK_16XX),
  689. CLK("omap-mcbsp.1", "ick", &dummy_ck, CK_1510 | CK_310),
  690. CLK("omap-mcbsp.2", "ick", &armper_ck.clk, CK_16XX),
  691. CLK("omap-mcbsp.2", "ick", &dummy_ck, CK_1510 | CK_310),
  692. CLK("omap-mcbsp.3", "ick", &dspper_ck, CK_16XX),
  693. CLK("omap-mcbsp.3", "ick", &dummy_ck, CK_1510 | CK_310),
  694. CLK("omap-mcbsp.1", "fck", &dspxor_ck, CK_16XX | CK_1510 | CK_310),
  695. CLK("omap-mcbsp.2", "fck", &armper_ck.clk, CK_16XX | CK_1510 | CK_310),
  696. CLK("omap-mcbsp.3", "fck", &dspxor_ck, CK_16XX | CK_1510 | CK_310),
  697. };
  698. /*
  699. * init
  700. */
  701. static struct clk_functions omap1_clk_functions = {
  702. .clk_enable = omap1_clk_enable,
  703. .clk_disable = omap1_clk_disable,
  704. .clk_round_rate = omap1_clk_round_rate,
  705. .clk_set_rate = omap1_clk_set_rate,
  706. .clk_disable_unused = omap1_clk_disable_unused,
  707. };
  708. static void __init omap1_show_rates(void)
  709. {
  710. pr_notice("Clocking rate (xtal/DPLL1/MPU): "
  711. "%ld.%01ld/%ld.%01ld/%ld.%01ld MHz\n",
  712. ck_ref.rate / 1000000, (ck_ref.rate / 100000) % 10,
  713. ck_dpll1.rate / 1000000, (ck_dpll1.rate / 100000) % 10,
  714. arm_ck.rate / 1000000, (arm_ck.rate / 100000) % 10);
  715. }
  716. u32 cpu_mask;
  717. int __init omap1_clk_init(void)
  718. {
  719. struct omap_clk *c;
  720. const struct omap_clock_config *info;
  721. int crystal_type = 0; /* Default 12 MHz */
  722. u32 reg;
  723. #ifdef CONFIG_DEBUG_LL
  724. /*
  725. * Resets some clocks that may be left on from bootloader,
  726. * but leaves serial clocks on.
  727. */
  728. omap_writel(0x3 << 29, MOD_CONF_CTRL_0);
  729. #endif
  730. /* USB_REQ_EN will be disabled later if necessary (usb_dc_ck) */
  731. reg = omap_readw(SOFT_REQ_REG) & (1 << 4);
  732. omap_writew(reg, SOFT_REQ_REG);
  733. if (!cpu_is_omap15xx())
  734. omap_writew(0, SOFT_REQ_REG2);
  735. clk_init(&omap1_clk_functions);
  736. /* By default all idlect1 clocks are allowed to idle */
  737. arm_idlect1_mask = ~0;
  738. for (c = omap_clks; c < omap_clks + ARRAY_SIZE(omap_clks); c++)
  739. clk_preinit(c->lk.clk);
  740. cpu_mask = 0;
  741. if (cpu_is_omap1710())
  742. cpu_mask |= CK_1710;
  743. if (cpu_is_omap16xx())
  744. cpu_mask |= CK_16XX;
  745. if (cpu_is_omap1510())
  746. cpu_mask |= CK_1510;
  747. if (cpu_is_omap7xx())
  748. cpu_mask |= CK_7XX;
  749. if (cpu_is_omap310())
  750. cpu_mask |= CK_310;
  751. for (c = omap_clks; c < omap_clks + ARRAY_SIZE(omap_clks); c++)
  752. if (c->cpu & cpu_mask) {
  753. clkdev_add(&c->lk);
  754. clk_register(c->lk.clk);
  755. }
  756. /* Pointers to these clocks are needed by code in clock.c */
  757. api_ck_p = clk_get(NULL, "api_ck");
  758. ck_dpll1_p = clk_get(NULL, "ck_dpll1");
  759. ck_ref_p = clk_get(NULL, "ck_ref");
  760. info = omap_get_config(OMAP_TAG_CLOCK, struct omap_clock_config);
  761. if (info != NULL) {
  762. if (!cpu_is_omap15xx())
  763. crystal_type = info->system_clock_type;
  764. }
  765. if (cpu_is_omap7xx())
  766. ck_ref.rate = 13000000;
  767. if (cpu_is_omap16xx() && crystal_type == 2)
  768. ck_ref.rate = 19200000;
  769. pr_info("Clocks: ARM_SYSST: 0x%04x DPLL_CTL: 0x%04x ARM_CKCTL: "
  770. "0x%04x\n", omap_readw(ARM_SYSST), omap_readw(DPLL_CTL),
  771. omap_readw(ARM_CKCTL));
  772. /* We want to be in syncronous scalable mode */
  773. omap_writew(0x1000, ARM_SYSST);
  774. /*
  775. * Initially use the values set by bootloader. Determine PLL rate and
  776. * recalculate dependent clocks as if kernel had changed PLL or
  777. * divisors. See also omap1_clk_late_init() that can reprogram dpll1
  778. * after the SRAM is initialized.
  779. */
  780. {
  781. unsigned pll_ctl_val = omap_readw(DPLL_CTL);
  782. ck_dpll1.rate = ck_ref.rate; /* Base xtal rate */
  783. if (pll_ctl_val & 0x10) {
  784. /* PLL enabled, apply multiplier and divisor */
  785. if (pll_ctl_val & 0xf80)
  786. ck_dpll1.rate *= (pll_ctl_val & 0xf80) >> 7;
  787. ck_dpll1.rate /= ((pll_ctl_val & 0x60) >> 5) + 1;
  788. } else {
  789. /* PLL disabled, apply bypass divisor */
  790. switch (pll_ctl_val & 0xc) {
  791. case 0:
  792. break;
  793. case 0x4:
  794. ck_dpll1.rate /= 2;
  795. break;
  796. default:
  797. ck_dpll1.rate /= 4;
  798. break;
  799. }
  800. }
  801. }
  802. propagate_rate(&ck_dpll1);
  803. /* Cache rates for clocks connected to ck_ref (not dpll1) */
  804. propagate_rate(&ck_ref);
  805. omap1_show_rates();
  806. if (machine_is_omap_perseus2() || machine_is_omap_fsample()) {
  807. /* Select slicer output as OMAP input clock */
  808. omap_writew(omap_readw(OMAP7XX_PCC_UPLD_CTRL) & ~0x1,
  809. OMAP7XX_PCC_UPLD_CTRL);
  810. }
  811. /* Amstrad Delta wants BCLK high when inactive */
  812. if (machine_is_ams_delta())
  813. omap_writel(omap_readl(ULPD_CLOCK_CTRL) |
  814. (1 << SDW_MCLK_INV_BIT),
  815. ULPD_CLOCK_CTRL);
  816. /* Turn off DSP and ARM_TIMXO. Make sure ARM_INTHCK is not divided */
  817. /* (on 730, bit 13 must not be cleared) */
  818. if (cpu_is_omap7xx())
  819. omap_writew(omap_readw(ARM_CKCTL) & 0x2fff, ARM_CKCTL);
  820. else
  821. omap_writew(omap_readw(ARM_CKCTL) & 0x0fff, ARM_CKCTL);
  822. /* Put DSP/MPUI into reset until needed */
  823. omap_writew(0, ARM_RSTCT1);
  824. omap_writew(1, ARM_RSTCT2);
  825. omap_writew(0x400, ARM_IDLECT1);
  826. /*
  827. * According to OMAP5910 Erratum SYS_DMA_1, bit DMACK_REQ (bit 8)
  828. * of the ARM_IDLECT2 register must be set to zero. The power-on
  829. * default value of this bit is one.
  830. */
  831. omap_writew(0x0000, ARM_IDLECT2); /* Turn LCD clock off also */
  832. /*
  833. * Only enable those clocks we will need, let the drivers
  834. * enable other clocks as necessary
  835. */
  836. clk_enable(&armper_ck.clk);
  837. clk_enable(&armxor_ck.clk);
  838. clk_enable(&armtim_ck.clk); /* This should be done by timer code */
  839. if (cpu_is_omap15xx())
  840. clk_enable(&arm_gpio_ck);
  841. return 0;
  842. }
  843. #define OMAP1_DPLL1_SANE_VALUE 60000000
  844. void __init omap1_clk_late_init(void)
  845. {
  846. unsigned long rate = ck_dpll1.rate;
  847. /* Find the highest supported frequency and enable it */
  848. if (omap1_select_table_rate(&virtual_ck_mpu, ~0)) {
  849. pr_err("System frequencies not set, using default. Check your config.\n");
  850. /*
  851. * Reprogramming the DPLL is tricky, it must be done from SRAM.
  852. */
  853. omap_sram_reprogram_clock(0x2290, 0x0005);
  854. ck_dpll1.rate = OMAP1_DPLL1_SANE_VALUE;
  855. }
  856. propagate_rate(&ck_dpll1);
  857. omap1_show_rates();
  858. loops_per_jiffy = cpufreq_scale(loops_per_jiffy, rate, ck_dpll1.rate);
  859. }