pm.h 2.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110
  1. /*
  2. * AT91 Power Management
  3. *
  4. * Copyright (C) 2005 David Brownell
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. */
  11. #ifndef __ARCH_ARM_MACH_AT91_PM
  12. #define __ARCH_ARM_MACH_AT91_PM
  13. #include <mach/at91_ramc.h>
  14. #ifdef CONFIG_ARCH_AT91RM9200
  15. #include <mach/at91rm9200_sdramc.h>
  16. /*
  17. * The AT91RM9200 goes into self-refresh mode with this command, and will
  18. * terminate self-refresh automatically on the next SDRAM access.
  19. *
  20. * Self-refresh mode is exited as soon as a memory access is made, but we don't
  21. * know for sure when that happens. However, we need to restore the low-power
  22. * mode if it was enabled before going idle. Restoring low-power mode while
  23. * still in self-refresh is "not recommended", but seems to work.
  24. */
  25. static inline void at91rm9200_standby(void)
  26. {
  27. u32 lpr = at91_ramc_read(0, AT91RM9200_SDRAMC_LPR);
  28. asm volatile(
  29. "b 1f\n\t"
  30. ".align 5\n\t"
  31. "1: mcr p15, 0, %0, c7, c10, 4\n\t"
  32. " str %0, [%1, %2]\n\t"
  33. " str %3, [%1, %4]\n\t"
  34. " mcr p15, 0, %0, c7, c0, 4\n\t"
  35. " str %5, [%1, %2]"
  36. :
  37. : "r" (0), "r" (at91_ramc_base[0]), "r" (AT91RM9200_SDRAMC_LPR),
  38. "r" (1), "r" (AT91RM9200_SDRAMC_SRR),
  39. "r" (lpr));
  40. }
  41. #define at91_standby at91rm9200_standby
  42. #elif defined(CONFIG_ARCH_AT91SAM9G45)
  43. /* We manage both DDRAM/SDRAM controllers, we need more than one value to
  44. * remember.
  45. */
  46. static inline void at91sam9g45_standby(void)
  47. {
  48. /* Those two values allow us to delay self-refresh activation
  49. * to the maximum. */
  50. u32 lpr0, lpr1;
  51. u32 saved_lpr0, saved_lpr1;
  52. saved_lpr1 = at91_ramc_read(1, AT91_DDRSDRC_LPR);
  53. lpr1 = saved_lpr1 & ~AT91_DDRSDRC_LPCB;
  54. lpr1 |= AT91_DDRSDRC_LPCB_SELF_REFRESH;
  55. saved_lpr0 = at91_ramc_read(0, AT91_DDRSDRC_LPR);
  56. lpr0 = saved_lpr0 & ~AT91_DDRSDRC_LPCB;
  57. lpr0 |= AT91_DDRSDRC_LPCB_SELF_REFRESH;
  58. /* self-refresh mode now */
  59. at91_ramc_write(0, AT91_DDRSDRC_LPR, lpr0);
  60. at91_ramc_write(1, AT91_DDRSDRC_LPR, lpr1);
  61. cpu_do_idle();
  62. at91_ramc_write(0, AT91_DDRSDRC_LPR, saved_lpr0);
  63. at91_ramc_write(1, AT91_DDRSDRC_LPR, saved_lpr1);
  64. }
  65. #define at91_standby at91sam9g45_standby
  66. #else
  67. #ifdef CONFIG_ARCH_AT91SAM9263
  68. /*
  69. * FIXME either or both the SDRAM controllers (EB0, EB1) might be in use;
  70. * handle those cases both here and in the Suspend-To-RAM support.
  71. */
  72. #warning Assuming EB1 SDRAM controller is *NOT* used
  73. #endif
  74. static inline void at91sam9_standby(void)
  75. {
  76. u32 saved_lpr, lpr;
  77. saved_lpr = at91_ramc_read(0, AT91_SDRAMC_LPR);
  78. lpr = saved_lpr & ~AT91_SDRAMC_LPCB;
  79. at91_ramc_write(0, AT91_SDRAMC_LPR, lpr |
  80. AT91_SDRAMC_LPCB_SELF_REFRESH);
  81. cpu_do_idle();
  82. at91_ramc_write(0, AT91_SDRAMC_LPR, saved_lpr);
  83. }
  84. #define at91_standby at91sam9_standby
  85. #endif
  86. #endif