at91rm9200.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391
  1. /*
  2. * arch/arm/mach-at91/at91rm9200.c
  3. *
  4. * Copyright (C) 2005 SAN People
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. */
  12. #include <linux/module.h>
  13. #include <asm/irq.h>
  14. #include <asm/mach/arch.h>
  15. #include <asm/mach/map.h>
  16. #include <asm/system_misc.h>
  17. #include <mach/at91rm9200.h>
  18. #include <mach/at91_pmc.h>
  19. #include <mach/at91_st.h>
  20. #include <mach/cpu.h>
  21. #include "soc.h"
  22. #include "generic.h"
  23. #include "clock.h"
  24. #include "sam9_smc.h"
  25. static struct map_desc at91rm9200_io_desc[] __initdata = {
  26. {
  27. .virtual = AT91_VA_BASE_EMAC,
  28. .pfn = __phys_to_pfn(AT91RM9200_BASE_EMAC),
  29. .length = SZ_16K,
  30. .type = MT_DEVICE,
  31. },
  32. };
  33. /* --------------------------------------------------------------------
  34. * Clocks
  35. * -------------------------------------------------------------------- */
  36. /*
  37. * The peripheral clocks.
  38. */
  39. static struct clk udc_clk = {
  40. .name = "udc_clk",
  41. .pmc_mask = 1 << AT91RM9200_ID_UDP,
  42. .type = CLK_TYPE_PERIPHERAL,
  43. };
  44. static struct clk ohci_clk = {
  45. .name = "ohci_clk",
  46. .pmc_mask = 1 << AT91RM9200_ID_UHP,
  47. .type = CLK_TYPE_PERIPHERAL,
  48. };
  49. static struct clk ether_clk = {
  50. .name = "ether_clk",
  51. .pmc_mask = 1 << AT91RM9200_ID_EMAC,
  52. .type = CLK_TYPE_PERIPHERAL,
  53. };
  54. static struct clk mmc_clk = {
  55. .name = "mci_clk",
  56. .pmc_mask = 1 << AT91RM9200_ID_MCI,
  57. .type = CLK_TYPE_PERIPHERAL,
  58. };
  59. static struct clk twi_clk = {
  60. .name = "twi_clk",
  61. .pmc_mask = 1 << AT91RM9200_ID_TWI,
  62. .type = CLK_TYPE_PERIPHERAL,
  63. };
  64. static struct clk usart0_clk = {
  65. .name = "usart0_clk",
  66. .pmc_mask = 1 << AT91RM9200_ID_US0,
  67. .type = CLK_TYPE_PERIPHERAL,
  68. };
  69. static struct clk usart1_clk = {
  70. .name = "usart1_clk",
  71. .pmc_mask = 1 << AT91RM9200_ID_US1,
  72. .type = CLK_TYPE_PERIPHERAL,
  73. };
  74. static struct clk usart2_clk = {
  75. .name = "usart2_clk",
  76. .pmc_mask = 1 << AT91RM9200_ID_US2,
  77. .type = CLK_TYPE_PERIPHERAL,
  78. };
  79. static struct clk usart3_clk = {
  80. .name = "usart3_clk",
  81. .pmc_mask = 1 << AT91RM9200_ID_US3,
  82. .type = CLK_TYPE_PERIPHERAL,
  83. };
  84. static struct clk spi_clk = {
  85. .name = "spi_clk",
  86. .pmc_mask = 1 << AT91RM9200_ID_SPI,
  87. .type = CLK_TYPE_PERIPHERAL,
  88. };
  89. static struct clk pioA_clk = {
  90. .name = "pioA_clk",
  91. .pmc_mask = 1 << AT91RM9200_ID_PIOA,
  92. .type = CLK_TYPE_PERIPHERAL,
  93. };
  94. static struct clk pioB_clk = {
  95. .name = "pioB_clk",
  96. .pmc_mask = 1 << AT91RM9200_ID_PIOB,
  97. .type = CLK_TYPE_PERIPHERAL,
  98. };
  99. static struct clk pioC_clk = {
  100. .name = "pioC_clk",
  101. .pmc_mask = 1 << AT91RM9200_ID_PIOC,
  102. .type = CLK_TYPE_PERIPHERAL,
  103. };
  104. static struct clk pioD_clk = {
  105. .name = "pioD_clk",
  106. .pmc_mask = 1 << AT91RM9200_ID_PIOD,
  107. .type = CLK_TYPE_PERIPHERAL,
  108. };
  109. static struct clk ssc0_clk = {
  110. .name = "ssc0_clk",
  111. .pmc_mask = 1 << AT91RM9200_ID_SSC0,
  112. .type = CLK_TYPE_PERIPHERAL,
  113. };
  114. static struct clk ssc1_clk = {
  115. .name = "ssc1_clk",
  116. .pmc_mask = 1 << AT91RM9200_ID_SSC1,
  117. .type = CLK_TYPE_PERIPHERAL,
  118. };
  119. static struct clk ssc2_clk = {
  120. .name = "ssc2_clk",
  121. .pmc_mask = 1 << AT91RM9200_ID_SSC2,
  122. .type = CLK_TYPE_PERIPHERAL,
  123. };
  124. static struct clk tc0_clk = {
  125. .name = "tc0_clk",
  126. .pmc_mask = 1 << AT91RM9200_ID_TC0,
  127. .type = CLK_TYPE_PERIPHERAL,
  128. };
  129. static struct clk tc1_clk = {
  130. .name = "tc1_clk",
  131. .pmc_mask = 1 << AT91RM9200_ID_TC1,
  132. .type = CLK_TYPE_PERIPHERAL,
  133. };
  134. static struct clk tc2_clk = {
  135. .name = "tc2_clk",
  136. .pmc_mask = 1 << AT91RM9200_ID_TC2,
  137. .type = CLK_TYPE_PERIPHERAL,
  138. };
  139. static struct clk tc3_clk = {
  140. .name = "tc3_clk",
  141. .pmc_mask = 1 << AT91RM9200_ID_TC3,
  142. .type = CLK_TYPE_PERIPHERAL,
  143. };
  144. static struct clk tc4_clk = {
  145. .name = "tc4_clk",
  146. .pmc_mask = 1 << AT91RM9200_ID_TC4,
  147. .type = CLK_TYPE_PERIPHERAL,
  148. };
  149. static struct clk tc5_clk = {
  150. .name = "tc5_clk",
  151. .pmc_mask = 1 << AT91RM9200_ID_TC5,
  152. .type = CLK_TYPE_PERIPHERAL,
  153. };
  154. static struct clk *periph_clocks[] __initdata = {
  155. &pioA_clk,
  156. &pioB_clk,
  157. &pioC_clk,
  158. &pioD_clk,
  159. &usart0_clk,
  160. &usart1_clk,
  161. &usart2_clk,
  162. &usart3_clk,
  163. &mmc_clk,
  164. &udc_clk,
  165. &twi_clk,
  166. &spi_clk,
  167. &ssc0_clk,
  168. &ssc1_clk,
  169. &ssc2_clk,
  170. &tc0_clk,
  171. &tc1_clk,
  172. &tc2_clk,
  173. &tc3_clk,
  174. &tc4_clk,
  175. &tc5_clk,
  176. &ohci_clk,
  177. &ether_clk,
  178. // irq0 .. irq6
  179. };
  180. static struct clk_lookup periph_clocks_lookups[] = {
  181. CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tc0_clk),
  182. CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.0", &tc1_clk),
  183. CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.0", &tc2_clk),
  184. CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.1", &tc3_clk),
  185. CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.1", &tc4_clk),
  186. CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.1", &tc5_clk),
  187. CLKDEV_CON_DEV_ID("pclk", "ssc.0", &ssc0_clk),
  188. CLKDEV_CON_DEV_ID("pclk", "ssc.1", &ssc1_clk),
  189. CLKDEV_CON_DEV_ID("pclk", "ssc.2", &ssc2_clk),
  190. /* fake hclk clock */
  191. CLKDEV_CON_DEV_ID("hclk", "at91_ohci", &ohci_clk),
  192. CLKDEV_CON_ID("pioA", &pioA_clk),
  193. CLKDEV_CON_ID("pioB", &pioB_clk),
  194. CLKDEV_CON_ID("pioC", &pioC_clk),
  195. CLKDEV_CON_ID("pioD", &pioD_clk),
  196. };
  197. static struct clk_lookup usart_clocks_lookups[] = {
  198. CLKDEV_CON_DEV_ID("usart", "atmel_usart.0", &mck),
  199. CLKDEV_CON_DEV_ID("usart", "atmel_usart.1", &usart0_clk),
  200. CLKDEV_CON_DEV_ID("usart", "atmel_usart.2", &usart1_clk),
  201. CLKDEV_CON_DEV_ID("usart", "atmel_usart.3", &usart2_clk),
  202. CLKDEV_CON_DEV_ID("usart", "atmel_usart.4", &usart3_clk),
  203. };
  204. /*
  205. * The four programmable clocks.
  206. * You must configure pin multiplexing to bring these signals out.
  207. */
  208. static struct clk pck0 = {
  209. .name = "pck0",
  210. .pmc_mask = AT91_PMC_PCK0,
  211. .type = CLK_TYPE_PROGRAMMABLE,
  212. .id = 0,
  213. };
  214. static struct clk pck1 = {
  215. .name = "pck1",
  216. .pmc_mask = AT91_PMC_PCK1,
  217. .type = CLK_TYPE_PROGRAMMABLE,
  218. .id = 1,
  219. };
  220. static struct clk pck2 = {
  221. .name = "pck2",
  222. .pmc_mask = AT91_PMC_PCK2,
  223. .type = CLK_TYPE_PROGRAMMABLE,
  224. .id = 2,
  225. };
  226. static struct clk pck3 = {
  227. .name = "pck3",
  228. .pmc_mask = AT91_PMC_PCK3,
  229. .type = CLK_TYPE_PROGRAMMABLE,
  230. .id = 3,
  231. };
  232. static void __init at91rm9200_register_clocks(void)
  233. {
  234. int i;
  235. for (i = 0; i < ARRAY_SIZE(periph_clocks); i++)
  236. clk_register(periph_clocks[i]);
  237. clkdev_add_table(periph_clocks_lookups,
  238. ARRAY_SIZE(periph_clocks_lookups));
  239. clkdev_add_table(usart_clocks_lookups,
  240. ARRAY_SIZE(usart_clocks_lookups));
  241. clk_register(&pck0);
  242. clk_register(&pck1);
  243. clk_register(&pck2);
  244. clk_register(&pck3);
  245. }
  246. static struct clk_lookup console_clock_lookup;
  247. void __init at91rm9200_set_console_clock(int id)
  248. {
  249. if (id >= ARRAY_SIZE(usart_clocks_lookups))
  250. return;
  251. console_clock_lookup.con_id = "usart";
  252. console_clock_lookup.clk = usart_clocks_lookups[id].clk;
  253. clkdev_add(&console_clock_lookup);
  254. }
  255. /* --------------------------------------------------------------------
  256. * GPIO
  257. * -------------------------------------------------------------------- */
  258. static struct at91_gpio_bank at91rm9200_gpio[] __initdata = {
  259. {
  260. .id = AT91RM9200_ID_PIOA,
  261. .regbase = AT91RM9200_BASE_PIOA,
  262. }, {
  263. .id = AT91RM9200_ID_PIOB,
  264. .regbase = AT91RM9200_BASE_PIOB,
  265. }, {
  266. .id = AT91RM9200_ID_PIOC,
  267. .regbase = AT91RM9200_BASE_PIOC,
  268. }, {
  269. .id = AT91RM9200_ID_PIOD,
  270. .regbase = AT91RM9200_BASE_PIOD,
  271. }
  272. };
  273. static void at91rm9200_idle(void)
  274. {
  275. /*
  276. * Disable the processor clock. The processor will be automatically
  277. * re-enabled by an interrupt or by a reset.
  278. */
  279. at91_pmc_write(AT91_PMC_SCDR, AT91_PMC_PCK);
  280. }
  281. static void at91rm9200_restart(char mode, const char *cmd)
  282. {
  283. /*
  284. * Perform a hardware reset with the use of the Watchdog timer.
  285. */
  286. at91_st_write(AT91_ST_WDMR, AT91_ST_RSTEN | AT91_ST_EXTEN | 1);
  287. at91_st_write(AT91_ST_CR, AT91_ST_WDRST);
  288. }
  289. /* --------------------------------------------------------------------
  290. * AT91RM9200 processor initialization
  291. * -------------------------------------------------------------------- */
  292. static void __init at91rm9200_map_io(void)
  293. {
  294. /* Map peripherals */
  295. at91_init_sram(0, AT91RM9200_SRAM_BASE, AT91RM9200_SRAM_SIZE);
  296. iotable_init(at91rm9200_io_desc, ARRAY_SIZE(at91rm9200_io_desc));
  297. }
  298. static void __init at91rm9200_ioremap_registers(void)
  299. {
  300. at91rm9200_ioremap_st(AT91RM9200_BASE_ST);
  301. at91_ioremap_ramc(0, AT91RM9200_BASE_MC, 256);
  302. }
  303. static void __init at91rm9200_initialize(void)
  304. {
  305. arm_pm_idle = at91rm9200_idle;
  306. arm_pm_restart = at91rm9200_restart;
  307. at91_extern_irq = (1 << AT91RM9200_ID_IRQ0) | (1 << AT91RM9200_ID_IRQ1)
  308. | (1 << AT91RM9200_ID_IRQ2) | (1 << AT91RM9200_ID_IRQ3)
  309. | (1 << AT91RM9200_ID_IRQ4) | (1 << AT91RM9200_ID_IRQ5)
  310. | (1 << AT91RM9200_ID_IRQ6);
  311. /* Initialize GPIO subsystem */
  312. at91_gpio_init(at91rm9200_gpio,
  313. cpu_is_at91rm9200_bga() ? AT91RM9200_BGA : AT91RM9200_PQFP);
  314. }
  315. /* --------------------------------------------------------------------
  316. * Interrupt initialization
  317. * -------------------------------------------------------------------- */
  318. /*
  319. * The default interrupt priority levels (0 = lowest, 7 = highest).
  320. */
  321. static unsigned int at91rm9200_default_irq_priority[NR_AIC_IRQS] __initdata = {
  322. 7, /* Advanced Interrupt Controller (FIQ) */
  323. 7, /* System Peripherals */
  324. 1, /* Parallel IO Controller A */
  325. 1, /* Parallel IO Controller B */
  326. 1, /* Parallel IO Controller C */
  327. 1, /* Parallel IO Controller D */
  328. 5, /* USART 0 */
  329. 5, /* USART 1 */
  330. 5, /* USART 2 */
  331. 5, /* USART 3 */
  332. 0, /* Multimedia Card Interface */
  333. 2, /* USB Device Port */
  334. 6, /* Two-Wire Interface */
  335. 5, /* Serial Peripheral Interface */
  336. 4, /* Serial Synchronous Controller 0 */
  337. 4, /* Serial Synchronous Controller 1 */
  338. 4, /* Serial Synchronous Controller 2 */
  339. 0, /* Timer Counter 0 */
  340. 0, /* Timer Counter 1 */
  341. 0, /* Timer Counter 2 */
  342. 0, /* Timer Counter 3 */
  343. 0, /* Timer Counter 4 */
  344. 0, /* Timer Counter 5 */
  345. 2, /* USB Host port */
  346. 3, /* Ethernet MAC */
  347. 0, /* Advanced Interrupt Controller (IRQ0) */
  348. 0, /* Advanced Interrupt Controller (IRQ1) */
  349. 0, /* Advanced Interrupt Controller (IRQ2) */
  350. 0, /* Advanced Interrupt Controller (IRQ3) */
  351. 0, /* Advanced Interrupt Controller (IRQ4) */
  352. 0, /* Advanced Interrupt Controller (IRQ5) */
  353. 0 /* Advanced Interrupt Controller (IRQ6) */
  354. };
  355. struct at91_init_soc __initdata at91rm9200_soc = {
  356. .map_io = at91rm9200_map_io,
  357. .default_irq_priority = at91rm9200_default_irq_priority,
  358. .ioremap_registers = at91rm9200_ioremap_registers,
  359. .register_clocks = at91rm9200_register_clocks,
  360. .init = at91rm9200_initialize,
  361. };