tlbflush.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538
  1. /*
  2. * arch/arm/include/asm/tlbflush.h
  3. *
  4. * Copyright (C) 1999-2003 Russell King
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #ifndef _ASMARM_TLBFLUSH_H
  11. #define _ASMARM_TLBFLUSH_H
  12. #ifdef CONFIG_MMU
  13. #include <asm/glue.h>
  14. #define TLB_V3_PAGE (1 << 0)
  15. #define TLB_V4_U_PAGE (1 << 1)
  16. #define TLB_V4_D_PAGE (1 << 2)
  17. #define TLB_V4_I_PAGE (1 << 3)
  18. #define TLB_V6_U_PAGE (1 << 4)
  19. #define TLB_V6_D_PAGE (1 << 5)
  20. #define TLB_V6_I_PAGE (1 << 6)
  21. #define TLB_V3_FULL (1 << 8)
  22. #define TLB_V4_U_FULL (1 << 9)
  23. #define TLB_V4_D_FULL (1 << 10)
  24. #define TLB_V4_I_FULL (1 << 11)
  25. #define TLB_V6_U_FULL (1 << 12)
  26. #define TLB_V6_D_FULL (1 << 13)
  27. #define TLB_V6_I_FULL (1 << 14)
  28. #define TLB_V6_U_ASID (1 << 16)
  29. #define TLB_V6_D_ASID (1 << 17)
  30. #define TLB_V6_I_ASID (1 << 18)
  31. /* Unified Inner Shareable TLB operations (ARMv7 MP extensions) */
  32. #define TLB_V7_UIS_PAGE (1 << 19)
  33. #define TLB_V7_UIS_FULL (1 << 20)
  34. #define TLB_V7_UIS_ASID (1 << 21)
  35. #define TLB_BARRIER (1 << 28)
  36. #define TLB_L2CLEAN_FR (1 << 29) /* Feroceon */
  37. #define TLB_DCLEAN (1 << 30)
  38. #define TLB_WB (1 << 31)
  39. /*
  40. * MMU TLB Model
  41. * =============
  42. *
  43. * We have the following to choose from:
  44. * v3 - ARMv3
  45. * v4 - ARMv4 without write buffer
  46. * v4wb - ARMv4 with write buffer without I TLB flush entry instruction
  47. * v4wbi - ARMv4 with write buffer with I TLB flush entry instruction
  48. * fr - Feroceon (v4wbi with non-outer-cacheable page table walks)
  49. * fa - Faraday (v4 with write buffer with UTLB)
  50. * v6wbi - ARMv6 with write buffer with I TLB flush entry instruction
  51. * v7wbi - identical to v6wbi
  52. */
  53. #undef _TLB
  54. #undef MULTI_TLB
  55. #ifdef CONFIG_SMP_ON_UP
  56. #define MULTI_TLB 1
  57. #endif
  58. #define v3_tlb_flags (TLB_V3_FULL | TLB_V3_PAGE)
  59. #ifdef CONFIG_CPU_TLB_V3
  60. # define v3_possible_flags v3_tlb_flags
  61. # define v3_always_flags v3_tlb_flags
  62. # ifdef _TLB
  63. # define MULTI_TLB 1
  64. # else
  65. # define _TLB v3
  66. # endif
  67. #else
  68. # define v3_possible_flags 0
  69. # define v3_always_flags (-1UL)
  70. #endif
  71. #define v4_tlb_flags (TLB_V4_U_FULL | TLB_V4_U_PAGE)
  72. #ifdef CONFIG_CPU_TLB_V4WT
  73. # define v4_possible_flags v4_tlb_flags
  74. # define v4_always_flags v4_tlb_flags
  75. # ifdef _TLB
  76. # define MULTI_TLB 1
  77. # else
  78. # define _TLB v4
  79. # endif
  80. #else
  81. # define v4_possible_flags 0
  82. # define v4_always_flags (-1UL)
  83. #endif
  84. #define fa_tlb_flags (TLB_WB | TLB_DCLEAN | TLB_BARRIER | \
  85. TLB_V4_U_FULL | TLB_V4_U_PAGE)
  86. #ifdef CONFIG_CPU_TLB_FA
  87. # define fa_possible_flags fa_tlb_flags
  88. # define fa_always_flags fa_tlb_flags
  89. # ifdef _TLB
  90. # define MULTI_TLB 1
  91. # else
  92. # define _TLB fa
  93. # endif
  94. #else
  95. # define fa_possible_flags 0
  96. # define fa_always_flags (-1UL)
  97. #endif
  98. #define v4wbi_tlb_flags (TLB_WB | TLB_DCLEAN | \
  99. TLB_V4_I_FULL | TLB_V4_D_FULL | \
  100. TLB_V4_I_PAGE | TLB_V4_D_PAGE)
  101. #ifdef CONFIG_CPU_TLB_V4WBI
  102. # define v4wbi_possible_flags v4wbi_tlb_flags
  103. # define v4wbi_always_flags v4wbi_tlb_flags
  104. # ifdef _TLB
  105. # define MULTI_TLB 1
  106. # else
  107. # define _TLB v4wbi
  108. # endif
  109. #else
  110. # define v4wbi_possible_flags 0
  111. # define v4wbi_always_flags (-1UL)
  112. #endif
  113. #define fr_tlb_flags (TLB_WB | TLB_DCLEAN | TLB_L2CLEAN_FR | \
  114. TLB_V4_I_FULL | TLB_V4_D_FULL | \
  115. TLB_V4_I_PAGE | TLB_V4_D_PAGE)
  116. #ifdef CONFIG_CPU_TLB_FEROCEON
  117. # define fr_possible_flags fr_tlb_flags
  118. # define fr_always_flags fr_tlb_flags
  119. # ifdef _TLB
  120. # define MULTI_TLB 1
  121. # else
  122. # define _TLB v4wbi
  123. # endif
  124. #else
  125. # define fr_possible_flags 0
  126. # define fr_always_flags (-1UL)
  127. #endif
  128. #define v4wb_tlb_flags (TLB_WB | TLB_DCLEAN | \
  129. TLB_V4_I_FULL | TLB_V4_D_FULL | \
  130. TLB_V4_D_PAGE)
  131. #ifdef CONFIG_CPU_TLB_V4WB
  132. # define v4wb_possible_flags v4wb_tlb_flags
  133. # define v4wb_always_flags v4wb_tlb_flags
  134. # ifdef _TLB
  135. # define MULTI_TLB 1
  136. # else
  137. # define _TLB v4wb
  138. # endif
  139. #else
  140. # define v4wb_possible_flags 0
  141. # define v4wb_always_flags (-1UL)
  142. #endif
  143. #define v6wbi_tlb_flags (TLB_WB | TLB_DCLEAN | TLB_BARRIER | \
  144. TLB_V6_I_FULL | TLB_V6_D_FULL | \
  145. TLB_V6_I_PAGE | TLB_V6_D_PAGE | \
  146. TLB_V6_I_ASID | TLB_V6_D_ASID)
  147. #ifdef CONFIG_CPU_TLB_V6
  148. # define v6wbi_possible_flags v6wbi_tlb_flags
  149. # define v6wbi_always_flags v6wbi_tlb_flags
  150. # ifdef _TLB
  151. # define MULTI_TLB 1
  152. # else
  153. # define _TLB v6wbi
  154. # endif
  155. #else
  156. # define v6wbi_possible_flags 0
  157. # define v6wbi_always_flags (-1UL)
  158. #endif
  159. #define v7wbi_tlb_flags_smp (TLB_WB | TLB_DCLEAN | TLB_BARRIER | \
  160. TLB_V7_UIS_FULL | TLB_V7_UIS_PAGE | TLB_V7_UIS_ASID)
  161. #define v7wbi_tlb_flags_up (TLB_WB | TLB_DCLEAN | TLB_BARRIER | \
  162. TLB_V6_U_FULL | TLB_V6_U_PAGE | TLB_V6_U_ASID)
  163. #ifdef CONFIG_CPU_TLB_V7
  164. # ifdef CONFIG_SMP_ON_UP
  165. # define v7wbi_possible_flags (v7wbi_tlb_flags_smp | v7wbi_tlb_flags_up)
  166. # define v7wbi_always_flags (v7wbi_tlb_flags_smp & v7wbi_tlb_flags_up)
  167. # elif defined(CONFIG_SMP)
  168. # define v7wbi_possible_flags v7wbi_tlb_flags_smp
  169. # define v7wbi_always_flags v7wbi_tlb_flags_smp
  170. # else
  171. # define v7wbi_possible_flags v7wbi_tlb_flags_up
  172. # define v7wbi_always_flags v7wbi_tlb_flags_up
  173. # endif
  174. # ifdef _TLB
  175. # define MULTI_TLB 1
  176. # else
  177. # define _TLB v7wbi
  178. # endif
  179. #else
  180. # define v7wbi_possible_flags 0
  181. # define v7wbi_always_flags (-1UL)
  182. #endif
  183. #ifndef _TLB
  184. #error Unknown TLB model
  185. #endif
  186. #ifndef __ASSEMBLY__
  187. #include <linux/sched.h>
  188. #ifdef CONFIG_TIMA_RKP_LAZY_MMU
  189. extern void flush_tlb_l2_page(pmd_t *pmd);
  190. #endif
  191. struct cpu_tlb_fns {
  192. void (*flush_user_range)(unsigned long, unsigned long, struct vm_area_struct *);
  193. void (*flush_kern_range)(unsigned long, unsigned long);
  194. unsigned long tlb_flags;
  195. };
  196. /*
  197. * Select the calling method
  198. */
  199. #ifdef MULTI_TLB
  200. #define __cpu_flush_user_tlb_range cpu_tlb.flush_user_range
  201. #define __cpu_flush_kern_tlb_range cpu_tlb.flush_kern_range
  202. #else
  203. #define __cpu_flush_user_tlb_range __glue(_TLB,_flush_user_tlb_range)
  204. #define __cpu_flush_kern_tlb_range __glue(_TLB,_flush_kern_tlb_range)
  205. extern void __cpu_flush_user_tlb_range(unsigned long, unsigned long, struct vm_area_struct *);
  206. extern void __cpu_flush_kern_tlb_range(unsigned long, unsigned long);
  207. #endif
  208. extern struct cpu_tlb_fns cpu_tlb;
  209. #define __cpu_tlb_flags cpu_tlb.tlb_flags
  210. /*
  211. * TLB Management
  212. * ==============
  213. *
  214. * The arch/arm/mm/tlb-*.S files implement these methods.
  215. *
  216. * The TLB specific code is expected to perform whatever tests it
  217. * needs to determine if it should invalidate the TLB for each
  218. * call. Start addresses are inclusive and end addresses are
  219. * exclusive; it is safe to round these addresses down.
  220. *
  221. * flush_tlb_all()
  222. *
  223. * Invalidate the entire TLB.
  224. *
  225. * flush_tlb_mm(mm)
  226. *
  227. * Invalidate all TLB entries in a particular address
  228. * space.
  229. * - mm - mm_struct describing address space
  230. *
  231. * flush_tlb_range(mm,start,end)
  232. *
  233. * Invalidate a range of TLB entries in the specified
  234. * address space.
  235. * - mm - mm_struct describing address space
  236. * - start - start address (may not be aligned)
  237. * - end - end address (exclusive, may not be aligned)
  238. *
  239. * flush_tlb_page(vaddr,vma)
  240. *
  241. * Invalidate the specified page in the specified address range.
  242. * - vaddr - virtual address (may not be aligned)
  243. * - vma - vma_struct describing address range
  244. *
  245. * flush_kern_tlb_page(kaddr)
  246. *
  247. * Invalidate the TLB entry for the specified page. The address
  248. * will be in the kernels virtual memory space. Current uses
  249. * only require the D-TLB to be invalidated.
  250. * - kaddr - Kernel virtual memory address
  251. */
  252. /*
  253. * We optimise the code below by:
  254. * - building a set of TLB flags that might be set in __cpu_tlb_flags
  255. * - building a set of TLB flags that will always be set in __cpu_tlb_flags
  256. * - if we're going to need __cpu_tlb_flags, access it once and only once
  257. *
  258. * This allows us to build optimal assembly for the single-CPU type case,
  259. * and as close to optimal given the compiler constrants for multi-CPU
  260. * case. We could do better for the multi-CPU case if the compiler
  261. * implemented the "%?" method, but this has been discontinued due to too
  262. * many people getting it wrong.
  263. */
  264. #define possible_tlb_flags (v3_possible_flags | \
  265. v4_possible_flags | \
  266. v4wbi_possible_flags | \
  267. fr_possible_flags | \
  268. v4wb_possible_flags | \
  269. fa_possible_flags | \
  270. v6wbi_possible_flags | \
  271. v7wbi_possible_flags)
  272. #define always_tlb_flags (v3_always_flags & \
  273. v4_always_flags & \
  274. v4wbi_always_flags & \
  275. fr_always_flags & \
  276. v4wb_always_flags & \
  277. fa_always_flags & \
  278. v6wbi_always_flags & \
  279. v7wbi_always_flags)
  280. #define tlb_flag(f) ((always_tlb_flags & (f)) || (__tlb_flag & possible_tlb_flags & (f)))
  281. #define __tlb_op(f, insnarg, arg) \
  282. do { \
  283. if (always_tlb_flags & (f)) \
  284. asm("mcr " insnarg \
  285. : : "r" (arg) : "cc"); \
  286. else if (possible_tlb_flags & (f)) \
  287. asm("tst %1, %2\n\t" \
  288. "mcrne " insnarg \
  289. : : "r" (arg), "r" (__tlb_flag), "Ir" (f) \
  290. : "cc"); \
  291. } while (0)
  292. #define tlb_op(f, regs, arg) __tlb_op(f, "p15, 0, %0, " regs, arg)
  293. #define tlb_l2_op(f, regs, arg) __tlb_op(f, "p15, 1, %0, " regs, arg)
  294. static inline void local_flush_tlb_all(void)
  295. {
  296. const int zero = 0;
  297. const unsigned int __tlb_flag = __cpu_tlb_flags;
  298. if (tlb_flag(TLB_WB))
  299. dsb();
  300. tlb_op(TLB_V3_FULL, "c6, c0, 0", zero);
  301. tlb_op(TLB_V4_U_FULL | TLB_V6_U_FULL, "c8, c7, 0", zero);
  302. tlb_op(TLB_V4_D_FULL | TLB_V6_D_FULL, "c8, c6, 0", zero);
  303. tlb_op(TLB_V4_I_FULL | TLB_V6_I_FULL, "c8, c5, 0", zero);
  304. tlb_op(TLB_V7_UIS_FULL, "c8, c3, 0", zero);
  305. if (tlb_flag(TLB_BARRIER)) {
  306. dsb();
  307. isb();
  308. }
  309. }
  310. static inline void local_flush_tlb_mm(struct mm_struct *mm)
  311. {
  312. const int zero = 0;
  313. const int asid = ASID(mm);
  314. const unsigned int __tlb_flag = __cpu_tlb_flags;
  315. if (tlb_flag(TLB_WB))
  316. dsb();
  317. if (possible_tlb_flags & (TLB_V3_FULL|TLB_V4_U_FULL|TLB_V4_D_FULL|TLB_V4_I_FULL)) {
  318. if (cpumask_test_cpu(get_cpu(), mm_cpumask(mm))) {
  319. tlb_op(TLB_V3_FULL, "c6, c0, 0", zero);
  320. tlb_op(TLB_V4_U_FULL, "c8, c7, 0", zero);
  321. tlb_op(TLB_V4_D_FULL, "c8, c6, 0", zero);
  322. tlb_op(TLB_V4_I_FULL, "c8, c5, 0", zero);
  323. }
  324. put_cpu();
  325. }
  326. tlb_op(TLB_V6_U_ASID, "c8, c7, 2", asid);
  327. tlb_op(TLB_V6_D_ASID, "c8, c6, 2", asid);
  328. tlb_op(TLB_V6_I_ASID, "c8, c5, 2", asid);
  329. #ifdef CONFIG_ARM_ERRATA_720789
  330. tlb_op(TLB_V7_UIS_ASID, "c8, c3, 0", zero);
  331. #else
  332. tlb_op(TLB_V7_UIS_ASID, "c8, c3, 2", asid);
  333. #endif
  334. if (tlb_flag(TLB_BARRIER))
  335. dsb();
  336. }
  337. static inline void
  338. local_flush_tlb_page(struct vm_area_struct *vma, unsigned long uaddr)
  339. {
  340. const int zero = 0;
  341. const unsigned int __tlb_flag = __cpu_tlb_flags;
  342. uaddr = (uaddr & PAGE_MASK) | ASID(vma->vm_mm);
  343. if (tlb_flag(TLB_WB))
  344. dsb();
  345. if (possible_tlb_flags & (TLB_V3_PAGE|TLB_V4_U_PAGE|TLB_V4_D_PAGE|TLB_V4_I_PAGE|TLB_V4_I_FULL) &&
  346. cpumask_test_cpu(smp_processor_id(), mm_cpumask(vma->vm_mm))) {
  347. tlb_op(TLB_V3_PAGE, "c6, c0, 0", uaddr);
  348. tlb_op(TLB_V4_U_PAGE, "c8, c7, 1", uaddr);
  349. tlb_op(TLB_V4_D_PAGE, "c8, c6, 1", uaddr);
  350. tlb_op(TLB_V4_I_PAGE, "c8, c5, 1", uaddr);
  351. if (!tlb_flag(TLB_V4_I_PAGE) && tlb_flag(TLB_V4_I_FULL))
  352. asm("mcr p15, 0, %0, c8, c5, 0" : : "r" (zero) : "cc");
  353. }
  354. tlb_op(TLB_V6_U_PAGE, "c8, c7, 1", uaddr);
  355. tlb_op(TLB_V6_D_PAGE, "c8, c6, 1", uaddr);
  356. tlb_op(TLB_V6_I_PAGE, "c8, c5, 1", uaddr);
  357. #if defined(CONFIG_ARM_ERRATA_720789) || defined(CONFIG_ARCH_MSM8X60)
  358. tlb_op(TLB_V7_UIS_PAGE, "c8, c3, 3", uaddr & PAGE_MASK);
  359. #else
  360. tlb_op(TLB_V7_UIS_PAGE, "c8, c3, 1", uaddr);
  361. #endif
  362. if (tlb_flag(TLB_BARRIER))
  363. dsb();
  364. }
  365. static inline void local_flush_tlb_kernel_page(unsigned long kaddr)
  366. {
  367. const int zero = 0;
  368. const unsigned int __tlb_flag = __cpu_tlb_flags;
  369. kaddr &= PAGE_MASK;
  370. if (tlb_flag(TLB_WB))
  371. dsb();
  372. tlb_op(TLB_V3_PAGE, "c6, c0, 0", kaddr);
  373. tlb_op(TLB_V4_U_PAGE, "c8, c7, 1", kaddr);
  374. tlb_op(TLB_V4_D_PAGE, "c8, c6, 1", kaddr);
  375. tlb_op(TLB_V4_I_PAGE, "c8, c5, 1", kaddr);
  376. if (!tlb_flag(TLB_V4_I_PAGE) && tlb_flag(TLB_V4_I_FULL))
  377. asm("mcr p15, 0, %0, c8, c5, 0" : : "r" (zero) : "cc");
  378. tlb_op(TLB_V6_U_PAGE, "c8, c7, 1", kaddr);
  379. tlb_op(TLB_V6_D_PAGE, "c8, c6, 1", kaddr);
  380. tlb_op(TLB_V6_I_PAGE, "c8, c5, 1", kaddr);
  381. #ifdef CONFIG_ARCH_MSM8X60
  382. tlb_op(TLB_V7_UIS_PAGE, "c8, c3, 3", kaddr);
  383. #else
  384. tlb_op(TLB_V7_UIS_PAGE, "c8, c3, 1", kaddr);
  385. #endif
  386. if (tlb_flag(TLB_BARRIER)) {
  387. dsb();
  388. isb();
  389. }
  390. }
  391. /*
  392. * flush_pmd_entry
  393. *
  394. * Flush a PMD entry (word aligned, or double-word aligned) to
  395. * RAM if the TLB for the CPU we are running on requires this.
  396. * This is typically used when we are creating PMD entries.
  397. *
  398. * clean_pmd_entry
  399. *
  400. * Clean (but don't drain the write buffer) if the CPU requires
  401. * these operations. This is typically used when we are removing
  402. * PMD entries.
  403. */
  404. static inline void flush_pmd_entry(void *pmd)
  405. {
  406. const unsigned int __tlb_flag = __cpu_tlb_flags;
  407. tlb_op(TLB_DCLEAN, "c7, c10, 1 @ flush_pmd", pmd);
  408. tlb_l2_op(TLB_L2CLEAN_FR, "c15, c9, 1 @ L2 flush_pmd", pmd);
  409. if (tlb_flag(TLB_WB))
  410. dsb();
  411. }
  412. static inline void clean_pmd_entry(void *pmd)
  413. {
  414. const unsigned int __tlb_flag = __cpu_tlb_flags;
  415. tlb_op(TLB_DCLEAN, "c7, c10, 1 @ flush_pmd", pmd);
  416. tlb_l2_op(TLB_L2CLEAN_FR, "c15, c9, 1 @ L2 flush_pmd", pmd);
  417. }
  418. #undef tlb_op
  419. #undef tlb_flag
  420. #undef always_tlb_flags
  421. #undef possible_tlb_flags
  422. /*
  423. * Convert calls to our calling convention.
  424. */
  425. #define local_flush_tlb_range(vma,start,end) __cpu_flush_user_tlb_range(start,end,vma)
  426. #define local_flush_tlb_kernel_range(s,e) __cpu_flush_kern_tlb_range(s,e)
  427. #ifndef CONFIG_SMP
  428. #define flush_tlb_all local_flush_tlb_all
  429. #define flush_tlb_mm local_flush_tlb_mm
  430. #define flush_tlb_page local_flush_tlb_page
  431. #define flush_tlb_kernel_page local_flush_tlb_kernel_page
  432. #define flush_tlb_range local_flush_tlb_range
  433. #define flush_tlb_kernel_range local_flush_tlb_kernel_range
  434. #else
  435. extern void flush_tlb_all(void);
  436. extern void flush_tlb_mm(struct mm_struct *mm);
  437. extern void flush_tlb_page(struct vm_area_struct *vma, unsigned long uaddr);
  438. extern void flush_tlb_kernel_page(unsigned long kaddr);
  439. extern void flush_tlb_range(struct vm_area_struct *vma, unsigned long start, unsigned long end);
  440. extern void flush_tlb_kernel_range(unsigned long start, unsigned long end);
  441. #endif
  442. /*
  443. * If PG_dcache_clean is not set for the page, we need to ensure that any
  444. * cache entries for the kernels virtual memory range are written
  445. * back to the page. On ARMv6 and later, the cache coherency is handled via
  446. * the set_pte_at() function.
  447. */
  448. #if __LINUX_ARM_ARCH__ < 6
  449. extern void update_mmu_cache(struct vm_area_struct *vma, unsigned long addr,
  450. pte_t *ptep);
  451. #else
  452. static inline void update_mmu_cache(struct vm_area_struct *vma,
  453. unsigned long addr, pte_t *ptep)
  454. {
  455. }
  456. #endif
  457. #endif
  458. #endif /* CONFIG_MMU */
  459. #endif