rtc-mxc.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505
  1. /*
  2. * Copyright 2004-2008 Freescale Semiconductor, Inc. All Rights Reserved.
  3. *
  4. * The code contained herein is licensed under the GNU General Public
  5. * License. You may obtain a copy of the GNU General Public License
  6. * Version 2 or later at the following locations:
  7. *
  8. * http://www.opensource.org/licenses/gpl-license.html
  9. * http://www.gnu.org/copyleft/gpl.html
  10. */
  11. #include <linux/io.h>
  12. #include <linux/rtc.h>
  13. #include <linux/module.h>
  14. #include <linux/slab.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/clk.h>
  18. #include <mach/hardware.h>
  19. #define RTC_INPUT_CLK_32768HZ (0x00 << 5)
  20. #define RTC_INPUT_CLK_32000HZ (0x01 << 5)
  21. #define RTC_INPUT_CLK_38400HZ (0x02 << 5)
  22. #define RTC_SW_BIT (1 << 0)
  23. #define RTC_ALM_BIT (1 << 2)
  24. #define RTC_1HZ_BIT (1 << 4)
  25. #define RTC_2HZ_BIT (1 << 7)
  26. #define RTC_SAM0_BIT (1 << 8)
  27. #define RTC_SAM1_BIT (1 << 9)
  28. #define RTC_SAM2_BIT (1 << 10)
  29. #define RTC_SAM3_BIT (1 << 11)
  30. #define RTC_SAM4_BIT (1 << 12)
  31. #define RTC_SAM5_BIT (1 << 13)
  32. #define RTC_SAM6_BIT (1 << 14)
  33. #define RTC_SAM7_BIT (1 << 15)
  34. #define PIT_ALL_ON (RTC_2HZ_BIT | RTC_SAM0_BIT | RTC_SAM1_BIT | \
  35. RTC_SAM2_BIT | RTC_SAM3_BIT | RTC_SAM4_BIT | \
  36. RTC_SAM5_BIT | RTC_SAM6_BIT | RTC_SAM7_BIT)
  37. #define RTC_ENABLE_BIT (1 << 7)
  38. #define MAX_PIE_NUM 9
  39. #define MAX_PIE_FREQ 512
  40. static const u32 PIE_BIT_DEF[MAX_PIE_NUM][2] = {
  41. { 2, RTC_2HZ_BIT },
  42. { 4, RTC_SAM0_BIT },
  43. { 8, RTC_SAM1_BIT },
  44. { 16, RTC_SAM2_BIT },
  45. { 32, RTC_SAM3_BIT },
  46. { 64, RTC_SAM4_BIT },
  47. { 128, RTC_SAM5_BIT },
  48. { 256, RTC_SAM6_BIT },
  49. { MAX_PIE_FREQ, RTC_SAM7_BIT },
  50. };
  51. #define MXC_RTC_TIME 0
  52. #define MXC_RTC_ALARM 1
  53. #define RTC_HOURMIN 0x00 /* 32bit rtc hour/min counter reg */
  54. #define RTC_SECOND 0x04 /* 32bit rtc seconds counter reg */
  55. #define RTC_ALRM_HM 0x08 /* 32bit rtc alarm hour/min reg */
  56. #define RTC_ALRM_SEC 0x0C /* 32bit rtc alarm seconds reg */
  57. #define RTC_RTCCTL 0x10 /* 32bit rtc control reg */
  58. #define RTC_RTCISR 0x14 /* 32bit rtc interrupt status reg */
  59. #define RTC_RTCIENR 0x18 /* 32bit rtc interrupt enable reg */
  60. #define RTC_STPWCH 0x1C /* 32bit rtc stopwatch min reg */
  61. #define RTC_DAYR 0x20 /* 32bit rtc days counter reg */
  62. #define RTC_DAYALARM 0x24 /* 32bit rtc day alarm reg */
  63. #define RTC_TEST1 0x28 /* 32bit rtc test reg 1 */
  64. #define RTC_TEST2 0x2C /* 32bit rtc test reg 2 */
  65. #define RTC_TEST3 0x30 /* 32bit rtc test reg 3 */
  66. struct rtc_plat_data {
  67. struct rtc_device *rtc;
  68. void __iomem *ioaddr;
  69. int irq;
  70. struct clk *clk;
  71. struct rtc_time g_rtc_alarm;
  72. };
  73. /*
  74. * This function is used to obtain the RTC time or the alarm value in
  75. * second.
  76. */
  77. static u32 get_alarm_or_time(struct device *dev, int time_alarm)
  78. {
  79. struct platform_device *pdev = to_platform_device(dev);
  80. struct rtc_plat_data *pdata = platform_get_drvdata(pdev);
  81. void __iomem *ioaddr = pdata->ioaddr;
  82. u32 day = 0, hr = 0, min = 0, sec = 0, hr_min = 0;
  83. switch (time_alarm) {
  84. case MXC_RTC_TIME:
  85. day = readw(ioaddr + RTC_DAYR);
  86. hr_min = readw(ioaddr + RTC_HOURMIN);
  87. sec = readw(ioaddr + RTC_SECOND);
  88. break;
  89. case MXC_RTC_ALARM:
  90. day = readw(ioaddr + RTC_DAYALARM);
  91. hr_min = readw(ioaddr + RTC_ALRM_HM) & 0xffff;
  92. sec = readw(ioaddr + RTC_ALRM_SEC);
  93. break;
  94. }
  95. hr = hr_min >> 8;
  96. min = hr_min & 0xff;
  97. return (((day * 24 + hr) * 60) + min) * 60 + sec;
  98. }
  99. /*
  100. * This function sets the RTC alarm value or the time value.
  101. */
  102. static void set_alarm_or_time(struct device *dev, int time_alarm, u32 time)
  103. {
  104. u32 day, hr, min, sec, temp;
  105. struct platform_device *pdev = to_platform_device(dev);
  106. struct rtc_plat_data *pdata = platform_get_drvdata(pdev);
  107. void __iomem *ioaddr = pdata->ioaddr;
  108. day = time / 86400;
  109. time -= day * 86400;
  110. /* time is within a day now */
  111. hr = time / 3600;
  112. time -= hr * 3600;
  113. /* time is within an hour now */
  114. min = time / 60;
  115. sec = time - min * 60;
  116. temp = (hr << 8) + min;
  117. switch (time_alarm) {
  118. case MXC_RTC_TIME:
  119. writew(day, ioaddr + RTC_DAYR);
  120. writew(sec, ioaddr + RTC_SECOND);
  121. writew(temp, ioaddr + RTC_HOURMIN);
  122. break;
  123. case MXC_RTC_ALARM:
  124. writew(day, ioaddr + RTC_DAYALARM);
  125. writew(sec, ioaddr + RTC_ALRM_SEC);
  126. writew(temp, ioaddr + RTC_ALRM_HM);
  127. break;
  128. }
  129. }
  130. /*
  131. * This function updates the RTC alarm registers and then clears all the
  132. * interrupt status bits.
  133. */
  134. static int rtc_update_alarm(struct device *dev, struct rtc_time *alrm)
  135. {
  136. struct rtc_time alarm_tm, now_tm;
  137. unsigned long now, time;
  138. struct platform_device *pdev = to_platform_device(dev);
  139. struct rtc_plat_data *pdata = platform_get_drvdata(pdev);
  140. void __iomem *ioaddr = pdata->ioaddr;
  141. now = get_alarm_or_time(dev, MXC_RTC_TIME);
  142. rtc_time_to_tm(now, &now_tm);
  143. alarm_tm.tm_year = now_tm.tm_year;
  144. alarm_tm.tm_mon = now_tm.tm_mon;
  145. alarm_tm.tm_mday = now_tm.tm_mday;
  146. alarm_tm.tm_hour = alrm->tm_hour;
  147. alarm_tm.tm_min = alrm->tm_min;
  148. alarm_tm.tm_sec = alrm->tm_sec;
  149. rtc_tm_to_time(&alarm_tm, &time);
  150. /* clear all the interrupt status bits */
  151. writew(readw(ioaddr + RTC_RTCISR), ioaddr + RTC_RTCISR);
  152. set_alarm_or_time(dev, MXC_RTC_ALARM, time);
  153. return 0;
  154. }
  155. static void mxc_rtc_irq_enable(struct device *dev, unsigned int bit,
  156. unsigned int enabled)
  157. {
  158. struct platform_device *pdev = to_platform_device(dev);
  159. struct rtc_plat_data *pdata = platform_get_drvdata(pdev);
  160. void __iomem *ioaddr = pdata->ioaddr;
  161. u32 reg;
  162. spin_lock_irq(&pdata->rtc->irq_lock);
  163. reg = readw(ioaddr + RTC_RTCIENR);
  164. if (enabled)
  165. reg |= bit;
  166. else
  167. reg &= ~bit;
  168. writew(reg, ioaddr + RTC_RTCIENR);
  169. spin_unlock_irq(&pdata->rtc->irq_lock);
  170. }
  171. /* This function is the RTC interrupt service routine. */
  172. static irqreturn_t mxc_rtc_interrupt(int irq, void *dev_id)
  173. {
  174. struct platform_device *pdev = dev_id;
  175. struct rtc_plat_data *pdata = platform_get_drvdata(pdev);
  176. void __iomem *ioaddr = pdata->ioaddr;
  177. unsigned long flags;
  178. u32 status;
  179. u32 events = 0;
  180. spin_lock_irqsave(&pdata->rtc->irq_lock, flags);
  181. status = readw(ioaddr + RTC_RTCISR) & readw(ioaddr + RTC_RTCIENR);
  182. /* clear interrupt sources */
  183. writew(status, ioaddr + RTC_RTCISR);
  184. /* update irq data & counter */
  185. if (status & RTC_ALM_BIT) {
  186. events |= (RTC_AF | RTC_IRQF);
  187. /* RTC alarm should be one-shot */
  188. mxc_rtc_irq_enable(&pdev->dev, RTC_ALM_BIT, 0);
  189. }
  190. if (status & RTC_1HZ_BIT)
  191. events |= (RTC_UF | RTC_IRQF);
  192. if (status & PIT_ALL_ON)
  193. events |= (RTC_PF | RTC_IRQF);
  194. rtc_update_irq(pdata->rtc, 1, events);
  195. spin_unlock_irqrestore(&pdata->rtc->irq_lock, flags);
  196. return IRQ_HANDLED;
  197. }
  198. /*
  199. * Clear all interrupts and release the IRQ
  200. */
  201. static void mxc_rtc_release(struct device *dev)
  202. {
  203. struct platform_device *pdev = to_platform_device(dev);
  204. struct rtc_plat_data *pdata = platform_get_drvdata(pdev);
  205. void __iomem *ioaddr = pdata->ioaddr;
  206. spin_lock_irq(&pdata->rtc->irq_lock);
  207. /* Disable all rtc interrupts */
  208. writew(0, ioaddr + RTC_RTCIENR);
  209. /* Clear all interrupt status */
  210. writew(0xffffffff, ioaddr + RTC_RTCISR);
  211. spin_unlock_irq(&pdata->rtc->irq_lock);
  212. }
  213. static int mxc_rtc_alarm_irq_enable(struct device *dev, unsigned int enabled)
  214. {
  215. mxc_rtc_irq_enable(dev, RTC_ALM_BIT, enabled);
  216. return 0;
  217. }
  218. /*
  219. * This function reads the current RTC time into tm in Gregorian date.
  220. */
  221. static int mxc_rtc_read_time(struct device *dev, struct rtc_time *tm)
  222. {
  223. u32 val;
  224. /* Avoid roll-over from reading the different registers */
  225. do {
  226. val = get_alarm_or_time(dev, MXC_RTC_TIME);
  227. } while (val != get_alarm_or_time(dev, MXC_RTC_TIME));
  228. rtc_time_to_tm(val, tm);
  229. return 0;
  230. }
  231. /*
  232. * This function sets the internal RTC time based on tm in Gregorian date.
  233. */
  234. static int mxc_rtc_set_mmss(struct device *dev, unsigned long time)
  235. {
  236. /*
  237. * TTC_DAYR register is 9-bit in MX1 SoC, save time and day of year only
  238. */
  239. if (cpu_is_mx1()) {
  240. struct rtc_time tm;
  241. rtc_time_to_tm(time, &tm);
  242. tm.tm_year = 70;
  243. rtc_tm_to_time(&tm, &time);
  244. }
  245. /* Avoid roll-over from reading the different registers */
  246. do {
  247. set_alarm_or_time(dev, MXC_RTC_TIME, time);
  248. } while (time != get_alarm_or_time(dev, MXC_RTC_TIME));
  249. return 0;
  250. }
  251. /*
  252. * This function reads the current alarm value into the passed in 'alrm'
  253. * argument. It updates the alrm's pending field value based on the whether
  254. * an alarm interrupt occurs or not.
  255. */
  256. static int mxc_rtc_read_alarm(struct device *dev, struct rtc_wkalrm *alrm)
  257. {
  258. struct platform_device *pdev = to_platform_device(dev);
  259. struct rtc_plat_data *pdata = platform_get_drvdata(pdev);
  260. void __iomem *ioaddr = pdata->ioaddr;
  261. rtc_time_to_tm(get_alarm_or_time(dev, MXC_RTC_ALARM), &alrm->time);
  262. alrm->pending = ((readw(ioaddr + RTC_RTCISR) & RTC_ALM_BIT)) ? 1 : 0;
  263. return 0;
  264. }
  265. /*
  266. * This function sets the RTC alarm based on passed in alrm.
  267. */
  268. static int mxc_rtc_set_alarm(struct device *dev, struct rtc_wkalrm *alrm)
  269. {
  270. struct platform_device *pdev = to_platform_device(dev);
  271. struct rtc_plat_data *pdata = platform_get_drvdata(pdev);
  272. int ret;
  273. ret = rtc_update_alarm(dev, &alrm->time);
  274. if (ret)
  275. return ret;
  276. memcpy(&pdata->g_rtc_alarm, &alrm->time, sizeof(struct rtc_time));
  277. mxc_rtc_irq_enable(dev, RTC_ALM_BIT, alrm->enabled);
  278. return 0;
  279. }
  280. /* RTC layer */
  281. static struct rtc_class_ops mxc_rtc_ops = {
  282. .release = mxc_rtc_release,
  283. .read_time = mxc_rtc_read_time,
  284. .set_mmss = mxc_rtc_set_mmss,
  285. .read_alarm = mxc_rtc_read_alarm,
  286. .set_alarm = mxc_rtc_set_alarm,
  287. .alarm_irq_enable = mxc_rtc_alarm_irq_enable,
  288. };
  289. static int __init mxc_rtc_probe(struct platform_device *pdev)
  290. {
  291. struct resource *res;
  292. struct rtc_device *rtc;
  293. struct rtc_plat_data *pdata = NULL;
  294. u32 reg;
  295. unsigned long rate;
  296. int ret;
  297. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  298. if (!res)
  299. return -ENODEV;
  300. pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
  301. if (!pdata)
  302. return -ENOMEM;
  303. if (!devm_request_mem_region(&pdev->dev, res->start,
  304. resource_size(res), pdev->name))
  305. return -EBUSY;
  306. pdata->ioaddr = devm_ioremap(&pdev->dev, res->start,
  307. resource_size(res));
  308. pdata->clk = clk_get(&pdev->dev, "rtc");
  309. if (IS_ERR(pdata->clk)) {
  310. dev_err(&pdev->dev, "unable to get clock!\n");
  311. ret = PTR_ERR(pdata->clk);
  312. goto exit_free_pdata;
  313. }
  314. clk_enable(pdata->clk);
  315. rate = clk_get_rate(pdata->clk);
  316. if (rate == 32768)
  317. reg = RTC_INPUT_CLK_32768HZ;
  318. else if (rate == 32000)
  319. reg = RTC_INPUT_CLK_32000HZ;
  320. else if (rate == 38400)
  321. reg = RTC_INPUT_CLK_38400HZ;
  322. else {
  323. dev_err(&pdev->dev, "rtc clock is not valid (%lu)\n", rate);
  324. ret = -EINVAL;
  325. goto exit_put_clk;
  326. }
  327. reg |= RTC_ENABLE_BIT;
  328. writew(reg, (pdata->ioaddr + RTC_RTCCTL));
  329. if (((readw(pdata->ioaddr + RTC_RTCCTL)) & RTC_ENABLE_BIT) == 0) {
  330. dev_err(&pdev->dev, "hardware module can't be enabled!\n");
  331. ret = -EIO;
  332. goto exit_put_clk;
  333. }
  334. platform_set_drvdata(pdev, pdata);
  335. /* Configure and enable the RTC */
  336. pdata->irq = platform_get_irq(pdev, 0);
  337. if (pdata->irq >= 0 &&
  338. devm_request_irq(&pdev->dev, pdata->irq, mxc_rtc_interrupt,
  339. IRQF_SHARED, pdev->name, pdev) < 0) {
  340. dev_warn(&pdev->dev, "interrupt not available.\n");
  341. pdata->irq = -1;
  342. }
  343. if (pdata->irq >=0)
  344. device_init_wakeup(&pdev->dev, 1);
  345. rtc = rtc_device_register(pdev->name, &pdev->dev, &mxc_rtc_ops,
  346. THIS_MODULE);
  347. if (IS_ERR(rtc)) {
  348. ret = PTR_ERR(rtc);
  349. goto exit_clr_drvdata;
  350. }
  351. pdata->rtc = rtc;
  352. return 0;
  353. exit_clr_drvdata:
  354. platform_set_drvdata(pdev, NULL);
  355. exit_put_clk:
  356. clk_disable(pdata->clk);
  357. clk_put(pdata->clk);
  358. exit_free_pdata:
  359. return ret;
  360. }
  361. static int __exit mxc_rtc_remove(struct platform_device *pdev)
  362. {
  363. struct rtc_plat_data *pdata = platform_get_drvdata(pdev);
  364. rtc_device_unregister(pdata->rtc);
  365. clk_disable(pdata->clk);
  366. clk_put(pdata->clk);
  367. platform_set_drvdata(pdev, NULL);
  368. return 0;
  369. }
  370. #ifdef CONFIG_PM
  371. static int mxc_rtc_suspend(struct device *dev)
  372. {
  373. struct rtc_plat_data *pdata = dev_get_drvdata(dev);
  374. if (device_may_wakeup(dev))
  375. enable_irq_wake(pdata->irq);
  376. return 0;
  377. }
  378. static int mxc_rtc_resume(struct device *dev)
  379. {
  380. struct rtc_plat_data *pdata = dev_get_drvdata(dev);
  381. if (device_may_wakeup(dev))
  382. disable_irq_wake(pdata->irq);
  383. return 0;
  384. }
  385. static struct dev_pm_ops mxc_rtc_pm_ops = {
  386. .suspend = mxc_rtc_suspend,
  387. .resume = mxc_rtc_resume,
  388. };
  389. #endif
  390. static struct platform_driver mxc_rtc_driver = {
  391. .driver = {
  392. .name = "mxc_rtc",
  393. #ifdef CONFIG_PM
  394. .pm = &mxc_rtc_pm_ops,
  395. #endif
  396. .owner = THIS_MODULE,
  397. },
  398. .remove = __exit_p(mxc_rtc_remove),
  399. };
  400. static int __init mxc_rtc_init(void)
  401. {
  402. return platform_driver_probe(&mxc_rtc_driver, mxc_rtc_probe);
  403. }
  404. static void __exit mxc_rtc_exit(void)
  405. {
  406. platform_driver_unregister(&mxc_rtc_driver);
  407. }
  408. module_init(mxc_rtc_init);
  409. module_exit(mxc_rtc_exit);
  410. MODULE_AUTHOR("Daniel Mack <daniel@caiaq.de>");
  411. MODULE_DESCRIPTION("RTC driver for Freescale MXC");
  412. MODULE_LICENSE("GPL");