asix.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553
  1. #ifndef __LINUX_USBNET_ASIX_H
  2. #define __LINUX_USBNET_ASIX_H
  3. /*
  4. * Turn on this flag if the implementation of your USB host controller
  5. * cannot handle non-double word aligned buffer.
  6. * When turn on this flag, driver will fixup egress packet aligned on double
  7. * word boundary before deliver to USB host controller. And will Disable the
  8. * function "skb_reserve (skb, NET_IP_ALIGN)" to retain the buffer aligned on
  9. * double word alignment for ingress packets.
  10. */
  11. #define AX_FORCE_BUFF_ALIGN 0
  12. #define AX_MONITOR_MODE 0x01
  13. #define AX_MONITOR_LINK 0x02
  14. #define AX_MONITOR_MAGIC 0x04
  15. #define AX_MONITOR_HSFS 0x10
  16. /* AX88172 Medium Status Register values */
  17. #define AX_MEDIUM_FULL_DUPLEX 0x02
  18. #define AX_MEDIUM_TX_ABORT_ALLOW 0x04
  19. #define AX_MEDIUM_FLOW_CONTROL_EN 0x10
  20. #define AX_MCAST_FILTER_SIZE 8
  21. #define AX_MAX_MCAST 64
  22. #define AX_EEPROM_LEN 0x40
  23. #define AX_SWRESET_CLEAR 0x00
  24. #define AX_SWRESET_RR 0x01
  25. #define AX_SWRESET_RT 0x02
  26. #define AX_SWRESET_PRTE 0x04
  27. #define AX_SWRESET_PRL 0x08
  28. #define AX_SWRESET_BZ 0x10
  29. #define AX_SWRESET_IPRL 0x20
  30. #define AX_SWRESET_IPPD 0x40
  31. #define AX_SWRESET_IPOSC 0x0080
  32. #define AX_SWRESET_IPPSL_0 0x0100
  33. #define AX_SWRESET_IPPSL_1 0x0200
  34. #define AX_SWRESET_IPCOPS 0x0400
  35. #define AX_SWRESET_IPCOPSC 0x0800
  36. #define AX_SWRESET_AUTODETACH 0x1000
  37. #define AX_SWRESET_WOLLP 0x8000
  38. #define AX88772_IPG0_DEFAULT 0x15
  39. #define AX88772_IPG1_DEFAULT 0x0c
  40. #define AX88772_IPG2_DEFAULT 0x0E
  41. #define AX88772A_IPG0_DEFAULT 0x15
  42. #define AX88772A_IPG1_DEFAULT 0x16
  43. #define AX88772A_IPG2_DEFAULT 0x1A
  44. #define AX88772_MEDIUM_FULL_DUPLEX 0x0002
  45. #define AX88772_MEDIUM_RESERVED 0x0004
  46. #define AX88772_MEDIUM_RX_FC_ENABLE 0x0010
  47. #define AX88772_MEDIUM_TX_FC_ENABLE 0x0020
  48. #define AX88772_MEDIUM_PAUSE_FORMAT 0x0080
  49. #define AX88772_MEDIUM_RX_ENABLE 0x0100
  50. #define AX88772_MEDIUM_100MB 0x0200
  51. #define AX88772_MEDIUM_DEFAULT \
  52. (AX88772_MEDIUM_FULL_DUPLEX | AX88772_MEDIUM_RX_FC_ENABLE | \
  53. AX88772_MEDIUM_TX_FC_ENABLE | AX88772_MEDIUM_100MB | \
  54. AX88772_MEDIUM_RESERVED | AX88772_MEDIUM_RX_ENABLE)
  55. #define AX_CMD_SET_SW_MII 0x06
  56. #define AX_CMD_READ_MII_REG 0x07
  57. #define AX_CMD_WRITE_MII_REG 0x08
  58. #define AX_CMD_SET_HW_MII 0x0a
  59. #define AX_CMD_READ_EEPROM 0x0b
  60. #define AX_CMD_WRITE_EEPROM 0x0c
  61. #define AX_CMD_WRITE_EEPROM_EN 0x0d
  62. #define AX_CMD_WRITE_EEPROM_DIS 0x0e
  63. #define AX_CMD_WRITE_RX_CTL 0x10
  64. #define AX_CMD_READ_IPG012 0x11
  65. #define AX_CMD_WRITE_IPG0 0x12
  66. #define AX_CMD_WRITE_IPG1 0x13
  67. #define AX_CMD_WRITE_IPG2 0x14
  68. #define AX_CMD_WRITE_MULTI_FILTER 0x16
  69. #define AX_CMD_READ_NODE_ID 0x17
  70. #define AX_CMD_READ_PHY_ID 0x19
  71. #define AX_CMD_READ_MEDIUM_MODE 0x1a
  72. #define AX_CMD_WRITE_MEDIUM_MODE 0x1b
  73. #define AX_CMD_READ_MONITOR_MODE 0x1c
  74. #define AX_CMD_WRITE_MONITOR_MODE 0x1d
  75. #define AX_CMD_WRITE_GPIOS 0x1f
  76. #define AX_CMD_SW_RESET 0x20
  77. #define AX_CMD_SW_PHY_STATUS 0x21
  78. #define AX_CMD_SW_PHY_SELECT 0x22
  79. #define AX_PHYSEL_PSEL (1 << 0)
  80. #define AX_PHYSEL_ASEL (1 << 1)
  81. #define AX_PHYSEL_SSMII (0 << 2)
  82. #define AX_PHYSEL_SSRMII (1 << 2)
  83. #define AX_PHYSEL_SSRRMII (3 << 2)
  84. #define AX_PHYSEL_SSEN (1 << 4)
  85. #define AX88772_CMD_READ_NODE_ID 0x13
  86. #define AX88772_CMD_WRITE_NODE_ID 0x14
  87. #define AX_CMD_READ_RXCOE_CTL 0x2b
  88. #define AX_CMD_WRITE_RXCOE_CTL 0x2c
  89. #define AX_CMD_READ_TXCOE_CTL 0x2d
  90. #define AX_CMD_WRITE_TXCOE_CTL 0x2e
  91. #define REG_LENGTH 2
  92. #define PHY_ID_MASK 0x1f
  93. #define AX_RXCOE_IPCE 0x0001
  94. #define AX_RXCOE_IPVE 0x0002
  95. #define AX_RXCOE_V6VE 0x0004
  96. #define AX_RXCOE_TCPE 0x0008
  97. #define AX_RXCOE_UDPE 0x0010
  98. #define AX_RXCOE_ICMP 0x0020
  99. #define AX_RXCOE_IGMP 0x0040
  100. #define AX_RXCOE_ICV6 0x0080
  101. #define AX_RXCOE_TCPV6 0x0100
  102. #define AX_RXCOE_UDPV6 0x0200
  103. #define AX_RXCOE_ICMV6 0x0400
  104. #define AX_RXCOE_IGMV6 0x0800
  105. #define AX_RXCOE_ICV6V6 0x1000
  106. #define AX_RXCOE_FOPC 0x8000
  107. #if LINUX_VERSION_CODE > KERNEL_VERSION(2, 6, 22)
  108. #define AX_RXCOE_DEF_CSUM (AX_RXCOE_IPCE | AX_RXCOE_IPVE | \
  109. AX_RXCOE_V6VE | AX_RXCOE_TCPE | \
  110. AX_RXCOE_UDPE | AX_RXCOE_ICV6 | \
  111. AX_RXCOE_TCPV6 | AX_RXCOE_UDPV6)
  112. #else
  113. #define AX_RXCOE_DEF_CSUM (AX_RXCOE_IPCE | AX_RXCOE_IPVE | \
  114. AX_RXCOE_TCPE | AX_RXCOE_UDPE)
  115. #endif
  116. #define AX_RXCOE_64TE 0x0100
  117. #define AX_RXCOE_PPPOE 0x0200
  118. #define AX_RXCOE_RPCE 0x8000
  119. #define AX_TXCOE_IP 0x0001
  120. #define AX_TXCOE_TCP 0x0002
  121. #define AX_TXCOE_UDP 0x0004
  122. #define AX_TXCOE_ICMP 0x0008
  123. #define AX_TXCOE_IGMP 0x0010
  124. #define AX_TXCOE_ICV6 0x0020
  125. #define AX_TXCOE_TCPV6 0x0100
  126. #define AX_TXCOE_UDPV6 0x0200
  127. #define AX_TXCOE_ICMV6 0x0400
  128. #define AX_TXCOE_IGMV6 0x0800
  129. #define AX_TXCOE_ICV6V6 0x1000
  130. #if LINUX_VERSION_CODE > KERNEL_VERSION(2, 6, 22)
  131. #define AX_TXCOE_DEF_CSUM (AX_TXCOE_TCP | AX_TXCOE_UDP | \
  132. AX_TXCOE_TCPV6 | AX_TXCOE_UDPV6)
  133. #else
  134. #define AX_TXCOE_DEF_CSUM (AX_TXCOE_TCP | AX_TXCOE_UDP)
  135. #endif
  136. #define AX_TXCOE_64TE 0x0001
  137. #define AX_TXCOE_PPPE 0x0002
  138. #define AX88772B_MAX_BULKIN_2K 0
  139. #define AX88772B_MAX_BULKIN_4K 1
  140. #define AX88772B_MAX_BULKIN_6K 2
  141. #define AX88772B_MAX_BULKIN_8K 3
  142. #define AX88772B_MAX_BULKIN_16K 4
  143. #define AX88772B_MAX_BULKIN_20K 5
  144. #define AX88772B_MAX_BULKIN_24K 6
  145. #define AX88772B_MAX_BULKIN_32K 7
  146. struct {unsigned short size, byte_cnt, threshold; } AX88772B_BULKIN_SIZE[] = {
  147. /* 2k */
  148. {2048, 0x8000, 0x8001},
  149. /* 4k */
  150. {4096, 0x8100, 0x8147},
  151. /* 6k */
  152. {6144, 0x8200, 0x81EB},
  153. /* 8k */
  154. {8192, 0x8300, 0x83D7},
  155. /* 16 */
  156. {16384, 0x8400, 0x851E},
  157. /* 20k */
  158. {20480, 0x8500, 0x8666},
  159. /* 24k */
  160. {24576, 0x8600, 0x87AE},
  161. /* 32k */
  162. {32768, 0x8700, 0x8A3D},
  163. };
  164. #define AX_RX_CTL_RH1M 0x0100 /* Enable RX-Header mode 0 */
  165. #define AX_RX_CTL_RH2M 0x0200 /* Enable IP header in receive buffer aligned on 32-bit aligment */
  166. #define AX_RX_CTL_RH3M 0x0400 /* checksum value in rx header 3 */
  167. #define AX_RX_HEADER_DEFAULT (AX_RX_CTL_RH1M | AX_RX_CTL_RH2M)
  168. #define AX_RX_CTL_MFB 0x0300 /* Maximum Frame size 16384bytes */
  169. #define AX_RX_CTL_START 0x0080 /* Ethernet MAC start */
  170. #define AX_RX_CTL_AP 0x0020 /* Accept physcial address from Multicast array */
  171. #define AX_RX_CTL_AM 0x0010
  172. #define AX_RX_CTL_AB 0x0008 /* Accetp Brocadcast frames*/
  173. #define AX_RX_CTL_SEP 0x0004 /* Save error packets */
  174. #define AX_RX_CTL_AMALL 0x0002 /* Accetp all multicast frames */
  175. #define AX_RX_CTL_PRO 0x0001 /* Promiscuous Mode */
  176. #define AX_RX_CTL_STOP 0x0000 /* Stop MAC */
  177. #define AX_MONITOR_MODE 0x01
  178. #define AX_MONITOR_LINK 0x02
  179. #define AX_MONITOR_MAGIC 0x04
  180. #define AX_MONITOR_HSFS 0x10
  181. #define AX_MCAST_FILTER_SIZE 8
  182. #define AX_MAX_MCAST 64
  183. #define AX_INTERRUPT_BUFSIZE 8
  184. #define AX_EEPROM_LEN 0x40
  185. #define AX_EEPROM_MAGIC 0xdeadbeef
  186. #define EEPROMMASK 0x7f
  187. /* GPIO REGISTER */
  188. #define AXGPIOS_GPO0EN 0X01 /* 1 << 0 */
  189. #define AXGPIOS_GPO0 0X02 /* 1 << 1 */
  190. #define AXGPIOS_GPO1EN 0X04 /* 1 << 2 */
  191. #define AXGPIOS_GPO1 0X08 /* 1 << 3 */
  192. #define AXGPIOS_GPO2EN 0X10 /* 1 << 4 */
  193. #define AXGPIOS_GPO2 0X20 /* 1 << 5 */
  194. #define AXGPIOS_RSE 0X80 /* 1 << 7 */
  195. /* TX-header format */
  196. #define AX_TX_HDR_CPHI 0x4000
  197. #define AX_TX_HDR_DICF 0x8000
  198. /* GMII register definitions */
  199. #define GMII_PHY_CONTROL 0x00 /* control reg */
  200. #define GMII_PHY_STATUS 0x01 /* status reg */
  201. #define GMII_PHY_OUI 0x02 /* most of the OUI bits */
  202. #define GMII_PHY_MODEL 0x03 /* model/rev bits, and rest of OUI */
  203. #define GMII_PHY_ANAR 0x04 /* AN advertisement reg */
  204. #define GMII_PHY_ANLPAR 0x05 /* AN Link Partner */
  205. #define GMII_PHY_ANER 0x06 /* AN expansion reg */
  206. #define GMII_PHY_1000BT_CONTROL 0x09 /* control reg for 1000BT */
  207. #define GMII_PHY_1000BT_STATUS 0x0A /* status reg for 1000BT */
  208. /* Bit definitions: GMII Control */
  209. #define GMII_CONTROL_RESET 0x8000 /* reset bit in control reg */
  210. #define GMII_CONTROL_LOOPBACK 0x4000 /* loopback bit in control reg */
  211. #define GMII_CONTROL_10MB 0x0000 /* 10 Mbit */
  212. #define GMII_CONTROL_100MB 0x2000 /* 100Mbit */
  213. #define GMII_CONTROL_1000MB 0x0040 /* 1000Mbit */
  214. #define GMII_CONTROL_SPEED_BITS 0x2040 /* speed bit mask */
  215. #define GMII_CONTROL_ENABLE_AUTO 0x1000 /* autonegotiate enable */
  216. #define GMII_CONTROL_POWER_DOWN 0x0800
  217. #define GMII_CONTROL_ISOLATE 0x0400 /* islolate bit */
  218. #define GMII_CONTROL_START_AUTO 0x0200 /* restart autonegotiate */
  219. #define GMII_CONTROL_FULL_DUPLEX 0x0100
  220. /* Bit definitions: GMII Status */
  221. #define GMII_STATUS_100MB_MASK 0xE000 /* any of these indicate 100 Mbit */
  222. #define GMII_STATUS_10MB_MASK 0x1800 /* either of these indicate 10 Mbit */
  223. #define GMII_STATUS_AUTO_DONE 0x0020 /* auto negotiation complete */
  224. #define GMII_STATUS_AUTO 0x0008 /* auto negotiation is available */
  225. #define GMII_STATUS_LINK_UP 0x0004 /* link status bit */
  226. #define GMII_STATUS_EXTENDED 0x0001 /* extended regs exist */
  227. #define GMII_STATUS_100T4 0x8000 /* capable of 100BT4 */
  228. #define GMII_STATUS_100TXFD 0x4000 /* capable of 100BTX full duplex */
  229. #define GMII_STATUS_100TX 0x2000 /* capable of 100BTX */
  230. #define GMII_STATUS_10TFD 0x1000 /* capable of 10BT full duplex */
  231. #define GMII_STATUS_10T 0x0800 /* capable of 10BT */
  232. /* Bit definitions: Auto-Negotiation Advertisement */
  233. #define GMII_ANAR_ASYM_PAUSE 0x0800 /* support asymetric pause */
  234. #define GMII_ANAR_PAUSE 0x0400 /* support pause packets */
  235. #define GMII_ANAR_100T4 0x0200 /* support 100BT4 */
  236. #define GMII_ANAR_100TXFD 0x0100 /* support 100BTX full duplex */
  237. #define GMII_ANAR_100TX 0x0080 /* support 100BTX half duplex */
  238. #define GMII_ANAR_10TFD 0x0040 /* support 10BT full duplex */
  239. #define GMII_ANAR_10T 0x0020 /* support 10BT half duplex */
  240. #define GMII_SELECTOR_FIELD 0x001F /* selector field. */
  241. /* Bit definitions: Auto-Negotiation Link Partner Ability */
  242. #define GMII_ANLPAR_100T4 0x0200 /* support 100BT4 */
  243. #define GMII_ANLPAR_100TXFD 0x0100 /* support 100BTX full duplex */
  244. #define GMII_ANLPAR_100TX 0x0080 /* support 100BTX half duplex */
  245. #define GMII_ANLPAR_10TFD 0x0040 /* support 10BT full duplex */
  246. #define GMII_ANLPAR_10T 0x0020 /* support 10BT half duplex */
  247. #define GMII_ANLPAR_PAUSE 0x0400 /* support pause packets */
  248. #define GMII_ANLPAR_ASYM_PAUSE 0x0800 /* support asymetric pause */
  249. #define GMII_ANLPAR_ACK 0x4000 /* means LCB was successfully rx'd */
  250. #define GMII_SELECTOR_8023 0x0001;
  251. /* Bit definitions: 1000BaseT AUX Control */
  252. #define GMII_1000_AUX_CTRL_MASTER_SLAVE 0x1000
  253. #define GMII_1000_AUX_CTRL_FD_CAPABLE 0x0200 /* full duplex capable */
  254. #define GMII_1000_AUX_CTRL_HD_CAPABLE 0x0100 /* half duplex capable */
  255. /* Bit definitions: 1000BaseT AUX Status */
  256. #define GMII_1000_AUX_STATUS_FD_CAPABLE 0x0800 /* full duplex capable */
  257. #define GMII_1000_AUX_STATUS_HD_CAPABLE 0x0400 /* half duplex capable */
  258. /* Cicada MII Registers */
  259. #define GMII_AUX_CTRL_STATUS 0x1C
  260. #define GMII_AUX_ANEG_CPLT 0x8000
  261. #define GMII_AUX_FDX 0x0020
  262. #define GMII_AUX_SPEED_1000 0x0010
  263. #define GMII_AUX_SPEED_100 0x0008
  264. #ifndef ADVERTISE_PAUSE_CAP
  265. #define ADVERTISE_PAUSE_CAP 0x0400
  266. #endif
  267. #ifndef MII_STAT1000
  268. #define MII_STAT1000 0x000A
  269. #endif
  270. #ifndef LPA_1000FULL
  271. #define LPA_1000FULL 0x0800
  272. #endif
  273. /* medium mode register */
  274. #define MEDIUM_GIGA_MODE 0x0001
  275. #define MEDIUM_FULL_DUPLEX_MODE 0x0002
  276. #define MEDIUM_TX_ABORT_MODE 0x0004
  277. #define MEDIUM_ENABLE_125MHZ 0x0008
  278. #define MEDIUM_ENABLE_RX_FLOWCTRL 0x0010
  279. #define MEDIUM_ENABLE_TX_FLOWCTRL 0x0020
  280. #define MEDIUM_ENABLE_JUMBO_FRAME 0x0040
  281. #define MEDIUM_CHECK_PAUSE_FRAME_MODE 0x0080
  282. #define MEDIUM_ENABLE_RECEIVE 0x0100
  283. #define MEDIUM_MII_100M_MODE 0x0200
  284. #define MEDIUM_ENABLE_JAM_PATTERN 0x0400
  285. #define MEDIUM_ENABLE_STOP_BACKPRESSURE 0x0800
  286. #define MEDIUM_ENABLE_SUPPER_MAC_SUPPORT 0x1000
  287. /* PHY mode */
  288. #define PHY_MODE_MARVELL 0
  289. #define PHY_MODE_CICADA_FAMILY 1
  290. #define PHY_MODE_CICADA_V1 1
  291. #define PHY_MODE_AGERE_FAMILY 2
  292. #define PHY_MODE_AGERE_V0 2
  293. #define PHY_MODE_CICADA_V2 5
  294. #define PHY_MODE_AGERE_V0_GMII 6
  295. #define PHY_MODE_CICADA_V2_ASIX 9
  296. #define PHY_MODE_VSC8601 10
  297. #define PHY_MODE_RTL8211CL 12
  298. #define PHY_MODE_RTL8211BN 13
  299. #define PHY_MODE_RTL8251CL 14
  300. #define PHY_MODE_ATTANSIC_V0 0x40
  301. #define PHY_MODE_ATTANSIC_FAMILY 0x40
  302. #define PHY_MODE_MAC_TO_MAC_GMII 0x7C
  303. /* */
  304. #define LED_MODE_MARVELL 0
  305. #define LED_MODE_CAMEO 1
  306. #define MARVELL_LED_CTRL 0x18
  307. #define MARVELL_MANUAL_LED 0x19
  308. #define PHY_IDENTIFIER 0x0002
  309. #define PHY_AGERE_IDENTIFIER 0x0282
  310. #define PHY_CICADA_IDENTIFIER 0x000f
  311. #define PHY_MARVELL_IDENTIFIER 0x0141
  312. #define PHY_MARVELL_STATUS 0x001b
  313. #define MARVELL_STATUS_HWCFG 0x0004 /* SGMII without clock */
  314. #define PHY_MARVELL_CTRL 0x0014
  315. #define MARVELL_CTRL_RXDELAY 0x0080
  316. #define MARVELL_CTRL_TXDELAY 0x0002
  317. #define PHY_CICADA_EXTPAGE 0x001f
  318. #define CICADA_EXTPAGE_EN 0x0001
  319. #define CICADA_EXTPAGE_DIS 0x0000
  320. struct {unsigned short value, offset; } CICADA_FAMILY_HWINIT[] = {
  321. {0x0001, 0x001f}, {0x1c25, 0x0017}, {0x2a30, 0x001f}, {0x234c, 0x0010},
  322. {0x2a30, 0x001f}, {0x0212, 0x0008}, {0x52b5, 0x001f}, {0xa7fa, 0x0000},
  323. {0x0012, 0x0002}, {0x3002, 0x0001}, {0x87fa, 0x0000}, {0x52b5, 0x001f},
  324. {0xafac, 0x0000}, {0x000d, 0x0002}, {0x001c, 0x0001}, {0x8fac, 0x0000},
  325. {0x2a30, 0x001f}, {0x0012, 0x0008}, {0x2a30, 0x001f}, {0x0400, 0x0014},
  326. {0x2a30, 0x001f}, {0x0212, 0x0008}, {0x52b5, 0x001f}, {0xa760, 0x0000},
  327. {0x0000, 0x0002}, {0xfaff, 0x0001}, {0x8760, 0x0000}, {0x52b5, 0x001f},
  328. {0xa760, 0x0000}, {0x0000, 0x0002}, {0xfaff, 0x0001}, {0x8760, 0x0000},
  329. {0x52b5, 0x001f}, {0xafae, 0x0000}, {0x0004, 0x0002}, {0x0671, 0x0001},
  330. {0x8fae, 0x0000}, {0x2a30, 0x001f}, {0x0012, 0x0008}, {0x0000, 0x001f},
  331. };
  332. struct {unsigned short value, offset; } CICADA_V2_HWINIT[] = {
  333. {0x2a30, 0x001f}, {0x0212, 0x0008}, {0x52b5, 0x001f}, {0x000f, 0x0002},
  334. {0x472a, 0x0001}, {0x8fa4, 0x0000}, {0x2a30, 0x001f}, {0x0212, 0x0008},
  335. {0x0000, 0x001f},
  336. };
  337. struct {unsigned short value, offset; } CICADA_V2_ASIX_HWINIT[] = {
  338. {0x2a30, 0x001f}, {0x0212, 0x0008}, {0x52b5, 0x001f}, {0x0012, 0x0002},
  339. {0x3002, 0x0001}, {0x87fa, 0x0000}, {0x52b5, 0x001f}, {0x000f, 0x0002},
  340. {0x472a, 0x0001}, {0x8fa4, 0x0000}, {0x2a30, 0x001f}, {0x0212, 0x0008},
  341. {0x0000, 0x001f},
  342. };
  343. struct {unsigned short value, offset; } AGERE_FAMILY_HWINIT[] = {
  344. {0x0800, 0x0000}, {0x0007, 0x0012}, {0x8805, 0x0010}, {0xb03e, 0x0011},
  345. {0x8808, 0x0010}, {0xe110, 0x0011}, {0x8806, 0x0010}, {0xb03e, 0x0011},
  346. {0x8807, 0x0010}, {0xff00, 0x0011}, {0x880e, 0x0010}, {0xb4d3, 0x0011},
  347. {0x880f, 0x0010}, {0xb4d3, 0x0011}, {0x8810, 0x0010}, {0xb4d3, 0x0011},
  348. {0x8817, 0x0010}, {0x1c00, 0x0011}, {0x300d, 0x0010}, {0x0001, 0x0011},
  349. {0x0002, 0x0012},
  350. };
  351. struct ax88178_data {
  352. u16 EepromData;
  353. u16 MediaLink;
  354. int UseGpio0;
  355. int UseRgmii;
  356. u8 PhyMode;
  357. u8 LedMode;
  358. u8 BuffaloOld;
  359. };
  360. enum watchdog_state {
  361. AX_NOP = 0,
  362. CHK_LINK, /* Routine A */
  363. CHK_CABLE_EXIST, /* Called by A */
  364. CHK_CABLE_EXIST_AGAIN, /* Routine B */
  365. PHY_POWER_UP, /* Called by B */
  366. PHY_POWER_UP_BH,
  367. PHY_POWER_DOWN,
  368. CHK_CABLE_STATUS, /* Routine C */
  369. WAIT_AUTONEG_COMPLETE,
  370. AX_SET_RX_CFG,
  371. AX_CHK_AUTODETACH,
  372. };
  373. struct ax88772b_data {
  374. struct usbnet *dev;
  375. struct workqueue_struct *ax_work;
  376. struct work_struct check_link;
  377. unsigned long time_to_chk;
  378. u16 psc;
  379. u8 pw_enabled;
  380. u8 Event;
  381. u8 checksum;
  382. u8 PhySelect:1;
  383. u8 OperationMode:1;
  384. };
  385. /* define for MAC or PHY mode */
  386. #define OPERATION_MAC_MODE 0
  387. #define OPERATION_PHY_MODE 1
  388. struct ax88772a_data {
  389. struct usbnet *dev;
  390. struct workqueue_struct *ax_work;
  391. struct work_struct check_link;
  392. unsigned long autoneg_start;
  393. #define AX88772B_WATCHDOG (6 * HZ)
  394. u8 Event;
  395. u8 TickToExpire;
  396. u8 DlyIndex;
  397. u8 DlySel;
  398. u16 EepromData;
  399. };
  400. struct ax88772_data {
  401. struct usbnet *dev;
  402. struct workqueue_struct *ax_work;
  403. struct work_struct check_link;
  404. unsigned long autoneg_start;
  405. u8 Event;
  406. u8 TickToExpire;
  407. };
  408. #define AX_RX_CHECKSUM 1
  409. #define AX_TX_CHECKSUM 2
  410. /* This structure cannot exceed sizeof(unsigned long [5]) AKA 20 bytes */
  411. struct ax8817x_data {
  412. u8 multi_filter[AX_MCAST_FILTER_SIZE];
  413. int (*resume) (struct usb_interface *intf);
  414. int (*suspend) (struct usb_interface *intf,
  415. #if LINUX_VERSION_CODE > KERNEL_VERSION(2, 6, 10)
  416. pm_message_t message);
  417. #else
  418. u32 message);
  419. #endif
  420. };
  421. struct ax88172_int_data {
  422. u16 res1;
  423. #define AX_INT_PPLS_LINK (1 << 0)
  424. #define AX_INT_SPLS_LINK (1 << 1)
  425. #define AX_INT_CABOFF_UNPLUG (1 << 7)
  426. u8 link;
  427. u16 res2;
  428. u8 status;
  429. u16 res3;
  430. } __attribute__ ((packed));
  431. #define AX_RXHDR_L4_ERR (1 << 8)
  432. #define AX_RXHDR_L3_ERR (1 << 9)
  433. #define AX_RXHDR_L4_TYPE_UDP 1
  434. #define AX_RXHDR_L4_TYPE_ICMP 2
  435. #define AX_RXHDR_L4_TYPE_IGMP 3
  436. #define AX_RXHDR_L4_TYPE_TCP 4
  437. #define AX_RXHDR_L4_TYPE_TCMPV6 5
  438. #define AX_RXHDR_L4_TYPE_MASK 7
  439. #define AX_RXHDR_L3_TYPE_IP 1
  440. #define AX_RXHDR_L3_TYPE_IPV6 2
  441. struct ax88772b_rx_header {
  442. #if defined(__LITTLE_ENDIAN_BITFIELD)
  443. u16 len:11,
  444. res1:1,
  445. crc:1,
  446. mii:1,
  447. runt:1,
  448. mc_bc:1;
  449. u16 len_bar:11,
  450. res2:5;
  451. u8 vlan_ind:3,
  452. vlan_tag_striped:1,
  453. pri:3,
  454. res3:1;
  455. u8 l4_csum_err:1,
  456. l3_csum_err:1,
  457. l4_type:3,
  458. l3_type:2,
  459. ce:1;
  460. #elif defined(__BIG_ENDIAN_BITFIELD)
  461. u16 mc_bc:1,
  462. runt:1,
  463. mii:1,
  464. crc:1,
  465. res1:1,
  466. len:11;
  467. u16 res2:5,
  468. len_bar:11;
  469. u8 res3:1,
  470. pri:3,
  471. vlan_tag_striped:1,
  472. vlan_ind:3;
  473. u8 ce:1,
  474. l3_type:2,
  475. l4_type:3,
  476. l3_csum_err:1,
  477. l4_csum_err:1;
  478. #else
  479. #error "Please fix <asm/byteorder.h>"
  480. #endif
  481. } __attribute__ ((packed));
  482. #endif /* __LINUX_USBNET_ASIX_H */