atl1.c 99 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672
  1. /*
  2. * Copyright(c) 2005 - 2006 Attansic Corporation. All rights reserved.
  3. * Copyright(c) 2006 - 2007 Chris Snook <csnook@redhat.com>
  4. * Copyright(c) 2006 - 2008 Jay Cliburn <jcliburn@gmail.com>
  5. *
  6. * Derived from Intel e1000 driver
  7. * Copyright(c) 1999 - 2005 Intel Corporation. All rights reserved.
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License as published by the Free
  11. * Software Foundation; either version 2 of the License, or (at your option)
  12. * any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program; if not, write to the Free Software Foundation, Inc., 59
  21. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  22. *
  23. * The full GNU General Public License is included in this distribution in the
  24. * file called COPYING.
  25. *
  26. * Contact Information:
  27. * Xiong Huang <xiong.huang@atheros.com>
  28. * Jie Yang <jie.yang@atheros.com>
  29. * Chris Snook <csnook@redhat.com>
  30. * Jay Cliburn <jcliburn@gmail.com>
  31. *
  32. * This version is adapted from the Attansic reference driver.
  33. *
  34. * TODO:
  35. * Add more ethtool functions.
  36. * Fix abstruse irq enable/disable condition described here:
  37. * http://marc.theaimsgroup.com/?l=linux-netdev&m=116398508500553&w=2
  38. *
  39. * NEEDS TESTING:
  40. * VLAN
  41. * multicast
  42. * promiscuous mode
  43. * interrupt coalescing
  44. * SMP torture testing
  45. */
  46. #include <linux/atomic.h>
  47. #include <asm/byteorder.h>
  48. #include <linux/compiler.h>
  49. #include <linux/crc32.h>
  50. #include <linux/delay.h>
  51. #include <linux/dma-mapping.h>
  52. #include <linux/etherdevice.h>
  53. #include <linux/hardirq.h>
  54. #include <linux/if_ether.h>
  55. #include <linux/if_vlan.h>
  56. #include <linux/in.h>
  57. #include <linux/interrupt.h>
  58. #include <linux/ip.h>
  59. #include <linux/irqflags.h>
  60. #include <linux/irqreturn.h>
  61. #include <linux/jiffies.h>
  62. #include <linux/mii.h>
  63. #include <linux/module.h>
  64. #include <linux/moduleparam.h>
  65. #include <linux/net.h>
  66. #include <linux/netdevice.h>
  67. #include <linux/pci.h>
  68. #include <linux/pci_ids.h>
  69. #include <linux/pm.h>
  70. #include <linux/skbuff.h>
  71. #include <linux/slab.h>
  72. #include <linux/spinlock.h>
  73. #include <linux/string.h>
  74. #include <linux/tcp.h>
  75. #include <linux/timer.h>
  76. #include <linux/types.h>
  77. #include <linux/workqueue.h>
  78. #include <net/checksum.h>
  79. #include "atl1.h"
  80. #define ATLX_DRIVER_VERSION "2.1.3"
  81. MODULE_AUTHOR("Xiong Huang <xiong.huang@atheros.com>, "
  82. "Chris Snook <csnook@redhat.com>, "
  83. "Jay Cliburn <jcliburn@gmail.com>");
  84. MODULE_LICENSE("GPL");
  85. MODULE_VERSION(ATLX_DRIVER_VERSION);
  86. /* Temporary hack for merging atl1 and atl2 */
  87. #include "atlx.c"
  88. static const struct ethtool_ops atl1_ethtool_ops;
  89. /*
  90. * This is the only thing that needs to be changed to adjust the
  91. * maximum number of ports that the driver can manage.
  92. */
  93. #define ATL1_MAX_NIC 4
  94. #define OPTION_UNSET -1
  95. #define OPTION_DISABLED 0
  96. #define OPTION_ENABLED 1
  97. #define ATL1_PARAM_INIT { [0 ... ATL1_MAX_NIC] = OPTION_UNSET }
  98. /*
  99. * Interrupt Moderate Timer in units of 2 us
  100. *
  101. * Valid Range: 10-65535
  102. *
  103. * Default Value: 100 (200us)
  104. */
  105. static int __devinitdata int_mod_timer[ATL1_MAX_NIC+1] = ATL1_PARAM_INIT;
  106. static unsigned int num_int_mod_timer;
  107. module_param_array_named(int_mod_timer, int_mod_timer, int,
  108. &num_int_mod_timer, 0);
  109. MODULE_PARM_DESC(int_mod_timer, "Interrupt moderator timer");
  110. #define DEFAULT_INT_MOD_CNT 100 /* 200us */
  111. #define MAX_INT_MOD_CNT 65000
  112. #define MIN_INT_MOD_CNT 50
  113. struct atl1_option {
  114. enum { enable_option, range_option, list_option } type;
  115. char *name;
  116. char *err;
  117. int def;
  118. union {
  119. struct { /* range_option info */
  120. int min;
  121. int max;
  122. } r;
  123. struct { /* list_option info */
  124. int nr;
  125. struct atl1_opt_list {
  126. int i;
  127. char *str;
  128. } *p;
  129. } l;
  130. } arg;
  131. };
  132. static int __devinit atl1_validate_option(int *value, struct atl1_option *opt,
  133. struct pci_dev *pdev)
  134. {
  135. if (*value == OPTION_UNSET) {
  136. *value = opt->def;
  137. return 0;
  138. }
  139. switch (opt->type) {
  140. case enable_option:
  141. switch (*value) {
  142. case OPTION_ENABLED:
  143. dev_info(&pdev->dev, "%s enabled\n", opt->name);
  144. return 0;
  145. case OPTION_DISABLED:
  146. dev_info(&pdev->dev, "%s disabled\n", opt->name);
  147. return 0;
  148. }
  149. break;
  150. case range_option:
  151. if (*value >= opt->arg.r.min && *value <= opt->arg.r.max) {
  152. dev_info(&pdev->dev, "%s set to %i\n", opt->name,
  153. *value);
  154. return 0;
  155. }
  156. break;
  157. case list_option:{
  158. int i;
  159. struct atl1_opt_list *ent;
  160. for (i = 0; i < opt->arg.l.nr; i++) {
  161. ent = &opt->arg.l.p[i];
  162. if (*value == ent->i) {
  163. if (ent->str[0] != '\0')
  164. dev_info(&pdev->dev, "%s\n",
  165. ent->str);
  166. return 0;
  167. }
  168. }
  169. }
  170. break;
  171. default:
  172. break;
  173. }
  174. dev_info(&pdev->dev, "invalid %s specified (%i) %s\n",
  175. opt->name, *value, opt->err);
  176. *value = opt->def;
  177. return -1;
  178. }
  179. /*
  180. * atl1_check_options - Range Checking for Command Line Parameters
  181. * @adapter: board private structure
  182. *
  183. * This routine checks all command line parameters for valid user
  184. * input. If an invalid value is given, or if no user specified
  185. * value exists, a default value is used. The final value is stored
  186. * in a variable in the adapter structure.
  187. */
  188. static void __devinit atl1_check_options(struct atl1_adapter *adapter)
  189. {
  190. struct pci_dev *pdev = adapter->pdev;
  191. int bd = adapter->bd_number;
  192. if (bd >= ATL1_MAX_NIC) {
  193. dev_notice(&pdev->dev, "no configuration for board#%i\n", bd);
  194. dev_notice(&pdev->dev, "using defaults for all values\n");
  195. }
  196. { /* Interrupt Moderate Timer */
  197. struct atl1_option opt = {
  198. .type = range_option,
  199. .name = "Interrupt Moderator Timer",
  200. .err = "using default of "
  201. __MODULE_STRING(DEFAULT_INT_MOD_CNT),
  202. .def = DEFAULT_INT_MOD_CNT,
  203. .arg = {.r = {.min = MIN_INT_MOD_CNT,
  204. .max = MAX_INT_MOD_CNT} }
  205. };
  206. int val;
  207. if (num_int_mod_timer > bd) {
  208. val = int_mod_timer[bd];
  209. atl1_validate_option(&val, &opt, pdev);
  210. adapter->imt = (u16) val;
  211. } else
  212. adapter->imt = (u16) (opt.def);
  213. }
  214. }
  215. /*
  216. * atl1_pci_tbl - PCI Device ID Table
  217. */
  218. static DEFINE_PCI_DEVICE_TABLE(atl1_pci_tbl) = {
  219. {PCI_DEVICE(PCI_VENDOR_ID_ATTANSIC, PCI_DEVICE_ID_ATTANSIC_L1)},
  220. /* required last entry */
  221. {0,}
  222. };
  223. MODULE_DEVICE_TABLE(pci, atl1_pci_tbl);
  224. static const u32 atl1_default_msg = NETIF_MSG_DRV | NETIF_MSG_PROBE |
  225. NETIF_MSG_LINK | NETIF_MSG_TIMER | NETIF_MSG_IFDOWN | NETIF_MSG_IFUP;
  226. static int debug = -1;
  227. module_param(debug, int, 0);
  228. MODULE_PARM_DESC(debug, "Message level (0=none,...,16=all)");
  229. /*
  230. * Reset the transmit and receive units; mask and clear all interrupts.
  231. * hw - Struct containing variables accessed by shared code
  232. * return : 0 or idle status (if error)
  233. */
  234. static s32 atl1_reset_hw(struct atl1_hw *hw)
  235. {
  236. struct pci_dev *pdev = hw->back->pdev;
  237. struct atl1_adapter *adapter = hw->back;
  238. u32 icr;
  239. int i;
  240. /*
  241. * Clear Interrupt mask to stop board from generating
  242. * interrupts & Clear any pending interrupt events
  243. */
  244. /*
  245. * iowrite32(0, hw->hw_addr + REG_IMR);
  246. * iowrite32(0xffffffff, hw->hw_addr + REG_ISR);
  247. */
  248. /*
  249. * Issue Soft Reset to the MAC. This will reset the chip's
  250. * transmit, receive, DMA. It will not effect
  251. * the current PCI configuration. The global reset bit is self-
  252. * clearing, and should clear within a microsecond.
  253. */
  254. iowrite32(MASTER_CTRL_SOFT_RST, hw->hw_addr + REG_MASTER_CTRL);
  255. ioread32(hw->hw_addr + REG_MASTER_CTRL);
  256. iowrite16(1, hw->hw_addr + REG_PHY_ENABLE);
  257. ioread16(hw->hw_addr + REG_PHY_ENABLE);
  258. /* delay about 1ms */
  259. msleep(1);
  260. /* Wait at least 10ms for All module to be Idle */
  261. for (i = 0; i < 10; i++) {
  262. icr = ioread32(hw->hw_addr + REG_IDLE_STATUS);
  263. if (!icr)
  264. break;
  265. /* delay 1 ms */
  266. msleep(1);
  267. /* FIXME: still the right way to do this? */
  268. cpu_relax();
  269. }
  270. if (icr) {
  271. if (netif_msg_hw(adapter))
  272. dev_dbg(&pdev->dev, "ICR = 0x%x\n", icr);
  273. return icr;
  274. }
  275. return 0;
  276. }
  277. /* function about EEPROM
  278. *
  279. * check_eeprom_exist
  280. * return 0 if eeprom exist
  281. */
  282. static int atl1_check_eeprom_exist(struct atl1_hw *hw)
  283. {
  284. u32 value;
  285. value = ioread32(hw->hw_addr + REG_SPI_FLASH_CTRL);
  286. if (value & SPI_FLASH_CTRL_EN_VPD) {
  287. value &= ~SPI_FLASH_CTRL_EN_VPD;
  288. iowrite32(value, hw->hw_addr + REG_SPI_FLASH_CTRL);
  289. }
  290. value = ioread16(hw->hw_addr + REG_PCIE_CAP_LIST);
  291. return ((value & 0xFF00) == 0x6C00) ? 0 : 1;
  292. }
  293. static bool atl1_read_eeprom(struct atl1_hw *hw, u32 offset, u32 *p_value)
  294. {
  295. int i;
  296. u32 control;
  297. if (offset & 3)
  298. /* address do not align */
  299. return false;
  300. iowrite32(0, hw->hw_addr + REG_VPD_DATA);
  301. control = (offset & VPD_CAP_VPD_ADDR_MASK) << VPD_CAP_VPD_ADDR_SHIFT;
  302. iowrite32(control, hw->hw_addr + REG_VPD_CAP);
  303. ioread32(hw->hw_addr + REG_VPD_CAP);
  304. for (i = 0; i < 10; i++) {
  305. msleep(2);
  306. control = ioread32(hw->hw_addr + REG_VPD_CAP);
  307. if (control & VPD_CAP_VPD_FLAG)
  308. break;
  309. }
  310. if (control & VPD_CAP_VPD_FLAG) {
  311. *p_value = ioread32(hw->hw_addr + REG_VPD_DATA);
  312. return true;
  313. }
  314. /* timeout */
  315. return false;
  316. }
  317. /*
  318. * Reads the value from a PHY register
  319. * hw - Struct containing variables accessed by shared code
  320. * reg_addr - address of the PHY register to read
  321. */
  322. static s32 atl1_read_phy_reg(struct atl1_hw *hw, u16 reg_addr, u16 *phy_data)
  323. {
  324. u32 val;
  325. int i;
  326. val = ((u32) (reg_addr & MDIO_REG_ADDR_MASK)) << MDIO_REG_ADDR_SHIFT |
  327. MDIO_START | MDIO_SUP_PREAMBLE | MDIO_RW | MDIO_CLK_25_4 <<
  328. MDIO_CLK_SEL_SHIFT;
  329. iowrite32(val, hw->hw_addr + REG_MDIO_CTRL);
  330. ioread32(hw->hw_addr + REG_MDIO_CTRL);
  331. for (i = 0; i < MDIO_WAIT_TIMES; i++) {
  332. udelay(2);
  333. val = ioread32(hw->hw_addr + REG_MDIO_CTRL);
  334. if (!(val & (MDIO_START | MDIO_BUSY)))
  335. break;
  336. }
  337. if (!(val & (MDIO_START | MDIO_BUSY))) {
  338. *phy_data = (u16) val;
  339. return 0;
  340. }
  341. return ATLX_ERR_PHY;
  342. }
  343. #define CUSTOM_SPI_CS_SETUP 2
  344. #define CUSTOM_SPI_CLK_HI 2
  345. #define CUSTOM_SPI_CLK_LO 2
  346. #define CUSTOM_SPI_CS_HOLD 2
  347. #define CUSTOM_SPI_CS_HI 3
  348. static bool atl1_spi_read(struct atl1_hw *hw, u32 addr, u32 *buf)
  349. {
  350. int i;
  351. u32 value;
  352. iowrite32(0, hw->hw_addr + REG_SPI_DATA);
  353. iowrite32(addr, hw->hw_addr + REG_SPI_ADDR);
  354. value = SPI_FLASH_CTRL_WAIT_READY |
  355. (CUSTOM_SPI_CS_SETUP & SPI_FLASH_CTRL_CS_SETUP_MASK) <<
  356. SPI_FLASH_CTRL_CS_SETUP_SHIFT | (CUSTOM_SPI_CLK_HI &
  357. SPI_FLASH_CTRL_CLK_HI_MASK) <<
  358. SPI_FLASH_CTRL_CLK_HI_SHIFT | (CUSTOM_SPI_CLK_LO &
  359. SPI_FLASH_CTRL_CLK_LO_MASK) <<
  360. SPI_FLASH_CTRL_CLK_LO_SHIFT | (CUSTOM_SPI_CS_HOLD &
  361. SPI_FLASH_CTRL_CS_HOLD_MASK) <<
  362. SPI_FLASH_CTRL_CS_HOLD_SHIFT | (CUSTOM_SPI_CS_HI &
  363. SPI_FLASH_CTRL_CS_HI_MASK) <<
  364. SPI_FLASH_CTRL_CS_HI_SHIFT | (1 & SPI_FLASH_CTRL_INS_MASK) <<
  365. SPI_FLASH_CTRL_INS_SHIFT;
  366. iowrite32(value, hw->hw_addr + REG_SPI_FLASH_CTRL);
  367. value |= SPI_FLASH_CTRL_START;
  368. iowrite32(value, hw->hw_addr + REG_SPI_FLASH_CTRL);
  369. ioread32(hw->hw_addr + REG_SPI_FLASH_CTRL);
  370. for (i = 0; i < 10; i++) {
  371. msleep(1);
  372. value = ioread32(hw->hw_addr + REG_SPI_FLASH_CTRL);
  373. if (!(value & SPI_FLASH_CTRL_START))
  374. break;
  375. }
  376. if (value & SPI_FLASH_CTRL_START)
  377. return false;
  378. *buf = ioread32(hw->hw_addr + REG_SPI_DATA);
  379. return true;
  380. }
  381. /*
  382. * get_permanent_address
  383. * return 0 if get valid mac address,
  384. */
  385. static int atl1_get_permanent_address(struct atl1_hw *hw)
  386. {
  387. u32 addr[2];
  388. u32 i, control;
  389. u16 reg;
  390. u8 eth_addr[ETH_ALEN];
  391. bool key_valid;
  392. if (is_valid_ether_addr(hw->perm_mac_addr))
  393. return 0;
  394. /* init */
  395. addr[0] = addr[1] = 0;
  396. if (!atl1_check_eeprom_exist(hw)) {
  397. reg = 0;
  398. key_valid = false;
  399. /* Read out all EEPROM content */
  400. i = 0;
  401. while (1) {
  402. if (atl1_read_eeprom(hw, i + 0x100, &control)) {
  403. if (key_valid) {
  404. if (reg == REG_MAC_STA_ADDR)
  405. addr[0] = control;
  406. else if (reg == (REG_MAC_STA_ADDR + 4))
  407. addr[1] = control;
  408. key_valid = false;
  409. } else if ((control & 0xff) == 0x5A) {
  410. key_valid = true;
  411. reg = (u16) (control >> 16);
  412. } else
  413. break;
  414. } else
  415. /* read error */
  416. break;
  417. i += 4;
  418. }
  419. *(u32 *) &eth_addr[2] = swab32(addr[0]);
  420. *(u16 *) &eth_addr[0] = swab16(*(u16 *) &addr[1]);
  421. if (is_valid_ether_addr(eth_addr)) {
  422. memcpy(hw->perm_mac_addr, eth_addr, ETH_ALEN);
  423. return 0;
  424. }
  425. }
  426. /* see if SPI FLAGS exist ? */
  427. addr[0] = addr[1] = 0;
  428. reg = 0;
  429. key_valid = false;
  430. i = 0;
  431. while (1) {
  432. if (atl1_spi_read(hw, i + 0x1f000, &control)) {
  433. if (key_valid) {
  434. if (reg == REG_MAC_STA_ADDR)
  435. addr[0] = control;
  436. else if (reg == (REG_MAC_STA_ADDR + 4))
  437. addr[1] = control;
  438. key_valid = false;
  439. } else if ((control & 0xff) == 0x5A) {
  440. key_valid = true;
  441. reg = (u16) (control >> 16);
  442. } else
  443. /* data end */
  444. break;
  445. } else
  446. /* read error */
  447. break;
  448. i += 4;
  449. }
  450. *(u32 *) &eth_addr[2] = swab32(addr[0]);
  451. *(u16 *) &eth_addr[0] = swab16(*(u16 *) &addr[1]);
  452. if (is_valid_ether_addr(eth_addr)) {
  453. memcpy(hw->perm_mac_addr, eth_addr, ETH_ALEN);
  454. return 0;
  455. }
  456. /*
  457. * On some motherboards, the MAC address is written by the
  458. * BIOS directly to the MAC register during POST, and is
  459. * not stored in eeprom. If all else thus far has failed
  460. * to fetch the permanent MAC address, try reading it directly.
  461. */
  462. addr[0] = ioread32(hw->hw_addr + REG_MAC_STA_ADDR);
  463. addr[1] = ioread16(hw->hw_addr + (REG_MAC_STA_ADDR + 4));
  464. *(u32 *) &eth_addr[2] = swab32(addr[0]);
  465. *(u16 *) &eth_addr[0] = swab16(*(u16 *) &addr[1]);
  466. if (is_valid_ether_addr(eth_addr)) {
  467. memcpy(hw->perm_mac_addr, eth_addr, ETH_ALEN);
  468. return 0;
  469. }
  470. return 1;
  471. }
  472. /*
  473. * Reads the adapter's MAC address from the EEPROM
  474. * hw - Struct containing variables accessed by shared code
  475. */
  476. static s32 atl1_read_mac_addr(struct atl1_hw *hw)
  477. {
  478. s32 ret = 0;
  479. u16 i;
  480. if (atl1_get_permanent_address(hw)) {
  481. random_ether_addr(hw->perm_mac_addr);
  482. ret = 1;
  483. }
  484. for (i = 0; i < ETH_ALEN; i++)
  485. hw->mac_addr[i] = hw->perm_mac_addr[i];
  486. return ret;
  487. }
  488. /*
  489. * Hashes an address to determine its location in the multicast table
  490. * hw - Struct containing variables accessed by shared code
  491. * mc_addr - the multicast address to hash
  492. *
  493. * atl1_hash_mc_addr
  494. * purpose
  495. * set hash value for a multicast address
  496. * hash calcu processing :
  497. * 1. calcu 32bit CRC for multicast address
  498. * 2. reverse crc with MSB to LSB
  499. */
  500. static u32 atl1_hash_mc_addr(struct atl1_hw *hw, u8 *mc_addr)
  501. {
  502. u32 crc32, value = 0;
  503. int i;
  504. crc32 = ether_crc_le(6, mc_addr);
  505. for (i = 0; i < 32; i++)
  506. value |= (((crc32 >> i) & 1) << (31 - i));
  507. return value;
  508. }
  509. /*
  510. * Sets the bit in the multicast table corresponding to the hash value.
  511. * hw - Struct containing variables accessed by shared code
  512. * hash_value - Multicast address hash value
  513. */
  514. static void atl1_hash_set(struct atl1_hw *hw, u32 hash_value)
  515. {
  516. u32 hash_bit, hash_reg;
  517. u32 mta;
  518. /*
  519. * The HASH Table is a register array of 2 32-bit registers.
  520. * It is treated like an array of 64 bits. We want to set
  521. * bit BitArray[hash_value]. So we figure out what register
  522. * the bit is in, read it, OR in the new bit, then write
  523. * back the new value. The register is determined by the
  524. * upper 7 bits of the hash value and the bit within that
  525. * register are determined by the lower 5 bits of the value.
  526. */
  527. hash_reg = (hash_value >> 31) & 0x1;
  528. hash_bit = (hash_value >> 26) & 0x1F;
  529. mta = ioread32((hw->hw_addr + REG_RX_HASH_TABLE) + (hash_reg << 2));
  530. mta |= (1 << hash_bit);
  531. iowrite32(mta, (hw->hw_addr + REG_RX_HASH_TABLE) + (hash_reg << 2));
  532. }
  533. /*
  534. * Writes a value to a PHY register
  535. * hw - Struct containing variables accessed by shared code
  536. * reg_addr - address of the PHY register to write
  537. * data - data to write to the PHY
  538. */
  539. static s32 atl1_write_phy_reg(struct atl1_hw *hw, u32 reg_addr, u16 phy_data)
  540. {
  541. int i;
  542. u32 val;
  543. val = ((u32) (phy_data & MDIO_DATA_MASK)) << MDIO_DATA_SHIFT |
  544. (reg_addr & MDIO_REG_ADDR_MASK) << MDIO_REG_ADDR_SHIFT |
  545. MDIO_SUP_PREAMBLE |
  546. MDIO_START | MDIO_CLK_25_4 << MDIO_CLK_SEL_SHIFT;
  547. iowrite32(val, hw->hw_addr + REG_MDIO_CTRL);
  548. ioread32(hw->hw_addr + REG_MDIO_CTRL);
  549. for (i = 0; i < MDIO_WAIT_TIMES; i++) {
  550. udelay(2);
  551. val = ioread32(hw->hw_addr + REG_MDIO_CTRL);
  552. if (!(val & (MDIO_START | MDIO_BUSY)))
  553. break;
  554. }
  555. if (!(val & (MDIO_START | MDIO_BUSY)))
  556. return 0;
  557. return ATLX_ERR_PHY;
  558. }
  559. /*
  560. * Make L001's PHY out of Power Saving State (bug)
  561. * hw - Struct containing variables accessed by shared code
  562. * when power on, L001's PHY always on Power saving State
  563. * (Gigabit Link forbidden)
  564. */
  565. static s32 atl1_phy_leave_power_saving(struct atl1_hw *hw)
  566. {
  567. s32 ret;
  568. ret = atl1_write_phy_reg(hw, 29, 0x0029);
  569. if (ret)
  570. return ret;
  571. return atl1_write_phy_reg(hw, 30, 0);
  572. }
  573. /*
  574. * Resets the PHY and make all config validate
  575. * hw - Struct containing variables accessed by shared code
  576. *
  577. * Sets bit 15 and 12 of the MII Control regiser (for F001 bug)
  578. */
  579. static s32 atl1_phy_reset(struct atl1_hw *hw)
  580. {
  581. struct pci_dev *pdev = hw->back->pdev;
  582. struct atl1_adapter *adapter = hw->back;
  583. s32 ret_val;
  584. u16 phy_data;
  585. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
  586. hw->media_type == MEDIA_TYPE_1000M_FULL)
  587. phy_data = MII_CR_RESET | MII_CR_AUTO_NEG_EN;
  588. else {
  589. switch (hw->media_type) {
  590. case MEDIA_TYPE_100M_FULL:
  591. phy_data =
  592. MII_CR_FULL_DUPLEX | MII_CR_SPEED_100 |
  593. MII_CR_RESET;
  594. break;
  595. case MEDIA_TYPE_100M_HALF:
  596. phy_data = MII_CR_SPEED_100 | MII_CR_RESET;
  597. break;
  598. case MEDIA_TYPE_10M_FULL:
  599. phy_data =
  600. MII_CR_FULL_DUPLEX | MII_CR_SPEED_10 | MII_CR_RESET;
  601. break;
  602. default:
  603. /* MEDIA_TYPE_10M_HALF: */
  604. phy_data = MII_CR_SPEED_10 | MII_CR_RESET;
  605. break;
  606. }
  607. }
  608. ret_val = atl1_write_phy_reg(hw, MII_BMCR, phy_data);
  609. if (ret_val) {
  610. u32 val;
  611. int i;
  612. /* pcie serdes link may be down! */
  613. if (netif_msg_hw(adapter))
  614. dev_dbg(&pdev->dev, "pcie phy link down\n");
  615. for (i = 0; i < 25; i++) {
  616. msleep(1);
  617. val = ioread32(hw->hw_addr + REG_MDIO_CTRL);
  618. if (!(val & (MDIO_START | MDIO_BUSY)))
  619. break;
  620. }
  621. if ((val & (MDIO_START | MDIO_BUSY)) != 0) {
  622. if (netif_msg_hw(adapter))
  623. dev_warn(&pdev->dev,
  624. "pcie link down at least 25ms\n");
  625. return ret_val;
  626. }
  627. }
  628. return 0;
  629. }
  630. /*
  631. * Configures PHY autoneg and flow control advertisement settings
  632. * hw - Struct containing variables accessed by shared code
  633. */
  634. static s32 atl1_phy_setup_autoneg_adv(struct atl1_hw *hw)
  635. {
  636. s32 ret_val;
  637. s16 mii_autoneg_adv_reg;
  638. s16 mii_1000t_ctrl_reg;
  639. /* Read the MII Auto-Neg Advertisement Register (Address 4). */
  640. mii_autoneg_adv_reg = MII_AR_DEFAULT_CAP_MASK;
  641. /* Read the MII 1000Base-T Control Register (Address 9). */
  642. mii_1000t_ctrl_reg = MII_ATLX_CR_1000T_DEFAULT_CAP_MASK;
  643. /*
  644. * First we clear all the 10/100 mb speed bits in the Auto-Neg
  645. * Advertisement Register (Address 4) and the 1000 mb speed bits in
  646. * the 1000Base-T Control Register (Address 9).
  647. */
  648. mii_autoneg_adv_reg &= ~MII_AR_SPEED_MASK;
  649. mii_1000t_ctrl_reg &= ~MII_ATLX_CR_1000T_SPEED_MASK;
  650. /*
  651. * Need to parse media_type and set up
  652. * the appropriate PHY registers.
  653. */
  654. switch (hw->media_type) {
  655. case MEDIA_TYPE_AUTO_SENSOR:
  656. mii_autoneg_adv_reg |= (MII_AR_10T_HD_CAPS |
  657. MII_AR_10T_FD_CAPS |
  658. MII_AR_100TX_HD_CAPS |
  659. MII_AR_100TX_FD_CAPS);
  660. mii_1000t_ctrl_reg |= MII_ATLX_CR_1000T_FD_CAPS;
  661. break;
  662. case MEDIA_TYPE_1000M_FULL:
  663. mii_1000t_ctrl_reg |= MII_ATLX_CR_1000T_FD_CAPS;
  664. break;
  665. case MEDIA_TYPE_100M_FULL:
  666. mii_autoneg_adv_reg |= MII_AR_100TX_FD_CAPS;
  667. break;
  668. case MEDIA_TYPE_100M_HALF:
  669. mii_autoneg_adv_reg |= MII_AR_100TX_HD_CAPS;
  670. break;
  671. case MEDIA_TYPE_10M_FULL:
  672. mii_autoneg_adv_reg |= MII_AR_10T_FD_CAPS;
  673. break;
  674. default:
  675. mii_autoneg_adv_reg |= MII_AR_10T_HD_CAPS;
  676. break;
  677. }
  678. /* flow control fixed to enable all */
  679. mii_autoneg_adv_reg |= (MII_AR_ASM_DIR | MII_AR_PAUSE);
  680. hw->mii_autoneg_adv_reg = mii_autoneg_adv_reg;
  681. hw->mii_1000t_ctrl_reg = mii_1000t_ctrl_reg;
  682. ret_val = atl1_write_phy_reg(hw, MII_ADVERTISE, mii_autoneg_adv_reg);
  683. if (ret_val)
  684. return ret_val;
  685. ret_val = atl1_write_phy_reg(hw, MII_ATLX_CR, mii_1000t_ctrl_reg);
  686. if (ret_val)
  687. return ret_val;
  688. return 0;
  689. }
  690. /*
  691. * Configures link settings.
  692. * hw - Struct containing variables accessed by shared code
  693. * Assumes the hardware has previously been reset and the
  694. * transmitter and receiver are not enabled.
  695. */
  696. static s32 atl1_setup_link(struct atl1_hw *hw)
  697. {
  698. struct pci_dev *pdev = hw->back->pdev;
  699. struct atl1_adapter *adapter = hw->back;
  700. s32 ret_val;
  701. /*
  702. * Options:
  703. * PHY will advertise value(s) parsed from
  704. * autoneg_advertised and fc
  705. * no matter what autoneg is , We will not wait link result.
  706. */
  707. ret_val = atl1_phy_setup_autoneg_adv(hw);
  708. if (ret_val) {
  709. if (netif_msg_link(adapter))
  710. dev_dbg(&pdev->dev,
  711. "error setting up autonegotiation\n");
  712. return ret_val;
  713. }
  714. /* SW.Reset , En-Auto-Neg if needed */
  715. ret_val = atl1_phy_reset(hw);
  716. if (ret_val) {
  717. if (netif_msg_link(adapter))
  718. dev_dbg(&pdev->dev, "error resetting phy\n");
  719. return ret_val;
  720. }
  721. hw->phy_configured = true;
  722. return ret_val;
  723. }
  724. static void atl1_init_flash_opcode(struct atl1_hw *hw)
  725. {
  726. if (hw->flash_vendor >= ARRAY_SIZE(flash_table))
  727. /* Atmel */
  728. hw->flash_vendor = 0;
  729. /* Init OP table */
  730. iowrite8(flash_table[hw->flash_vendor].cmd_program,
  731. hw->hw_addr + REG_SPI_FLASH_OP_PROGRAM);
  732. iowrite8(flash_table[hw->flash_vendor].cmd_sector_erase,
  733. hw->hw_addr + REG_SPI_FLASH_OP_SC_ERASE);
  734. iowrite8(flash_table[hw->flash_vendor].cmd_chip_erase,
  735. hw->hw_addr + REG_SPI_FLASH_OP_CHIP_ERASE);
  736. iowrite8(flash_table[hw->flash_vendor].cmd_rdid,
  737. hw->hw_addr + REG_SPI_FLASH_OP_RDID);
  738. iowrite8(flash_table[hw->flash_vendor].cmd_wren,
  739. hw->hw_addr + REG_SPI_FLASH_OP_WREN);
  740. iowrite8(flash_table[hw->flash_vendor].cmd_rdsr,
  741. hw->hw_addr + REG_SPI_FLASH_OP_RDSR);
  742. iowrite8(flash_table[hw->flash_vendor].cmd_wrsr,
  743. hw->hw_addr + REG_SPI_FLASH_OP_WRSR);
  744. iowrite8(flash_table[hw->flash_vendor].cmd_read,
  745. hw->hw_addr + REG_SPI_FLASH_OP_READ);
  746. }
  747. /*
  748. * Performs basic configuration of the adapter.
  749. * hw - Struct containing variables accessed by shared code
  750. * Assumes that the controller has previously been reset and is in a
  751. * post-reset uninitialized state. Initializes multicast table,
  752. * and Calls routines to setup link
  753. * Leaves the transmit and receive units disabled and uninitialized.
  754. */
  755. static s32 atl1_init_hw(struct atl1_hw *hw)
  756. {
  757. u32 ret_val = 0;
  758. /* Zero out the Multicast HASH table */
  759. iowrite32(0, hw->hw_addr + REG_RX_HASH_TABLE);
  760. /* clear the old settings from the multicast hash table */
  761. iowrite32(0, (hw->hw_addr + REG_RX_HASH_TABLE) + (1 << 2));
  762. atl1_init_flash_opcode(hw);
  763. if (!hw->phy_configured) {
  764. /* enable GPHY LinkChange Interrupt */
  765. ret_val = atl1_write_phy_reg(hw, 18, 0xC00);
  766. if (ret_val)
  767. return ret_val;
  768. /* make PHY out of power-saving state */
  769. ret_val = atl1_phy_leave_power_saving(hw);
  770. if (ret_val)
  771. return ret_val;
  772. /* Call a subroutine to configure the link */
  773. ret_val = atl1_setup_link(hw);
  774. }
  775. return ret_val;
  776. }
  777. /*
  778. * Detects the current speed and duplex settings of the hardware.
  779. * hw - Struct containing variables accessed by shared code
  780. * speed - Speed of the connection
  781. * duplex - Duplex setting of the connection
  782. */
  783. static s32 atl1_get_speed_and_duplex(struct atl1_hw *hw, u16 *speed, u16 *duplex)
  784. {
  785. struct pci_dev *pdev = hw->back->pdev;
  786. struct atl1_adapter *adapter = hw->back;
  787. s32 ret_val;
  788. u16 phy_data;
  789. /* ; --- Read PHY Specific Status Register (17) */
  790. ret_val = atl1_read_phy_reg(hw, MII_ATLX_PSSR, &phy_data);
  791. if (ret_val)
  792. return ret_val;
  793. if (!(phy_data & MII_ATLX_PSSR_SPD_DPLX_RESOLVED))
  794. return ATLX_ERR_PHY_RES;
  795. switch (phy_data & MII_ATLX_PSSR_SPEED) {
  796. case MII_ATLX_PSSR_1000MBS:
  797. *speed = SPEED_1000;
  798. break;
  799. case MII_ATLX_PSSR_100MBS:
  800. *speed = SPEED_100;
  801. break;
  802. case MII_ATLX_PSSR_10MBS:
  803. *speed = SPEED_10;
  804. break;
  805. default:
  806. if (netif_msg_hw(adapter))
  807. dev_dbg(&pdev->dev, "error getting speed\n");
  808. return ATLX_ERR_PHY_SPEED;
  809. break;
  810. }
  811. if (phy_data & MII_ATLX_PSSR_DPLX)
  812. *duplex = FULL_DUPLEX;
  813. else
  814. *duplex = HALF_DUPLEX;
  815. return 0;
  816. }
  817. static void atl1_set_mac_addr(struct atl1_hw *hw)
  818. {
  819. u32 value;
  820. /*
  821. * 00-0B-6A-F6-00-DC
  822. * 0: 6AF600DC 1: 000B
  823. * low dword
  824. */
  825. value = (((u32) hw->mac_addr[2]) << 24) |
  826. (((u32) hw->mac_addr[3]) << 16) |
  827. (((u32) hw->mac_addr[4]) << 8) | (((u32) hw->mac_addr[5]));
  828. iowrite32(value, hw->hw_addr + REG_MAC_STA_ADDR);
  829. /* high dword */
  830. value = (((u32) hw->mac_addr[0]) << 8) | (((u32) hw->mac_addr[1]));
  831. iowrite32(value, (hw->hw_addr + REG_MAC_STA_ADDR) + (1 << 2));
  832. }
  833. /*
  834. * atl1_sw_init - Initialize general software structures (struct atl1_adapter)
  835. * @adapter: board private structure to initialize
  836. *
  837. * atl1_sw_init initializes the Adapter private data structure.
  838. * Fields are initialized based on PCI device information and
  839. * OS network device settings (MTU size).
  840. */
  841. static int __devinit atl1_sw_init(struct atl1_adapter *adapter)
  842. {
  843. struct atl1_hw *hw = &adapter->hw;
  844. struct net_device *netdev = adapter->netdev;
  845. hw->max_frame_size = netdev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN;
  846. hw->min_frame_size = ETH_ZLEN + ETH_FCS_LEN;
  847. adapter->wol = 0;
  848. device_set_wakeup_enable(&adapter->pdev->dev, false);
  849. adapter->rx_buffer_len = (hw->max_frame_size + 7) & ~7;
  850. adapter->ict = 50000; /* 100ms */
  851. adapter->link_speed = SPEED_0; /* hardware init */
  852. adapter->link_duplex = FULL_DUPLEX;
  853. hw->phy_configured = false;
  854. hw->preamble_len = 7;
  855. hw->ipgt = 0x60;
  856. hw->min_ifg = 0x50;
  857. hw->ipgr1 = 0x40;
  858. hw->ipgr2 = 0x60;
  859. hw->max_retry = 0xf;
  860. hw->lcol = 0x37;
  861. hw->jam_ipg = 7;
  862. hw->rfd_burst = 8;
  863. hw->rrd_burst = 8;
  864. hw->rfd_fetch_gap = 1;
  865. hw->rx_jumbo_th = adapter->rx_buffer_len / 8;
  866. hw->rx_jumbo_lkah = 1;
  867. hw->rrd_ret_timer = 16;
  868. hw->tpd_burst = 4;
  869. hw->tpd_fetch_th = 16;
  870. hw->txf_burst = 0x100;
  871. hw->tx_jumbo_task_th = (hw->max_frame_size + 7) >> 3;
  872. hw->tpd_fetch_gap = 1;
  873. hw->rcb_value = atl1_rcb_64;
  874. hw->dma_ord = atl1_dma_ord_enh;
  875. hw->dmar_block = atl1_dma_req_256;
  876. hw->dmaw_block = atl1_dma_req_256;
  877. hw->cmb_rrd = 4;
  878. hw->cmb_tpd = 4;
  879. hw->cmb_rx_timer = 1; /* about 2us */
  880. hw->cmb_tx_timer = 1; /* about 2us */
  881. hw->smb_timer = 100000; /* about 200ms */
  882. spin_lock_init(&adapter->lock);
  883. spin_lock_init(&adapter->mb_lock);
  884. return 0;
  885. }
  886. static int mdio_read(struct net_device *netdev, int phy_id, int reg_num)
  887. {
  888. struct atl1_adapter *adapter = netdev_priv(netdev);
  889. u16 result;
  890. atl1_read_phy_reg(&adapter->hw, reg_num & 0x1f, &result);
  891. return result;
  892. }
  893. static void mdio_write(struct net_device *netdev, int phy_id, int reg_num,
  894. int val)
  895. {
  896. struct atl1_adapter *adapter = netdev_priv(netdev);
  897. atl1_write_phy_reg(&adapter->hw, reg_num, val);
  898. }
  899. /*
  900. * atl1_mii_ioctl -
  901. * @netdev:
  902. * @ifreq:
  903. * @cmd:
  904. */
  905. static int atl1_mii_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  906. {
  907. struct atl1_adapter *adapter = netdev_priv(netdev);
  908. unsigned long flags;
  909. int retval;
  910. if (!netif_running(netdev))
  911. return -EINVAL;
  912. spin_lock_irqsave(&adapter->lock, flags);
  913. retval = generic_mii_ioctl(&adapter->mii, if_mii(ifr), cmd, NULL);
  914. spin_unlock_irqrestore(&adapter->lock, flags);
  915. return retval;
  916. }
  917. /*
  918. * atl1_setup_mem_resources - allocate Tx / RX descriptor resources
  919. * @adapter: board private structure
  920. *
  921. * Return 0 on success, negative on failure
  922. */
  923. static s32 atl1_setup_ring_resources(struct atl1_adapter *adapter)
  924. {
  925. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  926. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  927. struct atl1_rrd_ring *rrd_ring = &adapter->rrd_ring;
  928. struct atl1_ring_header *ring_header = &adapter->ring_header;
  929. struct pci_dev *pdev = adapter->pdev;
  930. int size;
  931. u8 offset = 0;
  932. size = sizeof(struct atl1_buffer) * (tpd_ring->count + rfd_ring->count);
  933. tpd_ring->buffer_info = kzalloc(size, GFP_KERNEL);
  934. if (unlikely(!tpd_ring->buffer_info)) {
  935. if (netif_msg_drv(adapter))
  936. dev_err(&pdev->dev, "kzalloc failed , size = D%d\n",
  937. size);
  938. goto err_nomem;
  939. }
  940. rfd_ring->buffer_info =
  941. (tpd_ring->buffer_info + tpd_ring->count);
  942. /*
  943. * real ring DMA buffer
  944. * each ring/block may need up to 8 bytes for alignment, hence the
  945. * additional 40 bytes tacked onto the end.
  946. */
  947. ring_header->size = size =
  948. sizeof(struct tx_packet_desc) * tpd_ring->count
  949. + sizeof(struct rx_free_desc) * rfd_ring->count
  950. + sizeof(struct rx_return_desc) * rrd_ring->count
  951. + sizeof(struct coals_msg_block)
  952. + sizeof(struct stats_msg_block)
  953. + 40;
  954. ring_header->desc = pci_alloc_consistent(pdev, ring_header->size,
  955. &ring_header->dma);
  956. if (unlikely(!ring_header->desc)) {
  957. if (netif_msg_drv(adapter))
  958. dev_err(&pdev->dev, "pci_alloc_consistent failed\n");
  959. goto err_nomem;
  960. }
  961. memset(ring_header->desc, 0, ring_header->size);
  962. /* init TPD ring */
  963. tpd_ring->dma = ring_header->dma;
  964. offset = (tpd_ring->dma & 0x7) ? (8 - (ring_header->dma & 0x7)) : 0;
  965. tpd_ring->dma += offset;
  966. tpd_ring->desc = (u8 *) ring_header->desc + offset;
  967. tpd_ring->size = sizeof(struct tx_packet_desc) * tpd_ring->count;
  968. /* init RFD ring */
  969. rfd_ring->dma = tpd_ring->dma + tpd_ring->size;
  970. offset = (rfd_ring->dma & 0x7) ? (8 - (rfd_ring->dma & 0x7)) : 0;
  971. rfd_ring->dma += offset;
  972. rfd_ring->desc = (u8 *) tpd_ring->desc + (tpd_ring->size + offset);
  973. rfd_ring->size = sizeof(struct rx_free_desc) * rfd_ring->count;
  974. /* init RRD ring */
  975. rrd_ring->dma = rfd_ring->dma + rfd_ring->size;
  976. offset = (rrd_ring->dma & 0x7) ? (8 - (rrd_ring->dma & 0x7)) : 0;
  977. rrd_ring->dma += offset;
  978. rrd_ring->desc = (u8 *) rfd_ring->desc + (rfd_ring->size + offset);
  979. rrd_ring->size = sizeof(struct rx_return_desc) * rrd_ring->count;
  980. /* init CMB */
  981. adapter->cmb.dma = rrd_ring->dma + rrd_ring->size;
  982. offset = (adapter->cmb.dma & 0x7) ? (8 - (adapter->cmb.dma & 0x7)) : 0;
  983. adapter->cmb.dma += offset;
  984. adapter->cmb.cmb = (struct coals_msg_block *)
  985. ((u8 *) rrd_ring->desc + (rrd_ring->size + offset));
  986. /* init SMB */
  987. adapter->smb.dma = adapter->cmb.dma + sizeof(struct coals_msg_block);
  988. offset = (adapter->smb.dma & 0x7) ? (8 - (adapter->smb.dma & 0x7)) : 0;
  989. adapter->smb.dma += offset;
  990. adapter->smb.smb = (struct stats_msg_block *)
  991. ((u8 *) adapter->cmb.cmb +
  992. (sizeof(struct coals_msg_block) + offset));
  993. return 0;
  994. err_nomem:
  995. kfree(tpd_ring->buffer_info);
  996. return -ENOMEM;
  997. }
  998. static void atl1_init_ring_ptrs(struct atl1_adapter *adapter)
  999. {
  1000. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  1001. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  1002. struct atl1_rrd_ring *rrd_ring = &adapter->rrd_ring;
  1003. atomic_set(&tpd_ring->next_to_use, 0);
  1004. atomic_set(&tpd_ring->next_to_clean, 0);
  1005. rfd_ring->next_to_clean = 0;
  1006. atomic_set(&rfd_ring->next_to_use, 0);
  1007. rrd_ring->next_to_use = 0;
  1008. atomic_set(&rrd_ring->next_to_clean, 0);
  1009. }
  1010. /*
  1011. * atl1_clean_rx_ring - Free RFD Buffers
  1012. * @adapter: board private structure
  1013. */
  1014. static void atl1_clean_rx_ring(struct atl1_adapter *adapter)
  1015. {
  1016. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  1017. struct atl1_rrd_ring *rrd_ring = &adapter->rrd_ring;
  1018. struct atl1_buffer *buffer_info;
  1019. struct pci_dev *pdev = adapter->pdev;
  1020. unsigned long size;
  1021. unsigned int i;
  1022. /* Free all the Rx ring sk_buffs */
  1023. for (i = 0; i < rfd_ring->count; i++) {
  1024. buffer_info = &rfd_ring->buffer_info[i];
  1025. if (buffer_info->dma) {
  1026. pci_unmap_page(pdev, buffer_info->dma,
  1027. buffer_info->length, PCI_DMA_FROMDEVICE);
  1028. buffer_info->dma = 0;
  1029. }
  1030. if (buffer_info->skb) {
  1031. dev_kfree_skb(buffer_info->skb);
  1032. buffer_info->skb = NULL;
  1033. }
  1034. }
  1035. size = sizeof(struct atl1_buffer) * rfd_ring->count;
  1036. memset(rfd_ring->buffer_info, 0, size);
  1037. /* Zero out the descriptor ring */
  1038. memset(rfd_ring->desc, 0, rfd_ring->size);
  1039. rfd_ring->next_to_clean = 0;
  1040. atomic_set(&rfd_ring->next_to_use, 0);
  1041. rrd_ring->next_to_use = 0;
  1042. atomic_set(&rrd_ring->next_to_clean, 0);
  1043. }
  1044. /*
  1045. * atl1_clean_tx_ring - Free Tx Buffers
  1046. * @adapter: board private structure
  1047. */
  1048. static void atl1_clean_tx_ring(struct atl1_adapter *adapter)
  1049. {
  1050. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  1051. struct atl1_buffer *buffer_info;
  1052. struct pci_dev *pdev = adapter->pdev;
  1053. unsigned long size;
  1054. unsigned int i;
  1055. /* Free all the Tx ring sk_buffs */
  1056. for (i = 0; i < tpd_ring->count; i++) {
  1057. buffer_info = &tpd_ring->buffer_info[i];
  1058. if (buffer_info->dma) {
  1059. pci_unmap_page(pdev, buffer_info->dma,
  1060. buffer_info->length, PCI_DMA_TODEVICE);
  1061. buffer_info->dma = 0;
  1062. }
  1063. }
  1064. for (i = 0; i < tpd_ring->count; i++) {
  1065. buffer_info = &tpd_ring->buffer_info[i];
  1066. if (buffer_info->skb) {
  1067. dev_kfree_skb_any(buffer_info->skb);
  1068. buffer_info->skb = NULL;
  1069. }
  1070. }
  1071. size = sizeof(struct atl1_buffer) * tpd_ring->count;
  1072. memset(tpd_ring->buffer_info, 0, size);
  1073. /* Zero out the descriptor ring */
  1074. memset(tpd_ring->desc, 0, tpd_ring->size);
  1075. atomic_set(&tpd_ring->next_to_use, 0);
  1076. atomic_set(&tpd_ring->next_to_clean, 0);
  1077. }
  1078. /*
  1079. * atl1_free_ring_resources - Free Tx / RX descriptor Resources
  1080. * @adapter: board private structure
  1081. *
  1082. * Free all transmit software resources
  1083. */
  1084. static void atl1_free_ring_resources(struct atl1_adapter *adapter)
  1085. {
  1086. struct pci_dev *pdev = adapter->pdev;
  1087. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  1088. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  1089. struct atl1_rrd_ring *rrd_ring = &adapter->rrd_ring;
  1090. struct atl1_ring_header *ring_header = &adapter->ring_header;
  1091. atl1_clean_tx_ring(adapter);
  1092. atl1_clean_rx_ring(adapter);
  1093. kfree(tpd_ring->buffer_info);
  1094. pci_free_consistent(pdev, ring_header->size, ring_header->desc,
  1095. ring_header->dma);
  1096. tpd_ring->buffer_info = NULL;
  1097. tpd_ring->desc = NULL;
  1098. tpd_ring->dma = 0;
  1099. rfd_ring->buffer_info = NULL;
  1100. rfd_ring->desc = NULL;
  1101. rfd_ring->dma = 0;
  1102. rrd_ring->desc = NULL;
  1103. rrd_ring->dma = 0;
  1104. adapter->cmb.dma = 0;
  1105. adapter->cmb.cmb = NULL;
  1106. adapter->smb.dma = 0;
  1107. adapter->smb.smb = NULL;
  1108. }
  1109. static void atl1_setup_mac_ctrl(struct atl1_adapter *adapter)
  1110. {
  1111. u32 value;
  1112. struct atl1_hw *hw = &adapter->hw;
  1113. struct net_device *netdev = adapter->netdev;
  1114. /* Config MAC CTRL Register */
  1115. value = MAC_CTRL_TX_EN | MAC_CTRL_RX_EN;
  1116. /* duplex */
  1117. if (FULL_DUPLEX == adapter->link_duplex)
  1118. value |= MAC_CTRL_DUPLX;
  1119. /* speed */
  1120. value |= ((u32) ((SPEED_1000 == adapter->link_speed) ?
  1121. MAC_CTRL_SPEED_1000 : MAC_CTRL_SPEED_10_100) <<
  1122. MAC_CTRL_SPEED_SHIFT);
  1123. /* flow control */
  1124. value |= (MAC_CTRL_TX_FLOW | MAC_CTRL_RX_FLOW);
  1125. /* PAD & CRC */
  1126. value |= (MAC_CTRL_ADD_CRC | MAC_CTRL_PAD);
  1127. /* preamble length */
  1128. value |= (((u32) adapter->hw.preamble_len
  1129. & MAC_CTRL_PRMLEN_MASK) << MAC_CTRL_PRMLEN_SHIFT);
  1130. /* vlan */
  1131. __atlx_vlan_mode(netdev->features, &value);
  1132. /* rx checksum
  1133. if (adapter->rx_csum)
  1134. value |= MAC_CTRL_RX_CHKSUM_EN;
  1135. */
  1136. /* filter mode */
  1137. value |= MAC_CTRL_BC_EN;
  1138. if (netdev->flags & IFF_PROMISC)
  1139. value |= MAC_CTRL_PROMIS_EN;
  1140. else if (netdev->flags & IFF_ALLMULTI)
  1141. value |= MAC_CTRL_MC_ALL_EN;
  1142. /* value |= MAC_CTRL_LOOPBACK; */
  1143. iowrite32(value, hw->hw_addr + REG_MAC_CTRL);
  1144. }
  1145. static u32 atl1_check_link(struct atl1_adapter *adapter)
  1146. {
  1147. struct atl1_hw *hw = &adapter->hw;
  1148. struct net_device *netdev = adapter->netdev;
  1149. u32 ret_val;
  1150. u16 speed, duplex, phy_data;
  1151. int reconfig = 0;
  1152. /* MII_BMSR must read twice */
  1153. atl1_read_phy_reg(hw, MII_BMSR, &phy_data);
  1154. atl1_read_phy_reg(hw, MII_BMSR, &phy_data);
  1155. if (!(phy_data & BMSR_LSTATUS)) {
  1156. /* link down */
  1157. if (netif_carrier_ok(netdev)) {
  1158. /* old link state: Up */
  1159. if (netif_msg_link(adapter))
  1160. dev_info(&adapter->pdev->dev, "link is down\n");
  1161. adapter->link_speed = SPEED_0;
  1162. netif_carrier_off(netdev);
  1163. }
  1164. return 0;
  1165. }
  1166. /* Link Up */
  1167. ret_val = atl1_get_speed_and_duplex(hw, &speed, &duplex);
  1168. if (ret_val)
  1169. return ret_val;
  1170. switch (hw->media_type) {
  1171. case MEDIA_TYPE_1000M_FULL:
  1172. if (speed != SPEED_1000 || duplex != FULL_DUPLEX)
  1173. reconfig = 1;
  1174. break;
  1175. case MEDIA_TYPE_100M_FULL:
  1176. if (speed != SPEED_100 || duplex != FULL_DUPLEX)
  1177. reconfig = 1;
  1178. break;
  1179. case MEDIA_TYPE_100M_HALF:
  1180. if (speed != SPEED_100 || duplex != HALF_DUPLEX)
  1181. reconfig = 1;
  1182. break;
  1183. case MEDIA_TYPE_10M_FULL:
  1184. if (speed != SPEED_10 || duplex != FULL_DUPLEX)
  1185. reconfig = 1;
  1186. break;
  1187. case MEDIA_TYPE_10M_HALF:
  1188. if (speed != SPEED_10 || duplex != HALF_DUPLEX)
  1189. reconfig = 1;
  1190. break;
  1191. }
  1192. /* link result is our setting */
  1193. if (!reconfig) {
  1194. if (adapter->link_speed != speed ||
  1195. adapter->link_duplex != duplex) {
  1196. adapter->link_speed = speed;
  1197. adapter->link_duplex = duplex;
  1198. atl1_setup_mac_ctrl(adapter);
  1199. if (netif_msg_link(adapter))
  1200. dev_info(&adapter->pdev->dev,
  1201. "%s link is up %d Mbps %s\n",
  1202. netdev->name, adapter->link_speed,
  1203. adapter->link_duplex == FULL_DUPLEX ?
  1204. "full duplex" : "half duplex");
  1205. }
  1206. if (!netif_carrier_ok(netdev)) {
  1207. /* Link down -> Up */
  1208. netif_carrier_on(netdev);
  1209. }
  1210. return 0;
  1211. }
  1212. /* change original link status */
  1213. if (netif_carrier_ok(netdev)) {
  1214. adapter->link_speed = SPEED_0;
  1215. netif_carrier_off(netdev);
  1216. netif_stop_queue(netdev);
  1217. }
  1218. if (hw->media_type != MEDIA_TYPE_AUTO_SENSOR &&
  1219. hw->media_type != MEDIA_TYPE_1000M_FULL) {
  1220. switch (hw->media_type) {
  1221. case MEDIA_TYPE_100M_FULL:
  1222. phy_data = MII_CR_FULL_DUPLEX | MII_CR_SPEED_100 |
  1223. MII_CR_RESET;
  1224. break;
  1225. case MEDIA_TYPE_100M_HALF:
  1226. phy_data = MII_CR_SPEED_100 | MII_CR_RESET;
  1227. break;
  1228. case MEDIA_TYPE_10M_FULL:
  1229. phy_data =
  1230. MII_CR_FULL_DUPLEX | MII_CR_SPEED_10 | MII_CR_RESET;
  1231. break;
  1232. default:
  1233. /* MEDIA_TYPE_10M_HALF: */
  1234. phy_data = MII_CR_SPEED_10 | MII_CR_RESET;
  1235. break;
  1236. }
  1237. atl1_write_phy_reg(hw, MII_BMCR, phy_data);
  1238. return 0;
  1239. }
  1240. /* auto-neg, insert timer to re-config phy */
  1241. if (!adapter->phy_timer_pending) {
  1242. adapter->phy_timer_pending = true;
  1243. mod_timer(&adapter->phy_config_timer,
  1244. round_jiffies(jiffies + 3 * HZ));
  1245. }
  1246. return 0;
  1247. }
  1248. static void set_flow_ctrl_old(struct atl1_adapter *adapter)
  1249. {
  1250. u32 hi, lo, value;
  1251. /* RFD Flow Control */
  1252. value = adapter->rfd_ring.count;
  1253. hi = value / 16;
  1254. if (hi < 2)
  1255. hi = 2;
  1256. lo = value * 7 / 8;
  1257. value = ((hi & RXQ_RXF_PAUSE_TH_HI_MASK) << RXQ_RXF_PAUSE_TH_HI_SHIFT) |
  1258. ((lo & RXQ_RXF_PAUSE_TH_LO_MASK) << RXQ_RXF_PAUSE_TH_LO_SHIFT);
  1259. iowrite32(value, adapter->hw.hw_addr + REG_RXQ_RXF_PAUSE_THRESH);
  1260. /* RRD Flow Control */
  1261. value = adapter->rrd_ring.count;
  1262. lo = value / 16;
  1263. hi = value * 7 / 8;
  1264. if (lo < 2)
  1265. lo = 2;
  1266. value = ((hi & RXQ_RRD_PAUSE_TH_HI_MASK) << RXQ_RRD_PAUSE_TH_HI_SHIFT) |
  1267. ((lo & RXQ_RRD_PAUSE_TH_LO_MASK) << RXQ_RRD_PAUSE_TH_LO_SHIFT);
  1268. iowrite32(value, adapter->hw.hw_addr + REG_RXQ_RRD_PAUSE_THRESH);
  1269. }
  1270. static void set_flow_ctrl_new(struct atl1_hw *hw)
  1271. {
  1272. u32 hi, lo, value;
  1273. /* RXF Flow Control */
  1274. value = ioread32(hw->hw_addr + REG_SRAM_RXF_LEN);
  1275. lo = value / 16;
  1276. if (lo < 192)
  1277. lo = 192;
  1278. hi = value * 7 / 8;
  1279. if (hi < lo)
  1280. hi = lo + 16;
  1281. value = ((hi & RXQ_RXF_PAUSE_TH_HI_MASK) << RXQ_RXF_PAUSE_TH_HI_SHIFT) |
  1282. ((lo & RXQ_RXF_PAUSE_TH_LO_MASK) << RXQ_RXF_PAUSE_TH_LO_SHIFT);
  1283. iowrite32(value, hw->hw_addr + REG_RXQ_RXF_PAUSE_THRESH);
  1284. /* RRD Flow Control */
  1285. value = ioread32(hw->hw_addr + REG_SRAM_RRD_LEN);
  1286. lo = value / 8;
  1287. hi = value * 7 / 8;
  1288. if (lo < 2)
  1289. lo = 2;
  1290. if (hi < lo)
  1291. hi = lo + 3;
  1292. value = ((hi & RXQ_RRD_PAUSE_TH_HI_MASK) << RXQ_RRD_PAUSE_TH_HI_SHIFT) |
  1293. ((lo & RXQ_RRD_PAUSE_TH_LO_MASK) << RXQ_RRD_PAUSE_TH_LO_SHIFT);
  1294. iowrite32(value, hw->hw_addr + REG_RXQ_RRD_PAUSE_THRESH);
  1295. }
  1296. /*
  1297. * atl1_configure - Configure Transmit&Receive Unit after Reset
  1298. * @adapter: board private structure
  1299. *
  1300. * Configure the Tx /Rx unit of the MAC after a reset.
  1301. */
  1302. static u32 atl1_configure(struct atl1_adapter *adapter)
  1303. {
  1304. struct atl1_hw *hw = &adapter->hw;
  1305. u32 value;
  1306. /* clear interrupt status */
  1307. iowrite32(0xffffffff, adapter->hw.hw_addr + REG_ISR);
  1308. /* set MAC Address */
  1309. value = (((u32) hw->mac_addr[2]) << 24) |
  1310. (((u32) hw->mac_addr[3]) << 16) |
  1311. (((u32) hw->mac_addr[4]) << 8) |
  1312. (((u32) hw->mac_addr[5]));
  1313. iowrite32(value, hw->hw_addr + REG_MAC_STA_ADDR);
  1314. value = (((u32) hw->mac_addr[0]) << 8) | (((u32) hw->mac_addr[1]));
  1315. iowrite32(value, hw->hw_addr + (REG_MAC_STA_ADDR + 4));
  1316. /* tx / rx ring */
  1317. /* HI base address */
  1318. iowrite32((u32) ((adapter->tpd_ring.dma & 0xffffffff00000000ULL) >> 32),
  1319. hw->hw_addr + REG_DESC_BASE_ADDR_HI);
  1320. /* LO base address */
  1321. iowrite32((u32) (adapter->rfd_ring.dma & 0x00000000ffffffffULL),
  1322. hw->hw_addr + REG_DESC_RFD_ADDR_LO);
  1323. iowrite32((u32) (adapter->rrd_ring.dma & 0x00000000ffffffffULL),
  1324. hw->hw_addr + REG_DESC_RRD_ADDR_LO);
  1325. iowrite32((u32) (adapter->tpd_ring.dma & 0x00000000ffffffffULL),
  1326. hw->hw_addr + REG_DESC_TPD_ADDR_LO);
  1327. iowrite32((u32) (adapter->cmb.dma & 0x00000000ffffffffULL),
  1328. hw->hw_addr + REG_DESC_CMB_ADDR_LO);
  1329. iowrite32((u32) (adapter->smb.dma & 0x00000000ffffffffULL),
  1330. hw->hw_addr + REG_DESC_SMB_ADDR_LO);
  1331. /* element count */
  1332. value = adapter->rrd_ring.count;
  1333. value <<= 16;
  1334. value += adapter->rfd_ring.count;
  1335. iowrite32(value, hw->hw_addr + REG_DESC_RFD_RRD_RING_SIZE);
  1336. iowrite32(adapter->tpd_ring.count, hw->hw_addr +
  1337. REG_DESC_TPD_RING_SIZE);
  1338. /* Load Ptr */
  1339. iowrite32(1, hw->hw_addr + REG_LOAD_PTR);
  1340. /* config Mailbox */
  1341. value = ((atomic_read(&adapter->tpd_ring.next_to_use)
  1342. & MB_TPD_PROD_INDX_MASK) << MB_TPD_PROD_INDX_SHIFT) |
  1343. ((atomic_read(&adapter->rrd_ring.next_to_clean)
  1344. & MB_RRD_CONS_INDX_MASK) << MB_RRD_CONS_INDX_SHIFT) |
  1345. ((atomic_read(&adapter->rfd_ring.next_to_use)
  1346. & MB_RFD_PROD_INDX_MASK) << MB_RFD_PROD_INDX_SHIFT);
  1347. iowrite32(value, hw->hw_addr + REG_MAILBOX);
  1348. /* config IPG/IFG */
  1349. value = (((u32) hw->ipgt & MAC_IPG_IFG_IPGT_MASK)
  1350. << MAC_IPG_IFG_IPGT_SHIFT) |
  1351. (((u32) hw->min_ifg & MAC_IPG_IFG_MIFG_MASK)
  1352. << MAC_IPG_IFG_MIFG_SHIFT) |
  1353. (((u32) hw->ipgr1 & MAC_IPG_IFG_IPGR1_MASK)
  1354. << MAC_IPG_IFG_IPGR1_SHIFT) |
  1355. (((u32) hw->ipgr2 & MAC_IPG_IFG_IPGR2_MASK)
  1356. << MAC_IPG_IFG_IPGR2_SHIFT);
  1357. iowrite32(value, hw->hw_addr + REG_MAC_IPG_IFG);
  1358. /* config Half-Duplex Control */
  1359. value = ((u32) hw->lcol & MAC_HALF_DUPLX_CTRL_LCOL_MASK) |
  1360. (((u32) hw->max_retry & MAC_HALF_DUPLX_CTRL_RETRY_MASK)
  1361. << MAC_HALF_DUPLX_CTRL_RETRY_SHIFT) |
  1362. MAC_HALF_DUPLX_CTRL_EXC_DEF_EN |
  1363. (0xa << MAC_HALF_DUPLX_CTRL_ABEBT_SHIFT) |
  1364. (((u32) hw->jam_ipg & MAC_HALF_DUPLX_CTRL_JAMIPG_MASK)
  1365. << MAC_HALF_DUPLX_CTRL_JAMIPG_SHIFT);
  1366. iowrite32(value, hw->hw_addr + REG_MAC_HALF_DUPLX_CTRL);
  1367. /* set Interrupt Moderator Timer */
  1368. iowrite16(adapter->imt, hw->hw_addr + REG_IRQ_MODU_TIMER_INIT);
  1369. iowrite32(MASTER_CTRL_ITIMER_EN, hw->hw_addr + REG_MASTER_CTRL);
  1370. /* set Interrupt Clear Timer */
  1371. iowrite16(adapter->ict, hw->hw_addr + REG_CMBDISDMA_TIMER);
  1372. /* set max frame size hw will accept */
  1373. iowrite32(hw->max_frame_size, hw->hw_addr + REG_MTU);
  1374. /* jumbo size & rrd retirement timer */
  1375. value = (((u32) hw->rx_jumbo_th & RXQ_JMBOSZ_TH_MASK)
  1376. << RXQ_JMBOSZ_TH_SHIFT) |
  1377. (((u32) hw->rx_jumbo_lkah & RXQ_JMBO_LKAH_MASK)
  1378. << RXQ_JMBO_LKAH_SHIFT) |
  1379. (((u32) hw->rrd_ret_timer & RXQ_RRD_TIMER_MASK)
  1380. << RXQ_RRD_TIMER_SHIFT);
  1381. iowrite32(value, hw->hw_addr + REG_RXQ_JMBOSZ_RRDTIM);
  1382. /* Flow Control */
  1383. switch (hw->dev_rev) {
  1384. case 0x8001:
  1385. case 0x9001:
  1386. case 0x9002:
  1387. case 0x9003:
  1388. set_flow_ctrl_old(adapter);
  1389. break;
  1390. default:
  1391. set_flow_ctrl_new(hw);
  1392. break;
  1393. }
  1394. /* config TXQ */
  1395. value = (((u32) hw->tpd_burst & TXQ_CTRL_TPD_BURST_NUM_MASK)
  1396. << TXQ_CTRL_TPD_BURST_NUM_SHIFT) |
  1397. (((u32) hw->txf_burst & TXQ_CTRL_TXF_BURST_NUM_MASK)
  1398. << TXQ_CTRL_TXF_BURST_NUM_SHIFT) |
  1399. (((u32) hw->tpd_fetch_th & TXQ_CTRL_TPD_FETCH_TH_MASK)
  1400. << TXQ_CTRL_TPD_FETCH_TH_SHIFT) | TXQ_CTRL_ENH_MODE |
  1401. TXQ_CTRL_EN;
  1402. iowrite32(value, hw->hw_addr + REG_TXQ_CTRL);
  1403. /* min tpd fetch gap & tx jumbo packet size threshold for taskoffload */
  1404. value = (((u32) hw->tx_jumbo_task_th & TX_JUMBO_TASK_TH_MASK)
  1405. << TX_JUMBO_TASK_TH_SHIFT) |
  1406. (((u32) hw->tpd_fetch_gap & TX_TPD_MIN_IPG_MASK)
  1407. << TX_TPD_MIN_IPG_SHIFT);
  1408. iowrite32(value, hw->hw_addr + REG_TX_JUMBO_TASK_TH_TPD_IPG);
  1409. /* config RXQ */
  1410. value = (((u32) hw->rfd_burst & RXQ_CTRL_RFD_BURST_NUM_MASK)
  1411. << RXQ_CTRL_RFD_BURST_NUM_SHIFT) |
  1412. (((u32) hw->rrd_burst & RXQ_CTRL_RRD_BURST_THRESH_MASK)
  1413. << RXQ_CTRL_RRD_BURST_THRESH_SHIFT) |
  1414. (((u32) hw->rfd_fetch_gap & RXQ_CTRL_RFD_PREF_MIN_IPG_MASK)
  1415. << RXQ_CTRL_RFD_PREF_MIN_IPG_SHIFT) | RXQ_CTRL_CUT_THRU_EN |
  1416. RXQ_CTRL_EN;
  1417. iowrite32(value, hw->hw_addr + REG_RXQ_CTRL);
  1418. /* config DMA Engine */
  1419. value = ((((u32) hw->dmar_block) & DMA_CTRL_DMAR_BURST_LEN_MASK)
  1420. << DMA_CTRL_DMAR_BURST_LEN_SHIFT) |
  1421. ((((u32) hw->dmaw_block) & DMA_CTRL_DMAW_BURST_LEN_MASK)
  1422. << DMA_CTRL_DMAW_BURST_LEN_SHIFT) | DMA_CTRL_DMAR_EN |
  1423. DMA_CTRL_DMAW_EN;
  1424. value |= (u32) hw->dma_ord;
  1425. if (atl1_rcb_128 == hw->rcb_value)
  1426. value |= DMA_CTRL_RCB_VALUE;
  1427. iowrite32(value, hw->hw_addr + REG_DMA_CTRL);
  1428. /* config CMB / SMB */
  1429. value = (hw->cmb_tpd > adapter->tpd_ring.count) ?
  1430. hw->cmb_tpd : adapter->tpd_ring.count;
  1431. value <<= 16;
  1432. value |= hw->cmb_rrd;
  1433. iowrite32(value, hw->hw_addr + REG_CMB_WRITE_TH);
  1434. value = hw->cmb_rx_timer | ((u32) hw->cmb_tx_timer << 16);
  1435. iowrite32(value, hw->hw_addr + REG_CMB_WRITE_TIMER);
  1436. iowrite32(hw->smb_timer, hw->hw_addr + REG_SMB_TIMER);
  1437. /* --- enable CMB / SMB */
  1438. value = CSMB_CTRL_CMB_EN | CSMB_CTRL_SMB_EN;
  1439. iowrite32(value, hw->hw_addr + REG_CSMB_CTRL);
  1440. value = ioread32(adapter->hw.hw_addr + REG_ISR);
  1441. if (unlikely((value & ISR_PHY_LINKDOWN) != 0))
  1442. value = 1; /* config failed */
  1443. else
  1444. value = 0;
  1445. /* clear all interrupt status */
  1446. iowrite32(0x3fffffff, adapter->hw.hw_addr + REG_ISR);
  1447. iowrite32(0, adapter->hw.hw_addr + REG_ISR);
  1448. return value;
  1449. }
  1450. /*
  1451. * atl1_pcie_patch - Patch for PCIE module
  1452. */
  1453. static void atl1_pcie_patch(struct atl1_adapter *adapter)
  1454. {
  1455. u32 value;
  1456. /* much vendor magic here */
  1457. value = 0x6500;
  1458. iowrite32(value, adapter->hw.hw_addr + 0x12FC);
  1459. /* pcie flow control mode change */
  1460. value = ioread32(adapter->hw.hw_addr + 0x1008);
  1461. value |= 0x8000;
  1462. iowrite32(value, adapter->hw.hw_addr + 0x1008);
  1463. }
  1464. /*
  1465. * When ACPI resume on some VIA MotherBoard, the Interrupt Disable bit/0x400
  1466. * on PCI Command register is disable.
  1467. * The function enable this bit.
  1468. * Brackett, 2006/03/15
  1469. */
  1470. static void atl1_via_workaround(struct atl1_adapter *adapter)
  1471. {
  1472. unsigned long value;
  1473. value = ioread16(adapter->hw.hw_addr + PCI_COMMAND);
  1474. if (value & PCI_COMMAND_INTX_DISABLE)
  1475. value &= ~PCI_COMMAND_INTX_DISABLE;
  1476. iowrite32(value, adapter->hw.hw_addr + PCI_COMMAND);
  1477. }
  1478. static void atl1_inc_smb(struct atl1_adapter *adapter)
  1479. {
  1480. struct net_device *netdev = adapter->netdev;
  1481. struct stats_msg_block *smb = adapter->smb.smb;
  1482. /* Fill out the OS statistics structure */
  1483. adapter->soft_stats.rx_packets += smb->rx_ok;
  1484. adapter->soft_stats.tx_packets += smb->tx_ok;
  1485. adapter->soft_stats.rx_bytes += smb->rx_byte_cnt;
  1486. adapter->soft_stats.tx_bytes += smb->tx_byte_cnt;
  1487. adapter->soft_stats.multicast += smb->rx_mcast;
  1488. adapter->soft_stats.collisions += (smb->tx_1_col + smb->tx_2_col * 2 +
  1489. smb->tx_late_col + smb->tx_abort_col * adapter->hw.max_retry);
  1490. /* Rx Errors */
  1491. adapter->soft_stats.rx_errors += (smb->rx_frag + smb->rx_fcs_err +
  1492. smb->rx_len_err + smb->rx_sz_ov + smb->rx_rxf_ov +
  1493. smb->rx_rrd_ov + smb->rx_align_err);
  1494. adapter->soft_stats.rx_fifo_errors += smb->rx_rxf_ov;
  1495. adapter->soft_stats.rx_length_errors += smb->rx_len_err;
  1496. adapter->soft_stats.rx_crc_errors += smb->rx_fcs_err;
  1497. adapter->soft_stats.rx_frame_errors += smb->rx_align_err;
  1498. adapter->soft_stats.rx_missed_errors += (smb->rx_rrd_ov +
  1499. smb->rx_rxf_ov);
  1500. adapter->soft_stats.rx_pause += smb->rx_pause;
  1501. adapter->soft_stats.rx_rrd_ov += smb->rx_rrd_ov;
  1502. adapter->soft_stats.rx_trunc += smb->rx_sz_ov;
  1503. /* Tx Errors */
  1504. adapter->soft_stats.tx_errors += (smb->tx_late_col +
  1505. smb->tx_abort_col + smb->tx_underrun + smb->tx_trunc);
  1506. adapter->soft_stats.tx_fifo_errors += smb->tx_underrun;
  1507. adapter->soft_stats.tx_aborted_errors += smb->tx_abort_col;
  1508. adapter->soft_stats.tx_window_errors += smb->tx_late_col;
  1509. adapter->soft_stats.excecol += smb->tx_abort_col;
  1510. adapter->soft_stats.deffer += smb->tx_defer;
  1511. adapter->soft_stats.scc += smb->tx_1_col;
  1512. adapter->soft_stats.mcc += smb->tx_2_col;
  1513. adapter->soft_stats.latecol += smb->tx_late_col;
  1514. adapter->soft_stats.tx_underun += smb->tx_underrun;
  1515. adapter->soft_stats.tx_trunc += smb->tx_trunc;
  1516. adapter->soft_stats.tx_pause += smb->tx_pause;
  1517. netdev->stats.rx_packets = adapter->soft_stats.rx_packets;
  1518. netdev->stats.tx_packets = adapter->soft_stats.tx_packets;
  1519. netdev->stats.rx_bytes = adapter->soft_stats.rx_bytes;
  1520. netdev->stats.tx_bytes = adapter->soft_stats.tx_bytes;
  1521. netdev->stats.multicast = adapter->soft_stats.multicast;
  1522. netdev->stats.collisions = adapter->soft_stats.collisions;
  1523. netdev->stats.rx_errors = adapter->soft_stats.rx_errors;
  1524. netdev->stats.rx_over_errors =
  1525. adapter->soft_stats.rx_missed_errors;
  1526. netdev->stats.rx_length_errors =
  1527. adapter->soft_stats.rx_length_errors;
  1528. netdev->stats.rx_crc_errors = adapter->soft_stats.rx_crc_errors;
  1529. netdev->stats.rx_frame_errors =
  1530. adapter->soft_stats.rx_frame_errors;
  1531. netdev->stats.rx_fifo_errors = adapter->soft_stats.rx_fifo_errors;
  1532. netdev->stats.rx_missed_errors =
  1533. adapter->soft_stats.rx_missed_errors;
  1534. netdev->stats.tx_errors = adapter->soft_stats.tx_errors;
  1535. netdev->stats.tx_fifo_errors = adapter->soft_stats.tx_fifo_errors;
  1536. netdev->stats.tx_aborted_errors =
  1537. adapter->soft_stats.tx_aborted_errors;
  1538. netdev->stats.tx_window_errors =
  1539. adapter->soft_stats.tx_window_errors;
  1540. netdev->stats.tx_carrier_errors =
  1541. adapter->soft_stats.tx_carrier_errors;
  1542. }
  1543. static void atl1_update_mailbox(struct atl1_adapter *adapter)
  1544. {
  1545. unsigned long flags;
  1546. u32 tpd_next_to_use;
  1547. u32 rfd_next_to_use;
  1548. u32 rrd_next_to_clean;
  1549. u32 value;
  1550. spin_lock_irqsave(&adapter->mb_lock, flags);
  1551. tpd_next_to_use = atomic_read(&adapter->tpd_ring.next_to_use);
  1552. rfd_next_to_use = atomic_read(&adapter->rfd_ring.next_to_use);
  1553. rrd_next_to_clean = atomic_read(&adapter->rrd_ring.next_to_clean);
  1554. value = ((rfd_next_to_use & MB_RFD_PROD_INDX_MASK) <<
  1555. MB_RFD_PROD_INDX_SHIFT) |
  1556. ((rrd_next_to_clean & MB_RRD_CONS_INDX_MASK) <<
  1557. MB_RRD_CONS_INDX_SHIFT) |
  1558. ((tpd_next_to_use & MB_TPD_PROD_INDX_MASK) <<
  1559. MB_TPD_PROD_INDX_SHIFT);
  1560. iowrite32(value, adapter->hw.hw_addr + REG_MAILBOX);
  1561. spin_unlock_irqrestore(&adapter->mb_lock, flags);
  1562. }
  1563. static void atl1_clean_alloc_flag(struct atl1_adapter *adapter,
  1564. struct rx_return_desc *rrd, u16 offset)
  1565. {
  1566. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  1567. while (rfd_ring->next_to_clean != (rrd->buf_indx + offset)) {
  1568. rfd_ring->buffer_info[rfd_ring->next_to_clean].alloced = 0;
  1569. if (++rfd_ring->next_to_clean == rfd_ring->count) {
  1570. rfd_ring->next_to_clean = 0;
  1571. }
  1572. }
  1573. }
  1574. static void atl1_update_rfd_index(struct atl1_adapter *adapter,
  1575. struct rx_return_desc *rrd)
  1576. {
  1577. u16 num_buf;
  1578. num_buf = (rrd->xsz.xsum_sz.pkt_size + adapter->rx_buffer_len - 1) /
  1579. adapter->rx_buffer_len;
  1580. if (rrd->num_buf == num_buf)
  1581. /* clean alloc flag for bad rrd */
  1582. atl1_clean_alloc_flag(adapter, rrd, num_buf);
  1583. }
  1584. static void atl1_rx_checksum(struct atl1_adapter *adapter,
  1585. struct rx_return_desc *rrd, struct sk_buff *skb)
  1586. {
  1587. struct pci_dev *pdev = adapter->pdev;
  1588. /*
  1589. * The L1 hardware contains a bug that erroneously sets the
  1590. * PACKET_FLAG_ERR and ERR_FLAG_L4_CHKSUM bits whenever a
  1591. * fragmented IP packet is received, even though the packet
  1592. * is perfectly valid and its checksum is correct. There's
  1593. * no way to distinguish between one of these good packets
  1594. * and a packet that actually contains a TCP/UDP checksum
  1595. * error, so all we can do is allow it to be handed up to
  1596. * the higher layers and let it be sorted out there.
  1597. */
  1598. skb_checksum_none_assert(skb);
  1599. if (unlikely(rrd->pkt_flg & PACKET_FLAG_ERR)) {
  1600. if (rrd->err_flg & (ERR_FLAG_CRC | ERR_FLAG_TRUNC |
  1601. ERR_FLAG_CODE | ERR_FLAG_OV)) {
  1602. adapter->hw_csum_err++;
  1603. if (netif_msg_rx_err(adapter))
  1604. dev_printk(KERN_DEBUG, &pdev->dev,
  1605. "rx checksum error\n");
  1606. return;
  1607. }
  1608. }
  1609. /* not IPv4 */
  1610. if (!(rrd->pkt_flg & PACKET_FLAG_IPV4))
  1611. /* checksum is invalid, but it's not an IPv4 pkt, so ok */
  1612. return;
  1613. /* IPv4 packet */
  1614. if (likely(!(rrd->err_flg &
  1615. (ERR_FLAG_IP_CHKSUM | ERR_FLAG_L4_CHKSUM)))) {
  1616. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1617. adapter->hw_csum_good++;
  1618. return;
  1619. }
  1620. }
  1621. /*
  1622. * atl1_alloc_rx_buffers - Replace used receive buffers
  1623. * @adapter: address of board private structure
  1624. */
  1625. static u16 atl1_alloc_rx_buffers(struct atl1_adapter *adapter)
  1626. {
  1627. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  1628. struct pci_dev *pdev = adapter->pdev;
  1629. struct page *page;
  1630. unsigned long offset;
  1631. struct atl1_buffer *buffer_info, *next_info;
  1632. struct sk_buff *skb;
  1633. u16 num_alloc = 0;
  1634. u16 rfd_next_to_use, next_next;
  1635. struct rx_free_desc *rfd_desc;
  1636. next_next = rfd_next_to_use = atomic_read(&rfd_ring->next_to_use);
  1637. if (++next_next == rfd_ring->count)
  1638. next_next = 0;
  1639. buffer_info = &rfd_ring->buffer_info[rfd_next_to_use];
  1640. next_info = &rfd_ring->buffer_info[next_next];
  1641. while (!buffer_info->alloced && !next_info->alloced) {
  1642. if (buffer_info->skb) {
  1643. buffer_info->alloced = 1;
  1644. goto next;
  1645. }
  1646. rfd_desc = ATL1_RFD_DESC(rfd_ring, rfd_next_to_use);
  1647. skb = netdev_alloc_skb_ip_align(adapter->netdev,
  1648. adapter->rx_buffer_len);
  1649. if (unlikely(!skb)) {
  1650. /* Better luck next round */
  1651. adapter->netdev->stats.rx_dropped++;
  1652. break;
  1653. }
  1654. buffer_info->alloced = 1;
  1655. buffer_info->skb = skb;
  1656. buffer_info->length = (u16) adapter->rx_buffer_len;
  1657. page = virt_to_page(skb->data);
  1658. offset = (unsigned long)skb->data & ~PAGE_MASK;
  1659. buffer_info->dma = pci_map_page(pdev, page, offset,
  1660. adapter->rx_buffer_len,
  1661. PCI_DMA_FROMDEVICE);
  1662. rfd_desc->buffer_addr = cpu_to_le64(buffer_info->dma);
  1663. rfd_desc->buf_len = cpu_to_le16(adapter->rx_buffer_len);
  1664. rfd_desc->coalese = 0;
  1665. next:
  1666. rfd_next_to_use = next_next;
  1667. if (unlikely(++next_next == rfd_ring->count))
  1668. next_next = 0;
  1669. buffer_info = &rfd_ring->buffer_info[rfd_next_to_use];
  1670. next_info = &rfd_ring->buffer_info[next_next];
  1671. num_alloc++;
  1672. }
  1673. if (num_alloc) {
  1674. /*
  1675. * Force memory writes to complete before letting h/w
  1676. * know there are new descriptors to fetch. (Only
  1677. * applicable for weak-ordered memory model archs,
  1678. * such as IA-64).
  1679. */
  1680. wmb();
  1681. atomic_set(&rfd_ring->next_to_use, (int)rfd_next_to_use);
  1682. }
  1683. return num_alloc;
  1684. }
  1685. static void atl1_intr_rx(struct atl1_adapter *adapter)
  1686. {
  1687. int i, count;
  1688. u16 length;
  1689. u16 rrd_next_to_clean;
  1690. u32 value;
  1691. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  1692. struct atl1_rrd_ring *rrd_ring = &adapter->rrd_ring;
  1693. struct atl1_buffer *buffer_info;
  1694. struct rx_return_desc *rrd;
  1695. struct sk_buff *skb;
  1696. count = 0;
  1697. rrd_next_to_clean = atomic_read(&rrd_ring->next_to_clean);
  1698. while (1) {
  1699. rrd = ATL1_RRD_DESC(rrd_ring, rrd_next_to_clean);
  1700. i = 1;
  1701. if (likely(rrd->xsz.valid)) { /* packet valid */
  1702. chk_rrd:
  1703. /* check rrd status */
  1704. if (likely(rrd->num_buf == 1))
  1705. goto rrd_ok;
  1706. else if (netif_msg_rx_err(adapter)) {
  1707. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1708. "unexpected RRD buffer count\n");
  1709. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1710. "rx_buf_len = %d\n",
  1711. adapter->rx_buffer_len);
  1712. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1713. "RRD num_buf = %d\n",
  1714. rrd->num_buf);
  1715. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1716. "RRD pkt_len = %d\n",
  1717. rrd->xsz.xsum_sz.pkt_size);
  1718. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1719. "RRD pkt_flg = 0x%08X\n",
  1720. rrd->pkt_flg);
  1721. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1722. "RRD err_flg = 0x%08X\n",
  1723. rrd->err_flg);
  1724. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1725. "RRD vlan_tag = 0x%08X\n",
  1726. rrd->vlan_tag);
  1727. }
  1728. /* rrd seems to be bad */
  1729. if (unlikely(i-- > 0)) {
  1730. /* rrd may not be DMAed completely */
  1731. udelay(1);
  1732. goto chk_rrd;
  1733. }
  1734. /* bad rrd */
  1735. if (netif_msg_rx_err(adapter))
  1736. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1737. "bad RRD\n");
  1738. /* see if update RFD index */
  1739. if (rrd->num_buf > 1)
  1740. atl1_update_rfd_index(adapter, rrd);
  1741. /* update rrd */
  1742. rrd->xsz.valid = 0;
  1743. if (++rrd_next_to_clean == rrd_ring->count)
  1744. rrd_next_to_clean = 0;
  1745. count++;
  1746. continue;
  1747. } else { /* current rrd still not be updated */
  1748. break;
  1749. }
  1750. rrd_ok:
  1751. /* clean alloc flag for bad rrd */
  1752. atl1_clean_alloc_flag(adapter, rrd, 0);
  1753. buffer_info = &rfd_ring->buffer_info[rrd->buf_indx];
  1754. if (++rfd_ring->next_to_clean == rfd_ring->count)
  1755. rfd_ring->next_to_clean = 0;
  1756. /* update rrd next to clean */
  1757. if (++rrd_next_to_clean == rrd_ring->count)
  1758. rrd_next_to_clean = 0;
  1759. count++;
  1760. if (unlikely(rrd->pkt_flg & PACKET_FLAG_ERR)) {
  1761. if (!(rrd->err_flg &
  1762. (ERR_FLAG_IP_CHKSUM | ERR_FLAG_L4_CHKSUM
  1763. | ERR_FLAG_LEN))) {
  1764. /* packet error, don't need upstream */
  1765. buffer_info->alloced = 0;
  1766. rrd->xsz.valid = 0;
  1767. continue;
  1768. }
  1769. }
  1770. /* Good Receive */
  1771. pci_unmap_page(adapter->pdev, buffer_info->dma,
  1772. buffer_info->length, PCI_DMA_FROMDEVICE);
  1773. buffer_info->dma = 0;
  1774. skb = buffer_info->skb;
  1775. length = le16_to_cpu(rrd->xsz.xsum_sz.pkt_size);
  1776. skb_put(skb, length - ETH_FCS_LEN);
  1777. /* Receive Checksum Offload */
  1778. atl1_rx_checksum(adapter, rrd, skb);
  1779. skb->protocol = eth_type_trans(skb, adapter->netdev);
  1780. if (rrd->pkt_flg & PACKET_FLAG_VLAN_INS) {
  1781. u16 vlan_tag = (rrd->vlan_tag >> 4) |
  1782. ((rrd->vlan_tag & 7) << 13) |
  1783. ((rrd->vlan_tag & 8) << 9);
  1784. __vlan_hwaccel_put_tag(skb, vlan_tag);
  1785. }
  1786. netif_rx(skb);
  1787. /* let protocol layer free skb */
  1788. buffer_info->skb = NULL;
  1789. buffer_info->alloced = 0;
  1790. rrd->xsz.valid = 0;
  1791. }
  1792. atomic_set(&rrd_ring->next_to_clean, rrd_next_to_clean);
  1793. atl1_alloc_rx_buffers(adapter);
  1794. /* update mailbox ? */
  1795. if (count) {
  1796. u32 tpd_next_to_use;
  1797. u32 rfd_next_to_use;
  1798. spin_lock(&adapter->mb_lock);
  1799. tpd_next_to_use = atomic_read(&adapter->tpd_ring.next_to_use);
  1800. rfd_next_to_use =
  1801. atomic_read(&adapter->rfd_ring.next_to_use);
  1802. rrd_next_to_clean =
  1803. atomic_read(&adapter->rrd_ring.next_to_clean);
  1804. value = ((rfd_next_to_use & MB_RFD_PROD_INDX_MASK) <<
  1805. MB_RFD_PROD_INDX_SHIFT) |
  1806. ((rrd_next_to_clean & MB_RRD_CONS_INDX_MASK) <<
  1807. MB_RRD_CONS_INDX_SHIFT) |
  1808. ((tpd_next_to_use & MB_TPD_PROD_INDX_MASK) <<
  1809. MB_TPD_PROD_INDX_SHIFT);
  1810. iowrite32(value, adapter->hw.hw_addr + REG_MAILBOX);
  1811. spin_unlock(&adapter->mb_lock);
  1812. }
  1813. }
  1814. static void atl1_intr_tx(struct atl1_adapter *adapter)
  1815. {
  1816. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  1817. struct atl1_buffer *buffer_info;
  1818. u16 sw_tpd_next_to_clean;
  1819. u16 cmb_tpd_next_to_clean;
  1820. sw_tpd_next_to_clean = atomic_read(&tpd_ring->next_to_clean);
  1821. cmb_tpd_next_to_clean = le16_to_cpu(adapter->cmb.cmb->tpd_cons_idx);
  1822. while (cmb_tpd_next_to_clean != sw_tpd_next_to_clean) {
  1823. buffer_info = &tpd_ring->buffer_info[sw_tpd_next_to_clean];
  1824. if (buffer_info->dma) {
  1825. pci_unmap_page(adapter->pdev, buffer_info->dma,
  1826. buffer_info->length, PCI_DMA_TODEVICE);
  1827. buffer_info->dma = 0;
  1828. }
  1829. if (buffer_info->skb) {
  1830. dev_kfree_skb_irq(buffer_info->skb);
  1831. buffer_info->skb = NULL;
  1832. }
  1833. if (++sw_tpd_next_to_clean == tpd_ring->count)
  1834. sw_tpd_next_to_clean = 0;
  1835. }
  1836. atomic_set(&tpd_ring->next_to_clean, sw_tpd_next_to_clean);
  1837. if (netif_queue_stopped(adapter->netdev) &&
  1838. netif_carrier_ok(adapter->netdev))
  1839. netif_wake_queue(adapter->netdev);
  1840. }
  1841. static u16 atl1_tpd_avail(struct atl1_tpd_ring *tpd_ring)
  1842. {
  1843. u16 next_to_clean = atomic_read(&tpd_ring->next_to_clean);
  1844. u16 next_to_use = atomic_read(&tpd_ring->next_to_use);
  1845. return (next_to_clean > next_to_use) ?
  1846. next_to_clean - next_to_use - 1 :
  1847. tpd_ring->count + next_to_clean - next_to_use - 1;
  1848. }
  1849. static int atl1_tso(struct atl1_adapter *adapter, struct sk_buff *skb,
  1850. struct tx_packet_desc *ptpd)
  1851. {
  1852. u8 hdr_len, ip_off;
  1853. u32 real_len;
  1854. int err;
  1855. if (skb_shinfo(skb)->gso_size) {
  1856. if (skb_header_cloned(skb)) {
  1857. err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
  1858. if (unlikely(err))
  1859. return -1;
  1860. }
  1861. if (skb->protocol == htons(ETH_P_IP)) {
  1862. struct iphdr *iph = ip_hdr(skb);
  1863. real_len = (((unsigned char *)iph - skb->data) +
  1864. ntohs(iph->tot_len));
  1865. if (real_len < skb->len)
  1866. pskb_trim(skb, real_len);
  1867. hdr_len = (skb_transport_offset(skb) + tcp_hdrlen(skb));
  1868. if (skb->len == hdr_len) {
  1869. iph->check = 0;
  1870. tcp_hdr(skb)->check =
  1871. ~csum_tcpudp_magic(iph->saddr,
  1872. iph->daddr, tcp_hdrlen(skb),
  1873. IPPROTO_TCP, 0);
  1874. ptpd->word3 |= (iph->ihl & TPD_IPHL_MASK) <<
  1875. TPD_IPHL_SHIFT;
  1876. ptpd->word3 |= ((tcp_hdrlen(skb) >> 2) &
  1877. TPD_TCPHDRLEN_MASK) <<
  1878. TPD_TCPHDRLEN_SHIFT;
  1879. ptpd->word3 |= 1 << TPD_IP_CSUM_SHIFT;
  1880. ptpd->word3 |= 1 << TPD_TCP_CSUM_SHIFT;
  1881. return 1;
  1882. }
  1883. iph->check = 0;
  1884. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  1885. iph->daddr, 0, IPPROTO_TCP, 0);
  1886. ip_off = (unsigned char *)iph -
  1887. (unsigned char *) skb_network_header(skb);
  1888. if (ip_off == 8) /* 802.3-SNAP frame */
  1889. ptpd->word3 |= 1 << TPD_ETHTYPE_SHIFT;
  1890. else if (ip_off != 0)
  1891. return -2;
  1892. ptpd->word3 |= (iph->ihl & TPD_IPHL_MASK) <<
  1893. TPD_IPHL_SHIFT;
  1894. ptpd->word3 |= ((tcp_hdrlen(skb) >> 2) &
  1895. TPD_TCPHDRLEN_MASK) << TPD_TCPHDRLEN_SHIFT;
  1896. ptpd->word3 |= (skb_shinfo(skb)->gso_size &
  1897. TPD_MSS_MASK) << TPD_MSS_SHIFT;
  1898. ptpd->word3 |= 1 << TPD_SEGMENT_EN_SHIFT;
  1899. return 3;
  1900. }
  1901. }
  1902. return false;
  1903. }
  1904. static int atl1_tx_csum(struct atl1_adapter *adapter, struct sk_buff *skb,
  1905. struct tx_packet_desc *ptpd)
  1906. {
  1907. u8 css, cso;
  1908. if (likely(skb->ip_summed == CHECKSUM_PARTIAL)) {
  1909. css = skb_checksum_start_offset(skb);
  1910. cso = css + (u8) skb->csum_offset;
  1911. if (unlikely(css & 0x1)) {
  1912. /* L1 hardware requires an even number here */
  1913. if (netif_msg_tx_err(adapter))
  1914. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1915. "payload offset not an even number\n");
  1916. return -1;
  1917. }
  1918. ptpd->word3 |= (css & TPD_PLOADOFFSET_MASK) <<
  1919. TPD_PLOADOFFSET_SHIFT;
  1920. ptpd->word3 |= (cso & TPD_CCSUMOFFSET_MASK) <<
  1921. TPD_CCSUMOFFSET_SHIFT;
  1922. ptpd->word3 |= 1 << TPD_CUST_CSUM_EN_SHIFT;
  1923. return true;
  1924. }
  1925. return 0;
  1926. }
  1927. static void atl1_tx_map(struct atl1_adapter *adapter, struct sk_buff *skb,
  1928. struct tx_packet_desc *ptpd)
  1929. {
  1930. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  1931. struct atl1_buffer *buffer_info;
  1932. u16 buf_len = skb->len;
  1933. struct page *page;
  1934. unsigned long offset;
  1935. unsigned int nr_frags;
  1936. unsigned int f;
  1937. int retval;
  1938. u16 next_to_use;
  1939. u16 data_len;
  1940. u8 hdr_len;
  1941. buf_len -= skb->data_len;
  1942. nr_frags = skb_shinfo(skb)->nr_frags;
  1943. next_to_use = atomic_read(&tpd_ring->next_to_use);
  1944. buffer_info = &tpd_ring->buffer_info[next_to_use];
  1945. BUG_ON(buffer_info->skb);
  1946. /* put skb in last TPD */
  1947. buffer_info->skb = NULL;
  1948. retval = (ptpd->word3 >> TPD_SEGMENT_EN_SHIFT) & TPD_SEGMENT_EN_MASK;
  1949. if (retval) {
  1950. /* TSO */
  1951. hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
  1952. buffer_info->length = hdr_len;
  1953. page = virt_to_page(skb->data);
  1954. offset = (unsigned long)skb->data & ~PAGE_MASK;
  1955. buffer_info->dma = pci_map_page(adapter->pdev, page,
  1956. offset, hdr_len,
  1957. PCI_DMA_TODEVICE);
  1958. if (++next_to_use == tpd_ring->count)
  1959. next_to_use = 0;
  1960. if (buf_len > hdr_len) {
  1961. int i, nseg;
  1962. data_len = buf_len - hdr_len;
  1963. nseg = (data_len + ATL1_MAX_TX_BUF_LEN - 1) /
  1964. ATL1_MAX_TX_BUF_LEN;
  1965. for (i = 0; i < nseg; i++) {
  1966. buffer_info =
  1967. &tpd_ring->buffer_info[next_to_use];
  1968. buffer_info->skb = NULL;
  1969. buffer_info->length =
  1970. (ATL1_MAX_TX_BUF_LEN >=
  1971. data_len) ? ATL1_MAX_TX_BUF_LEN : data_len;
  1972. data_len -= buffer_info->length;
  1973. page = virt_to_page(skb->data +
  1974. (hdr_len + i * ATL1_MAX_TX_BUF_LEN));
  1975. offset = (unsigned long)(skb->data +
  1976. (hdr_len + i * ATL1_MAX_TX_BUF_LEN)) &
  1977. ~PAGE_MASK;
  1978. buffer_info->dma = pci_map_page(adapter->pdev,
  1979. page, offset, buffer_info->length,
  1980. PCI_DMA_TODEVICE);
  1981. if (++next_to_use == tpd_ring->count)
  1982. next_to_use = 0;
  1983. }
  1984. }
  1985. } else {
  1986. /* not TSO */
  1987. buffer_info->length = buf_len;
  1988. page = virt_to_page(skb->data);
  1989. offset = (unsigned long)skb->data & ~PAGE_MASK;
  1990. buffer_info->dma = pci_map_page(adapter->pdev, page,
  1991. offset, buf_len, PCI_DMA_TODEVICE);
  1992. if (++next_to_use == tpd_ring->count)
  1993. next_to_use = 0;
  1994. }
  1995. for (f = 0; f < nr_frags; f++) {
  1996. const struct skb_frag_struct *frag;
  1997. u16 i, nseg;
  1998. frag = &skb_shinfo(skb)->frags[f];
  1999. buf_len = skb_frag_size(frag);
  2000. nseg = (buf_len + ATL1_MAX_TX_BUF_LEN - 1) /
  2001. ATL1_MAX_TX_BUF_LEN;
  2002. for (i = 0; i < nseg; i++) {
  2003. buffer_info = &tpd_ring->buffer_info[next_to_use];
  2004. BUG_ON(buffer_info->skb);
  2005. buffer_info->skb = NULL;
  2006. buffer_info->length = (buf_len > ATL1_MAX_TX_BUF_LEN) ?
  2007. ATL1_MAX_TX_BUF_LEN : buf_len;
  2008. buf_len -= buffer_info->length;
  2009. buffer_info->dma = skb_frag_dma_map(&adapter->pdev->dev,
  2010. frag, i * ATL1_MAX_TX_BUF_LEN,
  2011. buffer_info->length, DMA_TO_DEVICE);
  2012. if (++next_to_use == tpd_ring->count)
  2013. next_to_use = 0;
  2014. }
  2015. }
  2016. /* last tpd's buffer-info */
  2017. buffer_info->skb = skb;
  2018. }
  2019. static void atl1_tx_queue(struct atl1_adapter *adapter, u16 count,
  2020. struct tx_packet_desc *ptpd)
  2021. {
  2022. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  2023. struct atl1_buffer *buffer_info;
  2024. struct tx_packet_desc *tpd;
  2025. u16 j;
  2026. u32 val;
  2027. u16 next_to_use = (u16) atomic_read(&tpd_ring->next_to_use);
  2028. for (j = 0; j < count; j++) {
  2029. buffer_info = &tpd_ring->buffer_info[next_to_use];
  2030. tpd = ATL1_TPD_DESC(&adapter->tpd_ring, next_to_use);
  2031. if (tpd != ptpd)
  2032. memcpy(tpd, ptpd, sizeof(struct tx_packet_desc));
  2033. tpd->buffer_addr = cpu_to_le64(buffer_info->dma);
  2034. tpd->word2 &= ~(TPD_BUFLEN_MASK << TPD_BUFLEN_SHIFT);
  2035. tpd->word2 |= (cpu_to_le16(buffer_info->length) &
  2036. TPD_BUFLEN_MASK) << TPD_BUFLEN_SHIFT;
  2037. /*
  2038. * if this is the first packet in a TSO chain, set
  2039. * TPD_HDRFLAG, otherwise, clear it.
  2040. */
  2041. val = (tpd->word3 >> TPD_SEGMENT_EN_SHIFT) &
  2042. TPD_SEGMENT_EN_MASK;
  2043. if (val) {
  2044. if (!j)
  2045. tpd->word3 |= 1 << TPD_HDRFLAG_SHIFT;
  2046. else
  2047. tpd->word3 &= ~(1 << TPD_HDRFLAG_SHIFT);
  2048. }
  2049. if (j == (count - 1))
  2050. tpd->word3 |= 1 << TPD_EOP_SHIFT;
  2051. if (++next_to_use == tpd_ring->count)
  2052. next_to_use = 0;
  2053. }
  2054. /*
  2055. * Force memory writes to complete before letting h/w
  2056. * know there are new descriptors to fetch. (Only
  2057. * applicable for weak-ordered memory model archs,
  2058. * such as IA-64).
  2059. */
  2060. wmb();
  2061. atomic_set(&tpd_ring->next_to_use, next_to_use);
  2062. }
  2063. static netdev_tx_t atl1_xmit_frame(struct sk_buff *skb,
  2064. struct net_device *netdev)
  2065. {
  2066. struct atl1_adapter *adapter = netdev_priv(netdev);
  2067. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  2068. int len;
  2069. int tso;
  2070. int count = 1;
  2071. int ret_val;
  2072. struct tx_packet_desc *ptpd;
  2073. u16 vlan_tag;
  2074. unsigned int nr_frags = 0;
  2075. unsigned int mss = 0;
  2076. unsigned int f;
  2077. unsigned int proto_hdr_len;
  2078. len = skb_headlen(skb);
  2079. if (unlikely(skb->len <= 0)) {
  2080. dev_kfree_skb_any(skb);
  2081. return NETDEV_TX_OK;
  2082. }
  2083. nr_frags = skb_shinfo(skb)->nr_frags;
  2084. for (f = 0; f < nr_frags; f++) {
  2085. unsigned int f_size = skb_frag_size(&skb_shinfo(skb)->frags[f]);
  2086. count += (f_size + ATL1_MAX_TX_BUF_LEN - 1) /
  2087. ATL1_MAX_TX_BUF_LEN;
  2088. }
  2089. mss = skb_shinfo(skb)->gso_size;
  2090. if (mss) {
  2091. if (skb->protocol == htons(ETH_P_IP)) {
  2092. proto_hdr_len = (skb_transport_offset(skb) +
  2093. tcp_hdrlen(skb));
  2094. if (unlikely(proto_hdr_len > len)) {
  2095. dev_kfree_skb_any(skb);
  2096. return NETDEV_TX_OK;
  2097. }
  2098. /* need additional TPD ? */
  2099. if (proto_hdr_len != len)
  2100. count += (len - proto_hdr_len +
  2101. ATL1_MAX_TX_BUF_LEN - 1) /
  2102. ATL1_MAX_TX_BUF_LEN;
  2103. }
  2104. }
  2105. if (atl1_tpd_avail(&adapter->tpd_ring) < count) {
  2106. /* not enough descriptors */
  2107. netif_stop_queue(netdev);
  2108. if (netif_msg_tx_queued(adapter))
  2109. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  2110. "tx busy\n");
  2111. return NETDEV_TX_BUSY;
  2112. }
  2113. ptpd = ATL1_TPD_DESC(tpd_ring,
  2114. (u16) atomic_read(&tpd_ring->next_to_use));
  2115. memset(ptpd, 0, sizeof(struct tx_packet_desc));
  2116. if (vlan_tx_tag_present(skb)) {
  2117. vlan_tag = vlan_tx_tag_get(skb);
  2118. vlan_tag = (vlan_tag << 4) | (vlan_tag >> 13) |
  2119. ((vlan_tag >> 9) & 0x8);
  2120. ptpd->word3 |= 1 << TPD_INS_VL_TAG_SHIFT;
  2121. ptpd->word2 |= (vlan_tag & TPD_VLANTAG_MASK) <<
  2122. TPD_VLANTAG_SHIFT;
  2123. }
  2124. tso = atl1_tso(adapter, skb, ptpd);
  2125. if (tso < 0) {
  2126. dev_kfree_skb_any(skb);
  2127. return NETDEV_TX_OK;
  2128. }
  2129. if (!tso) {
  2130. ret_val = atl1_tx_csum(adapter, skb, ptpd);
  2131. if (ret_val < 0) {
  2132. dev_kfree_skb_any(skb);
  2133. return NETDEV_TX_OK;
  2134. }
  2135. }
  2136. atl1_tx_map(adapter, skb, ptpd);
  2137. atl1_tx_queue(adapter, count, ptpd);
  2138. atl1_update_mailbox(adapter);
  2139. mmiowb();
  2140. return NETDEV_TX_OK;
  2141. }
  2142. /*
  2143. * atl1_intr - Interrupt Handler
  2144. * @irq: interrupt number
  2145. * @data: pointer to a network interface device structure
  2146. * @pt_regs: CPU registers structure
  2147. */
  2148. static irqreturn_t atl1_intr(int irq, void *data)
  2149. {
  2150. struct atl1_adapter *adapter = netdev_priv(data);
  2151. u32 status;
  2152. int max_ints = 10;
  2153. status = adapter->cmb.cmb->int_stats;
  2154. if (!status)
  2155. return IRQ_NONE;
  2156. do {
  2157. /* clear CMB interrupt status at once */
  2158. adapter->cmb.cmb->int_stats = 0;
  2159. if (status & ISR_GPHY) /* clear phy status */
  2160. atlx_clear_phy_int(adapter);
  2161. /* clear ISR status, and Enable CMB DMA/Disable Interrupt */
  2162. iowrite32(status | ISR_DIS_INT, adapter->hw.hw_addr + REG_ISR);
  2163. /* check if SMB intr */
  2164. if (status & ISR_SMB)
  2165. atl1_inc_smb(adapter);
  2166. /* check if PCIE PHY Link down */
  2167. if (status & ISR_PHY_LINKDOWN) {
  2168. if (netif_msg_intr(adapter))
  2169. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  2170. "pcie phy link down %x\n", status);
  2171. if (netif_running(adapter->netdev)) { /* reset MAC */
  2172. iowrite32(0, adapter->hw.hw_addr + REG_IMR);
  2173. schedule_work(&adapter->reset_dev_task);
  2174. return IRQ_HANDLED;
  2175. }
  2176. }
  2177. /* check if DMA read/write error ? */
  2178. if (status & (ISR_DMAR_TO_RST | ISR_DMAW_TO_RST)) {
  2179. if (netif_msg_intr(adapter))
  2180. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  2181. "pcie DMA r/w error (status = 0x%x)\n",
  2182. status);
  2183. iowrite32(0, adapter->hw.hw_addr + REG_IMR);
  2184. schedule_work(&adapter->reset_dev_task);
  2185. return IRQ_HANDLED;
  2186. }
  2187. /* link event */
  2188. if (status & ISR_GPHY) {
  2189. adapter->soft_stats.tx_carrier_errors++;
  2190. atl1_check_for_link(adapter);
  2191. }
  2192. /* transmit event */
  2193. if (status & ISR_CMB_TX)
  2194. atl1_intr_tx(adapter);
  2195. /* rx exception */
  2196. if (unlikely(status & (ISR_RXF_OV | ISR_RFD_UNRUN |
  2197. ISR_RRD_OV | ISR_HOST_RFD_UNRUN |
  2198. ISR_HOST_RRD_OV | ISR_CMB_RX))) {
  2199. if (status & (ISR_RXF_OV | ISR_RFD_UNRUN |
  2200. ISR_RRD_OV | ISR_HOST_RFD_UNRUN |
  2201. ISR_HOST_RRD_OV))
  2202. if (netif_msg_intr(adapter))
  2203. dev_printk(KERN_DEBUG,
  2204. &adapter->pdev->dev,
  2205. "rx exception, ISR = 0x%x\n",
  2206. status);
  2207. atl1_intr_rx(adapter);
  2208. }
  2209. if (--max_ints < 0)
  2210. break;
  2211. } while ((status = adapter->cmb.cmb->int_stats));
  2212. /* re-enable Interrupt */
  2213. iowrite32(ISR_DIS_SMB | ISR_DIS_DMA, adapter->hw.hw_addr + REG_ISR);
  2214. return IRQ_HANDLED;
  2215. }
  2216. /*
  2217. * atl1_phy_config - Timer Call-back
  2218. * @data: pointer to netdev cast into an unsigned long
  2219. */
  2220. static void atl1_phy_config(unsigned long data)
  2221. {
  2222. struct atl1_adapter *adapter = (struct atl1_adapter *)data;
  2223. struct atl1_hw *hw = &adapter->hw;
  2224. unsigned long flags;
  2225. spin_lock_irqsave(&adapter->lock, flags);
  2226. adapter->phy_timer_pending = false;
  2227. atl1_write_phy_reg(hw, MII_ADVERTISE, hw->mii_autoneg_adv_reg);
  2228. atl1_write_phy_reg(hw, MII_ATLX_CR, hw->mii_1000t_ctrl_reg);
  2229. atl1_write_phy_reg(hw, MII_BMCR, MII_CR_RESET | MII_CR_AUTO_NEG_EN);
  2230. spin_unlock_irqrestore(&adapter->lock, flags);
  2231. }
  2232. /*
  2233. * Orphaned vendor comment left intact here:
  2234. * <vendor comment>
  2235. * If TPD Buffer size equal to 0, PCIE DMAR_TO_INT
  2236. * will assert. We do soft reset <0x1400=1> according
  2237. * with the SPEC. BUT, it seemes that PCIE or DMA
  2238. * state-machine will not be reset. DMAR_TO_INT will
  2239. * assert again and again.
  2240. * </vendor comment>
  2241. */
  2242. static int atl1_reset(struct atl1_adapter *adapter)
  2243. {
  2244. int ret;
  2245. ret = atl1_reset_hw(&adapter->hw);
  2246. if (ret)
  2247. return ret;
  2248. return atl1_init_hw(&adapter->hw);
  2249. }
  2250. static s32 atl1_up(struct atl1_adapter *adapter)
  2251. {
  2252. struct net_device *netdev = adapter->netdev;
  2253. int err;
  2254. int irq_flags = 0;
  2255. /* hardware has been reset, we need to reload some things */
  2256. atlx_set_multi(netdev);
  2257. atl1_init_ring_ptrs(adapter);
  2258. atlx_restore_vlan(adapter);
  2259. err = atl1_alloc_rx_buffers(adapter);
  2260. if (unlikely(!err))
  2261. /* no RX BUFFER allocated */
  2262. return -ENOMEM;
  2263. if (unlikely(atl1_configure(adapter))) {
  2264. err = -EIO;
  2265. goto err_up;
  2266. }
  2267. err = pci_enable_msi(adapter->pdev);
  2268. if (err) {
  2269. if (netif_msg_ifup(adapter))
  2270. dev_info(&adapter->pdev->dev,
  2271. "Unable to enable MSI: %d\n", err);
  2272. irq_flags |= IRQF_SHARED;
  2273. }
  2274. err = request_irq(adapter->pdev->irq, atl1_intr, irq_flags,
  2275. netdev->name, netdev);
  2276. if (unlikely(err))
  2277. goto err_up;
  2278. atlx_irq_enable(adapter);
  2279. atl1_check_link(adapter);
  2280. netif_start_queue(netdev);
  2281. return 0;
  2282. err_up:
  2283. pci_disable_msi(adapter->pdev);
  2284. /* free rx_buffers */
  2285. atl1_clean_rx_ring(adapter);
  2286. return err;
  2287. }
  2288. static void atl1_down(struct atl1_adapter *adapter)
  2289. {
  2290. struct net_device *netdev = adapter->netdev;
  2291. netif_stop_queue(netdev);
  2292. del_timer_sync(&adapter->phy_config_timer);
  2293. adapter->phy_timer_pending = false;
  2294. atlx_irq_disable(adapter);
  2295. free_irq(adapter->pdev->irq, netdev);
  2296. pci_disable_msi(adapter->pdev);
  2297. atl1_reset_hw(&adapter->hw);
  2298. adapter->cmb.cmb->int_stats = 0;
  2299. adapter->link_speed = SPEED_0;
  2300. adapter->link_duplex = -1;
  2301. netif_carrier_off(netdev);
  2302. atl1_clean_tx_ring(adapter);
  2303. atl1_clean_rx_ring(adapter);
  2304. }
  2305. static void atl1_reset_dev_task(struct work_struct *work)
  2306. {
  2307. struct atl1_adapter *adapter =
  2308. container_of(work, struct atl1_adapter, reset_dev_task);
  2309. struct net_device *netdev = adapter->netdev;
  2310. netif_device_detach(netdev);
  2311. atl1_down(adapter);
  2312. atl1_up(adapter);
  2313. netif_device_attach(netdev);
  2314. }
  2315. /*
  2316. * atl1_change_mtu - Change the Maximum Transfer Unit
  2317. * @netdev: network interface device structure
  2318. * @new_mtu: new value for maximum frame size
  2319. *
  2320. * Returns 0 on success, negative on failure
  2321. */
  2322. static int atl1_change_mtu(struct net_device *netdev, int new_mtu)
  2323. {
  2324. struct atl1_adapter *adapter = netdev_priv(netdev);
  2325. int old_mtu = netdev->mtu;
  2326. int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN;
  2327. if ((max_frame < ETH_ZLEN + ETH_FCS_LEN) ||
  2328. (max_frame > MAX_JUMBO_FRAME_SIZE)) {
  2329. if (netif_msg_link(adapter))
  2330. dev_warn(&adapter->pdev->dev, "invalid MTU setting\n");
  2331. return -EINVAL;
  2332. }
  2333. adapter->hw.max_frame_size = max_frame;
  2334. adapter->hw.tx_jumbo_task_th = (max_frame + 7) >> 3;
  2335. adapter->rx_buffer_len = (max_frame + 7) & ~7;
  2336. adapter->hw.rx_jumbo_th = adapter->rx_buffer_len / 8;
  2337. netdev->mtu = new_mtu;
  2338. if ((old_mtu != new_mtu) && netif_running(netdev)) {
  2339. atl1_down(adapter);
  2340. atl1_up(adapter);
  2341. }
  2342. return 0;
  2343. }
  2344. /*
  2345. * atl1_open - Called when a network interface is made active
  2346. * @netdev: network interface device structure
  2347. *
  2348. * Returns 0 on success, negative value on failure
  2349. *
  2350. * The open entry point is called when a network interface is made
  2351. * active by the system (IFF_UP). At this point all resources needed
  2352. * for transmit and receive operations are allocated, the interrupt
  2353. * handler is registered with the OS, the watchdog timer is started,
  2354. * and the stack is notified that the interface is ready.
  2355. */
  2356. static int atl1_open(struct net_device *netdev)
  2357. {
  2358. struct atl1_adapter *adapter = netdev_priv(netdev);
  2359. int err;
  2360. netif_carrier_off(netdev);
  2361. /* allocate transmit descriptors */
  2362. err = atl1_setup_ring_resources(adapter);
  2363. if (err)
  2364. return err;
  2365. err = atl1_up(adapter);
  2366. if (err)
  2367. goto err_up;
  2368. return 0;
  2369. err_up:
  2370. atl1_reset(adapter);
  2371. return err;
  2372. }
  2373. /*
  2374. * atl1_close - Disables a network interface
  2375. * @netdev: network interface device structure
  2376. *
  2377. * Returns 0, this is not allowed to fail
  2378. *
  2379. * The close entry point is called when an interface is de-activated
  2380. * by the OS. The hardware is still under the drivers control, but
  2381. * needs to be disabled. A global MAC reset is issued to stop the
  2382. * hardware, and all transmit and receive resources are freed.
  2383. */
  2384. static int atl1_close(struct net_device *netdev)
  2385. {
  2386. struct atl1_adapter *adapter = netdev_priv(netdev);
  2387. atl1_down(adapter);
  2388. atl1_free_ring_resources(adapter);
  2389. return 0;
  2390. }
  2391. #ifdef CONFIG_PM
  2392. static int atl1_suspend(struct device *dev)
  2393. {
  2394. struct pci_dev *pdev = to_pci_dev(dev);
  2395. struct net_device *netdev = pci_get_drvdata(pdev);
  2396. struct atl1_adapter *adapter = netdev_priv(netdev);
  2397. struct atl1_hw *hw = &adapter->hw;
  2398. u32 ctrl = 0;
  2399. u32 wufc = adapter->wol;
  2400. u32 val;
  2401. u16 speed;
  2402. u16 duplex;
  2403. netif_device_detach(netdev);
  2404. if (netif_running(netdev))
  2405. atl1_down(adapter);
  2406. atl1_read_phy_reg(hw, MII_BMSR, (u16 *) & ctrl);
  2407. atl1_read_phy_reg(hw, MII_BMSR, (u16 *) & ctrl);
  2408. val = ctrl & BMSR_LSTATUS;
  2409. if (val)
  2410. wufc &= ~ATLX_WUFC_LNKC;
  2411. if (!wufc)
  2412. goto disable_wol;
  2413. if (val) {
  2414. val = atl1_get_speed_and_duplex(hw, &speed, &duplex);
  2415. if (val) {
  2416. if (netif_msg_ifdown(adapter))
  2417. dev_printk(KERN_DEBUG, &pdev->dev,
  2418. "error getting speed/duplex\n");
  2419. goto disable_wol;
  2420. }
  2421. ctrl = 0;
  2422. /* enable magic packet WOL */
  2423. if (wufc & ATLX_WUFC_MAG)
  2424. ctrl |= (WOL_MAGIC_EN | WOL_MAGIC_PME_EN);
  2425. iowrite32(ctrl, hw->hw_addr + REG_WOL_CTRL);
  2426. ioread32(hw->hw_addr + REG_WOL_CTRL);
  2427. /* configure the mac */
  2428. ctrl = MAC_CTRL_RX_EN;
  2429. ctrl |= ((u32)((speed == SPEED_1000) ? MAC_CTRL_SPEED_1000 :
  2430. MAC_CTRL_SPEED_10_100) << MAC_CTRL_SPEED_SHIFT);
  2431. if (duplex == FULL_DUPLEX)
  2432. ctrl |= MAC_CTRL_DUPLX;
  2433. ctrl |= (((u32)adapter->hw.preamble_len &
  2434. MAC_CTRL_PRMLEN_MASK) << MAC_CTRL_PRMLEN_SHIFT);
  2435. __atlx_vlan_mode(netdev->features, &ctrl);
  2436. if (wufc & ATLX_WUFC_MAG)
  2437. ctrl |= MAC_CTRL_BC_EN;
  2438. iowrite32(ctrl, hw->hw_addr + REG_MAC_CTRL);
  2439. ioread32(hw->hw_addr + REG_MAC_CTRL);
  2440. /* poke the PHY */
  2441. ctrl = ioread32(hw->hw_addr + REG_PCIE_PHYMISC);
  2442. ctrl |= PCIE_PHYMISC_FORCE_RCV_DET;
  2443. iowrite32(ctrl, hw->hw_addr + REG_PCIE_PHYMISC);
  2444. ioread32(hw->hw_addr + REG_PCIE_PHYMISC);
  2445. } else {
  2446. ctrl |= (WOL_LINK_CHG_EN | WOL_LINK_CHG_PME_EN);
  2447. iowrite32(ctrl, hw->hw_addr + REG_WOL_CTRL);
  2448. ioread32(hw->hw_addr + REG_WOL_CTRL);
  2449. iowrite32(0, hw->hw_addr + REG_MAC_CTRL);
  2450. ioread32(hw->hw_addr + REG_MAC_CTRL);
  2451. hw->phy_configured = false;
  2452. }
  2453. return 0;
  2454. disable_wol:
  2455. iowrite32(0, hw->hw_addr + REG_WOL_CTRL);
  2456. ioread32(hw->hw_addr + REG_WOL_CTRL);
  2457. ctrl = ioread32(hw->hw_addr + REG_PCIE_PHYMISC);
  2458. ctrl |= PCIE_PHYMISC_FORCE_RCV_DET;
  2459. iowrite32(ctrl, hw->hw_addr + REG_PCIE_PHYMISC);
  2460. ioread32(hw->hw_addr + REG_PCIE_PHYMISC);
  2461. hw->phy_configured = false;
  2462. return 0;
  2463. }
  2464. static int atl1_resume(struct device *dev)
  2465. {
  2466. struct pci_dev *pdev = to_pci_dev(dev);
  2467. struct net_device *netdev = pci_get_drvdata(pdev);
  2468. struct atl1_adapter *adapter = netdev_priv(netdev);
  2469. iowrite32(0, adapter->hw.hw_addr + REG_WOL_CTRL);
  2470. atl1_reset_hw(&adapter->hw);
  2471. if (netif_running(netdev)) {
  2472. adapter->cmb.cmb->int_stats = 0;
  2473. atl1_up(adapter);
  2474. }
  2475. netif_device_attach(netdev);
  2476. return 0;
  2477. }
  2478. static SIMPLE_DEV_PM_OPS(atl1_pm_ops, atl1_suspend, atl1_resume);
  2479. #define ATL1_PM_OPS (&atl1_pm_ops)
  2480. #else
  2481. static int atl1_suspend(struct device *dev) { return 0; }
  2482. #define ATL1_PM_OPS NULL
  2483. #endif
  2484. static void atl1_shutdown(struct pci_dev *pdev)
  2485. {
  2486. struct net_device *netdev = pci_get_drvdata(pdev);
  2487. struct atl1_adapter *adapter = netdev_priv(netdev);
  2488. atl1_suspend(&pdev->dev);
  2489. pci_wake_from_d3(pdev, adapter->wol);
  2490. pci_set_power_state(pdev, PCI_D3hot);
  2491. }
  2492. #ifdef CONFIG_NET_POLL_CONTROLLER
  2493. static void atl1_poll_controller(struct net_device *netdev)
  2494. {
  2495. disable_irq(netdev->irq);
  2496. atl1_intr(netdev->irq, netdev);
  2497. enable_irq(netdev->irq);
  2498. }
  2499. #endif
  2500. static const struct net_device_ops atl1_netdev_ops = {
  2501. .ndo_open = atl1_open,
  2502. .ndo_stop = atl1_close,
  2503. .ndo_start_xmit = atl1_xmit_frame,
  2504. .ndo_set_rx_mode = atlx_set_multi,
  2505. .ndo_validate_addr = eth_validate_addr,
  2506. .ndo_set_mac_address = atl1_set_mac,
  2507. .ndo_change_mtu = atl1_change_mtu,
  2508. .ndo_fix_features = atlx_fix_features,
  2509. .ndo_set_features = atlx_set_features,
  2510. .ndo_do_ioctl = atlx_ioctl,
  2511. .ndo_tx_timeout = atlx_tx_timeout,
  2512. #ifdef CONFIG_NET_POLL_CONTROLLER
  2513. .ndo_poll_controller = atl1_poll_controller,
  2514. #endif
  2515. };
  2516. /*
  2517. * atl1_probe - Device Initialization Routine
  2518. * @pdev: PCI device information struct
  2519. * @ent: entry in atl1_pci_tbl
  2520. *
  2521. * Returns 0 on success, negative on failure
  2522. *
  2523. * atl1_probe initializes an adapter identified by a pci_dev structure.
  2524. * The OS initialization, configuring of the adapter private structure,
  2525. * and a hardware reset occur.
  2526. */
  2527. static int __devinit atl1_probe(struct pci_dev *pdev,
  2528. const struct pci_device_id *ent)
  2529. {
  2530. struct net_device *netdev;
  2531. struct atl1_adapter *adapter;
  2532. static int cards_found = 0;
  2533. int err;
  2534. err = pci_enable_device(pdev);
  2535. if (err)
  2536. return err;
  2537. /*
  2538. * The atl1 chip can DMA to 64-bit addresses, but it uses a single
  2539. * shared register for the high 32 bits, so only a single, aligned,
  2540. * 4 GB physical address range can be used at a time.
  2541. *
  2542. * Supporting 64-bit DMA on this hardware is more trouble than it's
  2543. * worth. It is far easier to limit to 32-bit DMA than update
  2544. * various kernel subsystems to support the mechanics required by a
  2545. * fixed-high-32-bit system.
  2546. */
  2547. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  2548. if (err) {
  2549. dev_err(&pdev->dev, "no usable DMA configuration\n");
  2550. goto err_dma;
  2551. }
  2552. /*
  2553. * Mark all PCI regions associated with PCI device
  2554. * pdev as being reserved by owner atl1_driver_name
  2555. */
  2556. err = pci_request_regions(pdev, ATLX_DRIVER_NAME);
  2557. if (err)
  2558. goto err_request_regions;
  2559. /*
  2560. * Enables bus-mastering on the device and calls
  2561. * pcibios_set_master to do the needed arch specific settings
  2562. */
  2563. pci_set_master(pdev);
  2564. netdev = alloc_etherdev(sizeof(struct atl1_adapter));
  2565. if (!netdev) {
  2566. err = -ENOMEM;
  2567. goto err_alloc_etherdev;
  2568. }
  2569. SET_NETDEV_DEV(netdev, &pdev->dev);
  2570. pci_set_drvdata(pdev, netdev);
  2571. adapter = netdev_priv(netdev);
  2572. adapter->netdev = netdev;
  2573. adapter->pdev = pdev;
  2574. adapter->hw.back = adapter;
  2575. adapter->msg_enable = netif_msg_init(debug, atl1_default_msg);
  2576. adapter->hw.hw_addr = pci_iomap(pdev, 0, 0);
  2577. if (!adapter->hw.hw_addr) {
  2578. err = -EIO;
  2579. goto err_pci_iomap;
  2580. }
  2581. /* get device revision number */
  2582. adapter->hw.dev_rev = ioread16(adapter->hw.hw_addr +
  2583. (REG_MASTER_CTRL + 2));
  2584. if (netif_msg_probe(adapter))
  2585. dev_info(&pdev->dev, "version %s\n", ATLX_DRIVER_VERSION);
  2586. /* set default ring resource counts */
  2587. adapter->rfd_ring.count = adapter->rrd_ring.count = ATL1_DEFAULT_RFD;
  2588. adapter->tpd_ring.count = ATL1_DEFAULT_TPD;
  2589. adapter->mii.dev = netdev;
  2590. adapter->mii.mdio_read = mdio_read;
  2591. adapter->mii.mdio_write = mdio_write;
  2592. adapter->mii.phy_id_mask = 0x1f;
  2593. adapter->mii.reg_num_mask = 0x1f;
  2594. netdev->netdev_ops = &atl1_netdev_ops;
  2595. netdev->watchdog_timeo = 5 * HZ;
  2596. netdev->ethtool_ops = &atl1_ethtool_ops;
  2597. adapter->bd_number = cards_found;
  2598. /* setup the private structure */
  2599. err = atl1_sw_init(adapter);
  2600. if (err)
  2601. goto err_common;
  2602. netdev->features = NETIF_F_HW_CSUM;
  2603. netdev->features |= NETIF_F_SG;
  2604. netdev->features |= (NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX);
  2605. netdev->hw_features = NETIF_F_HW_CSUM | NETIF_F_SG | NETIF_F_TSO |
  2606. NETIF_F_HW_VLAN_RX;
  2607. /* is this valid? see atl1_setup_mac_ctrl() */
  2608. netdev->features |= NETIF_F_RXCSUM;
  2609. /*
  2610. * patch for some L1 of old version,
  2611. * the final version of L1 may not need these
  2612. * patches
  2613. */
  2614. /* atl1_pcie_patch(adapter); */
  2615. /* really reset GPHY core */
  2616. iowrite16(0, adapter->hw.hw_addr + REG_PHY_ENABLE);
  2617. /*
  2618. * reset the controller to
  2619. * put the device in a known good starting state
  2620. */
  2621. if (atl1_reset_hw(&adapter->hw)) {
  2622. err = -EIO;
  2623. goto err_common;
  2624. }
  2625. /* copy the MAC address out of the EEPROM */
  2626. if (atl1_read_mac_addr(&adapter->hw)) {
  2627. /* mark random mac */
  2628. netdev->addr_assign_type |= NET_ADDR_RANDOM;
  2629. }
  2630. memcpy(netdev->dev_addr, adapter->hw.mac_addr, netdev->addr_len);
  2631. if (!is_valid_ether_addr(netdev->dev_addr)) {
  2632. err = -EIO;
  2633. goto err_common;
  2634. }
  2635. atl1_check_options(adapter);
  2636. /* pre-init the MAC, and setup link */
  2637. err = atl1_init_hw(&adapter->hw);
  2638. if (err) {
  2639. err = -EIO;
  2640. goto err_common;
  2641. }
  2642. atl1_pcie_patch(adapter);
  2643. /* assume we have no link for now */
  2644. netif_carrier_off(netdev);
  2645. setup_timer(&adapter->phy_config_timer, atl1_phy_config,
  2646. (unsigned long)adapter);
  2647. adapter->phy_timer_pending = false;
  2648. INIT_WORK(&adapter->reset_dev_task, atl1_reset_dev_task);
  2649. INIT_WORK(&adapter->link_chg_task, atlx_link_chg_task);
  2650. err = register_netdev(netdev);
  2651. if (err)
  2652. goto err_common;
  2653. cards_found++;
  2654. atl1_via_workaround(adapter);
  2655. return 0;
  2656. err_common:
  2657. pci_iounmap(pdev, adapter->hw.hw_addr);
  2658. err_pci_iomap:
  2659. free_netdev(netdev);
  2660. err_alloc_etherdev:
  2661. pci_release_regions(pdev);
  2662. err_dma:
  2663. err_request_regions:
  2664. pci_disable_device(pdev);
  2665. return err;
  2666. }
  2667. /*
  2668. * atl1_remove - Device Removal Routine
  2669. * @pdev: PCI device information struct
  2670. *
  2671. * atl1_remove is called by the PCI subsystem to alert the driver
  2672. * that it should release a PCI device. The could be caused by a
  2673. * Hot-Plug event, or because the driver is going to be removed from
  2674. * memory.
  2675. */
  2676. static void __devexit atl1_remove(struct pci_dev *pdev)
  2677. {
  2678. struct net_device *netdev = pci_get_drvdata(pdev);
  2679. struct atl1_adapter *adapter;
  2680. /* Device not available. Return. */
  2681. if (!netdev)
  2682. return;
  2683. adapter = netdev_priv(netdev);
  2684. /*
  2685. * Some atl1 boards lack persistent storage for their MAC, and get it
  2686. * from the BIOS during POST. If we've been messing with the MAC
  2687. * address, we need to save the permanent one.
  2688. */
  2689. if (memcmp(adapter->hw.mac_addr, adapter->hw.perm_mac_addr, ETH_ALEN)) {
  2690. memcpy(adapter->hw.mac_addr, adapter->hw.perm_mac_addr,
  2691. ETH_ALEN);
  2692. atl1_set_mac_addr(&adapter->hw);
  2693. }
  2694. iowrite16(0, adapter->hw.hw_addr + REG_PHY_ENABLE);
  2695. unregister_netdev(netdev);
  2696. pci_iounmap(pdev, adapter->hw.hw_addr);
  2697. pci_release_regions(pdev);
  2698. free_netdev(netdev);
  2699. pci_disable_device(pdev);
  2700. }
  2701. static struct pci_driver atl1_driver = {
  2702. .name = ATLX_DRIVER_NAME,
  2703. .id_table = atl1_pci_tbl,
  2704. .probe = atl1_probe,
  2705. .remove = __devexit_p(atl1_remove),
  2706. .shutdown = atl1_shutdown,
  2707. .driver.pm = ATL1_PM_OPS,
  2708. };
  2709. /*
  2710. * atl1_exit_module - Driver Exit Cleanup Routine
  2711. *
  2712. * atl1_exit_module is called just before the driver is removed
  2713. * from memory.
  2714. */
  2715. static void __exit atl1_exit_module(void)
  2716. {
  2717. pci_unregister_driver(&atl1_driver);
  2718. }
  2719. /*
  2720. * atl1_init_module - Driver Registration Routine
  2721. *
  2722. * atl1_init_module is the first routine called when the driver is
  2723. * loaded. All it does is register with the PCI subsystem.
  2724. */
  2725. static int __init atl1_init_module(void)
  2726. {
  2727. return pci_register_driver(&atl1_driver);
  2728. }
  2729. module_init(atl1_init_module);
  2730. module_exit(atl1_exit_module);
  2731. struct atl1_stats {
  2732. char stat_string[ETH_GSTRING_LEN];
  2733. int sizeof_stat;
  2734. int stat_offset;
  2735. };
  2736. #define ATL1_STAT(m) \
  2737. sizeof(((struct atl1_adapter *)0)->m), offsetof(struct atl1_adapter, m)
  2738. static struct atl1_stats atl1_gstrings_stats[] = {
  2739. {"rx_packets", ATL1_STAT(soft_stats.rx_packets)},
  2740. {"tx_packets", ATL1_STAT(soft_stats.tx_packets)},
  2741. {"rx_bytes", ATL1_STAT(soft_stats.rx_bytes)},
  2742. {"tx_bytes", ATL1_STAT(soft_stats.tx_bytes)},
  2743. {"rx_errors", ATL1_STAT(soft_stats.rx_errors)},
  2744. {"tx_errors", ATL1_STAT(soft_stats.tx_errors)},
  2745. {"multicast", ATL1_STAT(soft_stats.multicast)},
  2746. {"collisions", ATL1_STAT(soft_stats.collisions)},
  2747. {"rx_length_errors", ATL1_STAT(soft_stats.rx_length_errors)},
  2748. {"rx_over_errors", ATL1_STAT(soft_stats.rx_missed_errors)},
  2749. {"rx_crc_errors", ATL1_STAT(soft_stats.rx_crc_errors)},
  2750. {"rx_frame_errors", ATL1_STAT(soft_stats.rx_frame_errors)},
  2751. {"rx_fifo_errors", ATL1_STAT(soft_stats.rx_fifo_errors)},
  2752. {"rx_missed_errors", ATL1_STAT(soft_stats.rx_missed_errors)},
  2753. {"tx_aborted_errors", ATL1_STAT(soft_stats.tx_aborted_errors)},
  2754. {"tx_carrier_errors", ATL1_STAT(soft_stats.tx_carrier_errors)},
  2755. {"tx_fifo_errors", ATL1_STAT(soft_stats.tx_fifo_errors)},
  2756. {"tx_window_errors", ATL1_STAT(soft_stats.tx_window_errors)},
  2757. {"tx_abort_exce_coll", ATL1_STAT(soft_stats.excecol)},
  2758. {"tx_abort_late_coll", ATL1_STAT(soft_stats.latecol)},
  2759. {"tx_deferred_ok", ATL1_STAT(soft_stats.deffer)},
  2760. {"tx_single_coll_ok", ATL1_STAT(soft_stats.scc)},
  2761. {"tx_multi_coll_ok", ATL1_STAT(soft_stats.mcc)},
  2762. {"tx_underun", ATL1_STAT(soft_stats.tx_underun)},
  2763. {"tx_trunc", ATL1_STAT(soft_stats.tx_trunc)},
  2764. {"tx_pause", ATL1_STAT(soft_stats.tx_pause)},
  2765. {"rx_pause", ATL1_STAT(soft_stats.rx_pause)},
  2766. {"rx_rrd_ov", ATL1_STAT(soft_stats.rx_rrd_ov)},
  2767. {"rx_trunc", ATL1_STAT(soft_stats.rx_trunc)}
  2768. };
  2769. static void atl1_get_ethtool_stats(struct net_device *netdev,
  2770. struct ethtool_stats *stats, u64 *data)
  2771. {
  2772. struct atl1_adapter *adapter = netdev_priv(netdev);
  2773. int i;
  2774. char *p;
  2775. for (i = 0; i < ARRAY_SIZE(atl1_gstrings_stats); i++) {
  2776. p = (char *)adapter+atl1_gstrings_stats[i].stat_offset;
  2777. data[i] = (atl1_gstrings_stats[i].sizeof_stat ==
  2778. sizeof(u64)) ? *(u64 *)p : *(u32 *)p;
  2779. }
  2780. }
  2781. static int atl1_get_sset_count(struct net_device *netdev, int sset)
  2782. {
  2783. switch (sset) {
  2784. case ETH_SS_STATS:
  2785. return ARRAY_SIZE(atl1_gstrings_stats);
  2786. default:
  2787. return -EOPNOTSUPP;
  2788. }
  2789. }
  2790. static int atl1_get_settings(struct net_device *netdev,
  2791. struct ethtool_cmd *ecmd)
  2792. {
  2793. struct atl1_adapter *adapter = netdev_priv(netdev);
  2794. struct atl1_hw *hw = &adapter->hw;
  2795. ecmd->supported = (SUPPORTED_10baseT_Half |
  2796. SUPPORTED_10baseT_Full |
  2797. SUPPORTED_100baseT_Half |
  2798. SUPPORTED_100baseT_Full |
  2799. SUPPORTED_1000baseT_Full |
  2800. SUPPORTED_Autoneg | SUPPORTED_TP);
  2801. ecmd->advertising = ADVERTISED_TP;
  2802. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
  2803. hw->media_type == MEDIA_TYPE_1000M_FULL) {
  2804. ecmd->advertising |= ADVERTISED_Autoneg;
  2805. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR) {
  2806. ecmd->advertising |= ADVERTISED_Autoneg;
  2807. ecmd->advertising |=
  2808. (ADVERTISED_10baseT_Half |
  2809. ADVERTISED_10baseT_Full |
  2810. ADVERTISED_100baseT_Half |
  2811. ADVERTISED_100baseT_Full |
  2812. ADVERTISED_1000baseT_Full);
  2813. } else
  2814. ecmd->advertising |= (ADVERTISED_1000baseT_Full);
  2815. }
  2816. ecmd->port = PORT_TP;
  2817. ecmd->phy_address = 0;
  2818. ecmd->transceiver = XCVR_INTERNAL;
  2819. if (netif_carrier_ok(adapter->netdev)) {
  2820. u16 link_speed, link_duplex;
  2821. atl1_get_speed_and_duplex(hw, &link_speed, &link_duplex);
  2822. ethtool_cmd_speed_set(ecmd, link_speed);
  2823. if (link_duplex == FULL_DUPLEX)
  2824. ecmd->duplex = DUPLEX_FULL;
  2825. else
  2826. ecmd->duplex = DUPLEX_HALF;
  2827. } else {
  2828. ethtool_cmd_speed_set(ecmd, -1);
  2829. ecmd->duplex = -1;
  2830. }
  2831. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
  2832. hw->media_type == MEDIA_TYPE_1000M_FULL)
  2833. ecmd->autoneg = AUTONEG_ENABLE;
  2834. else
  2835. ecmd->autoneg = AUTONEG_DISABLE;
  2836. return 0;
  2837. }
  2838. static int atl1_set_settings(struct net_device *netdev,
  2839. struct ethtool_cmd *ecmd)
  2840. {
  2841. struct atl1_adapter *adapter = netdev_priv(netdev);
  2842. struct atl1_hw *hw = &adapter->hw;
  2843. u16 phy_data;
  2844. int ret_val = 0;
  2845. u16 old_media_type = hw->media_type;
  2846. if (netif_running(adapter->netdev)) {
  2847. if (netif_msg_link(adapter))
  2848. dev_dbg(&adapter->pdev->dev,
  2849. "ethtool shutting down adapter\n");
  2850. atl1_down(adapter);
  2851. }
  2852. if (ecmd->autoneg == AUTONEG_ENABLE)
  2853. hw->media_type = MEDIA_TYPE_AUTO_SENSOR;
  2854. else {
  2855. u32 speed = ethtool_cmd_speed(ecmd);
  2856. if (speed == SPEED_1000) {
  2857. if (ecmd->duplex != DUPLEX_FULL) {
  2858. if (netif_msg_link(adapter))
  2859. dev_warn(&adapter->pdev->dev,
  2860. "1000M half is invalid\n");
  2861. ret_val = -EINVAL;
  2862. goto exit_sset;
  2863. }
  2864. hw->media_type = MEDIA_TYPE_1000M_FULL;
  2865. } else if (speed == SPEED_100) {
  2866. if (ecmd->duplex == DUPLEX_FULL)
  2867. hw->media_type = MEDIA_TYPE_100M_FULL;
  2868. else
  2869. hw->media_type = MEDIA_TYPE_100M_HALF;
  2870. } else {
  2871. if (ecmd->duplex == DUPLEX_FULL)
  2872. hw->media_type = MEDIA_TYPE_10M_FULL;
  2873. else
  2874. hw->media_type = MEDIA_TYPE_10M_HALF;
  2875. }
  2876. }
  2877. switch (hw->media_type) {
  2878. case MEDIA_TYPE_AUTO_SENSOR:
  2879. ecmd->advertising =
  2880. ADVERTISED_10baseT_Half |
  2881. ADVERTISED_10baseT_Full |
  2882. ADVERTISED_100baseT_Half |
  2883. ADVERTISED_100baseT_Full |
  2884. ADVERTISED_1000baseT_Full |
  2885. ADVERTISED_Autoneg | ADVERTISED_TP;
  2886. break;
  2887. case MEDIA_TYPE_1000M_FULL:
  2888. ecmd->advertising =
  2889. ADVERTISED_1000baseT_Full |
  2890. ADVERTISED_Autoneg | ADVERTISED_TP;
  2891. break;
  2892. default:
  2893. ecmd->advertising = 0;
  2894. break;
  2895. }
  2896. if (atl1_phy_setup_autoneg_adv(hw)) {
  2897. ret_val = -EINVAL;
  2898. if (netif_msg_link(adapter))
  2899. dev_warn(&adapter->pdev->dev,
  2900. "invalid ethtool speed/duplex setting\n");
  2901. goto exit_sset;
  2902. }
  2903. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
  2904. hw->media_type == MEDIA_TYPE_1000M_FULL)
  2905. phy_data = MII_CR_RESET | MII_CR_AUTO_NEG_EN;
  2906. else {
  2907. switch (hw->media_type) {
  2908. case MEDIA_TYPE_100M_FULL:
  2909. phy_data =
  2910. MII_CR_FULL_DUPLEX | MII_CR_SPEED_100 |
  2911. MII_CR_RESET;
  2912. break;
  2913. case MEDIA_TYPE_100M_HALF:
  2914. phy_data = MII_CR_SPEED_100 | MII_CR_RESET;
  2915. break;
  2916. case MEDIA_TYPE_10M_FULL:
  2917. phy_data =
  2918. MII_CR_FULL_DUPLEX | MII_CR_SPEED_10 | MII_CR_RESET;
  2919. break;
  2920. default:
  2921. /* MEDIA_TYPE_10M_HALF: */
  2922. phy_data = MII_CR_SPEED_10 | MII_CR_RESET;
  2923. break;
  2924. }
  2925. }
  2926. atl1_write_phy_reg(hw, MII_BMCR, phy_data);
  2927. exit_sset:
  2928. if (ret_val)
  2929. hw->media_type = old_media_type;
  2930. if (netif_running(adapter->netdev)) {
  2931. if (netif_msg_link(adapter))
  2932. dev_dbg(&adapter->pdev->dev,
  2933. "ethtool starting adapter\n");
  2934. atl1_up(adapter);
  2935. } else if (!ret_val) {
  2936. if (netif_msg_link(adapter))
  2937. dev_dbg(&adapter->pdev->dev,
  2938. "ethtool resetting adapter\n");
  2939. atl1_reset(adapter);
  2940. }
  2941. return ret_val;
  2942. }
  2943. static void atl1_get_drvinfo(struct net_device *netdev,
  2944. struct ethtool_drvinfo *drvinfo)
  2945. {
  2946. struct atl1_adapter *adapter = netdev_priv(netdev);
  2947. strlcpy(drvinfo->driver, ATLX_DRIVER_NAME, sizeof(drvinfo->driver));
  2948. strlcpy(drvinfo->version, ATLX_DRIVER_VERSION,
  2949. sizeof(drvinfo->version));
  2950. strlcpy(drvinfo->bus_info, pci_name(adapter->pdev),
  2951. sizeof(drvinfo->bus_info));
  2952. drvinfo->eedump_len = ATL1_EEDUMP_LEN;
  2953. }
  2954. static void atl1_get_wol(struct net_device *netdev,
  2955. struct ethtool_wolinfo *wol)
  2956. {
  2957. struct atl1_adapter *adapter = netdev_priv(netdev);
  2958. wol->supported = WAKE_MAGIC;
  2959. wol->wolopts = 0;
  2960. if (adapter->wol & ATLX_WUFC_MAG)
  2961. wol->wolopts |= WAKE_MAGIC;
  2962. }
  2963. static int atl1_set_wol(struct net_device *netdev,
  2964. struct ethtool_wolinfo *wol)
  2965. {
  2966. struct atl1_adapter *adapter = netdev_priv(netdev);
  2967. if (wol->wolopts & (WAKE_PHY | WAKE_UCAST | WAKE_MCAST | WAKE_BCAST |
  2968. WAKE_ARP | WAKE_MAGICSECURE))
  2969. return -EOPNOTSUPP;
  2970. adapter->wol = 0;
  2971. if (wol->wolopts & WAKE_MAGIC)
  2972. adapter->wol |= ATLX_WUFC_MAG;
  2973. device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);
  2974. return 0;
  2975. }
  2976. static u32 atl1_get_msglevel(struct net_device *netdev)
  2977. {
  2978. struct atl1_adapter *adapter = netdev_priv(netdev);
  2979. return adapter->msg_enable;
  2980. }
  2981. static void atl1_set_msglevel(struct net_device *netdev, u32 value)
  2982. {
  2983. struct atl1_adapter *adapter = netdev_priv(netdev);
  2984. adapter->msg_enable = value;
  2985. }
  2986. static int atl1_get_regs_len(struct net_device *netdev)
  2987. {
  2988. return ATL1_REG_COUNT * sizeof(u32);
  2989. }
  2990. static void atl1_get_regs(struct net_device *netdev, struct ethtool_regs *regs,
  2991. void *p)
  2992. {
  2993. struct atl1_adapter *adapter = netdev_priv(netdev);
  2994. struct atl1_hw *hw = &adapter->hw;
  2995. unsigned int i;
  2996. u32 *regbuf = p;
  2997. for (i = 0; i < ATL1_REG_COUNT; i++) {
  2998. /*
  2999. * This switch statement avoids reserved regions
  3000. * of register space.
  3001. */
  3002. switch (i) {
  3003. case 6 ... 9:
  3004. case 14:
  3005. case 29 ... 31:
  3006. case 34 ... 63:
  3007. case 75 ... 127:
  3008. case 136 ... 1023:
  3009. case 1027 ... 1087:
  3010. case 1091 ... 1151:
  3011. case 1194 ... 1195:
  3012. case 1200 ... 1201:
  3013. case 1206 ... 1213:
  3014. case 1216 ... 1279:
  3015. case 1290 ... 1311:
  3016. case 1323 ... 1343:
  3017. case 1358 ... 1359:
  3018. case 1368 ... 1375:
  3019. case 1378 ... 1383:
  3020. case 1388 ... 1391:
  3021. case 1393 ... 1395:
  3022. case 1402 ... 1403:
  3023. case 1410 ... 1471:
  3024. case 1522 ... 1535:
  3025. /* reserved region; don't read it */
  3026. regbuf[i] = 0;
  3027. break;
  3028. default:
  3029. /* unreserved region */
  3030. regbuf[i] = ioread32(hw->hw_addr + (i * sizeof(u32)));
  3031. }
  3032. }
  3033. }
  3034. static void atl1_get_ringparam(struct net_device *netdev,
  3035. struct ethtool_ringparam *ring)
  3036. {
  3037. struct atl1_adapter *adapter = netdev_priv(netdev);
  3038. struct atl1_tpd_ring *txdr = &adapter->tpd_ring;
  3039. struct atl1_rfd_ring *rxdr = &adapter->rfd_ring;
  3040. ring->rx_max_pending = ATL1_MAX_RFD;
  3041. ring->tx_max_pending = ATL1_MAX_TPD;
  3042. ring->rx_pending = rxdr->count;
  3043. ring->tx_pending = txdr->count;
  3044. }
  3045. static int atl1_set_ringparam(struct net_device *netdev,
  3046. struct ethtool_ringparam *ring)
  3047. {
  3048. struct atl1_adapter *adapter = netdev_priv(netdev);
  3049. struct atl1_tpd_ring *tpdr = &adapter->tpd_ring;
  3050. struct atl1_rrd_ring *rrdr = &adapter->rrd_ring;
  3051. struct atl1_rfd_ring *rfdr = &adapter->rfd_ring;
  3052. struct atl1_tpd_ring tpd_old, tpd_new;
  3053. struct atl1_rfd_ring rfd_old, rfd_new;
  3054. struct atl1_rrd_ring rrd_old, rrd_new;
  3055. struct atl1_ring_header rhdr_old, rhdr_new;
  3056. struct atl1_smb smb;
  3057. struct atl1_cmb cmb;
  3058. int err;
  3059. tpd_old = adapter->tpd_ring;
  3060. rfd_old = adapter->rfd_ring;
  3061. rrd_old = adapter->rrd_ring;
  3062. rhdr_old = adapter->ring_header;
  3063. if (netif_running(adapter->netdev))
  3064. atl1_down(adapter);
  3065. rfdr->count = (u16) max(ring->rx_pending, (u32) ATL1_MIN_RFD);
  3066. rfdr->count = rfdr->count > ATL1_MAX_RFD ? ATL1_MAX_RFD :
  3067. rfdr->count;
  3068. rfdr->count = (rfdr->count + 3) & ~3;
  3069. rrdr->count = rfdr->count;
  3070. tpdr->count = (u16) max(ring->tx_pending, (u32) ATL1_MIN_TPD);
  3071. tpdr->count = tpdr->count > ATL1_MAX_TPD ? ATL1_MAX_TPD :
  3072. tpdr->count;
  3073. tpdr->count = (tpdr->count + 3) & ~3;
  3074. if (netif_running(adapter->netdev)) {
  3075. /* try to get new resources before deleting old */
  3076. err = atl1_setup_ring_resources(adapter);
  3077. if (err)
  3078. goto err_setup_ring;
  3079. /*
  3080. * save the new, restore the old in order to free it,
  3081. * then restore the new back again
  3082. */
  3083. rfd_new = adapter->rfd_ring;
  3084. rrd_new = adapter->rrd_ring;
  3085. tpd_new = adapter->tpd_ring;
  3086. rhdr_new = adapter->ring_header;
  3087. adapter->rfd_ring = rfd_old;
  3088. adapter->rrd_ring = rrd_old;
  3089. adapter->tpd_ring = tpd_old;
  3090. adapter->ring_header = rhdr_old;
  3091. /*
  3092. * Save SMB and CMB, since atl1_free_ring_resources
  3093. * will clear them.
  3094. */
  3095. smb = adapter->smb;
  3096. cmb = adapter->cmb;
  3097. atl1_free_ring_resources(adapter);
  3098. adapter->rfd_ring = rfd_new;
  3099. adapter->rrd_ring = rrd_new;
  3100. adapter->tpd_ring = tpd_new;
  3101. adapter->ring_header = rhdr_new;
  3102. adapter->smb = smb;
  3103. adapter->cmb = cmb;
  3104. err = atl1_up(adapter);
  3105. if (err)
  3106. return err;
  3107. }
  3108. return 0;
  3109. err_setup_ring:
  3110. adapter->rfd_ring = rfd_old;
  3111. adapter->rrd_ring = rrd_old;
  3112. adapter->tpd_ring = tpd_old;
  3113. adapter->ring_header = rhdr_old;
  3114. atl1_up(adapter);
  3115. return err;
  3116. }
  3117. static void atl1_get_pauseparam(struct net_device *netdev,
  3118. struct ethtool_pauseparam *epause)
  3119. {
  3120. struct atl1_adapter *adapter = netdev_priv(netdev);
  3121. struct atl1_hw *hw = &adapter->hw;
  3122. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
  3123. hw->media_type == MEDIA_TYPE_1000M_FULL) {
  3124. epause->autoneg = AUTONEG_ENABLE;
  3125. } else {
  3126. epause->autoneg = AUTONEG_DISABLE;
  3127. }
  3128. epause->rx_pause = 1;
  3129. epause->tx_pause = 1;
  3130. }
  3131. static int atl1_set_pauseparam(struct net_device *netdev,
  3132. struct ethtool_pauseparam *epause)
  3133. {
  3134. struct atl1_adapter *adapter = netdev_priv(netdev);
  3135. struct atl1_hw *hw = &adapter->hw;
  3136. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
  3137. hw->media_type == MEDIA_TYPE_1000M_FULL) {
  3138. epause->autoneg = AUTONEG_ENABLE;
  3139. } else {
  3140. epause->autoneg = AUTONEG_DISABLE;
  3141. }
  3142. epause->rx_pause = 1;
  3143. epause->tx_pause = 1;
  3144. return 0;
  3145. }
  3146. static void atl1_get_strings(struct net_device *netdev, u32 stringset,
  3147. u8 *data)
  3148. {
  3149. u8 *p = data;
  3150. int i;
  3151. switch (stringset) {
  3152. case ETH_SS_STATS:
  3153. for (i = 0; i < ARRAY_SIZE(atl1_gstrings_stats); i++) {
  3154. memcpy(p, atl1_gstrings_stats[i].stat_string,
  3155. ETH_GSTRING_LEN);
  3156. p += ETH_GSTRING_LEN;
  3157. }
  3158. break;
  3159. }
  3160. }
  3161. static int atl1_nway_reset(struct net_device *netdev)
  3162. {
  3163. struct atl1_adapter *adapter = netdev_priv(netdev);
  3164. struct atl1_hw *hw = &adapter->hw;
  3165. if (netif_running(netdev)) {
  3166. u16 phy_data;
  3167. atl1_down(adapter);
  3168. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
  3169. hw->media_type == MEDIA_TYPE_1000M_FULL) {
  3170. phy_data = MII_CR_RESET | MII_CR_AUTO_NEG_EN;
  3171. } else {
  3172. switch (hw->media_type) {
  3173. case MEDIA_TYPE_100M_FULL:
  3174. phy_data = MII_CR_FULL_DUPLEX |
  3175. MII_CR_SPEED_100 | MII_CR_RESET;
  3176. break;
  3177. case MEDIA_TYPE_100M_HALF:
  3178. phy_data = MII_CR_SPEED_100 | MII_CR_RESET;
  3179. break;
  3180. case MEDIA_TYPE_10M_FULL:
  3181. phy_data = MII_CR_FULL_DUPLEX |
  3182. MII_CR_SPEED_10 | MII_CR_RESET;
  3183. break;
  3184. default:
  3185. /* MEDIA_TYPE_10M_HALF */
  3186. phy_data = MII_CR_SPEED_10 | MII_CR_RESET;
  3187. }
  3188. }
  3189. atl1_write_phy_reg(hw, MII_BMCR, phy_data);
  3190. atl1_up(adapter);
  3191. }
  3192. return 0;
  3193. }
  3194. static const struct ethtool_ops atl1_ethtool_ops = {
  3195. .get_settings = atl1_get_settings,
  3196. .set_settings = atl1_set_settings,
  3197. .get_drvinfo = atl1_get_drvinfo,
  3198. .get_wol = atl1_get_wol,
  3199. .set_wol = atl1_set_wol,
  3200. .get_msglevel = atl1_get_msglevel,
  3201. .set_msglevel = atl1_set_msglevel,
  3202. .get_regs_len = atl1_get_regs_len,
  3203. .get_regs = atl1_get_regs,
  3204. .get_ringparam = atl1_get_ringparam,
  3205. .set_ringparam = atl1_set_ringparam,
  3206. .get_pauseparam = atl1_get_pauseparam,
  3207. .set_pauseparam = atl1_set_pauseparam,
  3208. .get_link = ethtool_op_get_link,
  3209. .get_strings = atl1_get_strings,
  3210. .nway_reset = atl1_nway_reset,
  3211. .get_ethtool_stats = atl1_get_ethtool_stats,
  3212. .get_sset_count = atl1_get_sset_count,
  3213. };