qib_pcie.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760
  1. /*
  2. * Copyright (c) 2008, 2009 QLogic Corporation. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/pci.h>
  33. #include <linux/io.h>
  34. #include <linux/delay.h>
  35. #include <linux/vmalloc.h>
  36. #include <linux/aer.h>
  37. #include <linux/module.h>
  38. #include "qib.h"
  39. /*
  40. * This file contains PCIe utility routines that are common to the
  41. * various QLogic InfiniPath adapters
  42. */
  43. /*
  44. * Code to adjust PCIe capabilities.
  45. * To minimize the change footprint, we call it
  46. * from qib_pcie_params, which every chip-specific
  47. * file calls, even though this violates some
  48. * expectations of harmlessness.
  49. */
  50. static int qib_tune_pcie_caps(struct qib_devdata *);
  51. static int qib_tune_pcie_coalesce(struct qib_devdata *);
  52. /*
  53. * Do all the common PCIe setup and initialization.
  54. * devdata is not yet allocated, and is not allocated until after this
  55. * routine returns success. Therefore qib_dev_err() can't be used for error
  56. * printing.
  57. */
  58. int qib_pcie_init(struct pci_dev *pdev, const struct pci_device_id *ent)
  59. {
  60. int ret;
  61. ret = pci_enable_device(pdev);
  62. if (ret) {
  63. /*
  64. * This can happen (in theory) iff:
  65. * We did a chip reset, and then failed to reprogram the
  66. * BAR, or the chip reset due to an internal error. We then
  67. * unloaded the driver and reloaded it.
  68. *
  69. * Both reset cases set the BAR back to initial state. For
  70. * the latter case, the AER sticky error bit at offset 0x718
  71. * should be set, but the Linux kernel doesn't yet know
  72. * about that, it appears. If the original BAR was retained
  73. * in the kernel data structures, this may be OK.
  74. */
  75. qib_early_err(&pdev->dev, "pci enable failed: error %d\n",
  76. -ret);
  77. goto done;
  78. }
  79. ret = pci_request_regions(pdev, QIB_DRV_NAME);
  80. if (ret) {
  81. qib_devinfo(pdev, "pci_request_regions fails: err %d\n", -ret);
  82. goto bail;
  83. }
  84. ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
  85. if (ret) {
  86. /*
  87. * If the 64 bit setup fails, try 32 bit. Some systems
  88. * do not setup 64 bit maps on systems with 2GB or less
  89. * memory installed.
  90. */
  91. ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  92. if (ret) {
  93. qib_devinfo(pdev, "Unable to set DMA mask: %d\n", ret);
  94. goto bail;
  95. }
  96. ret = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  97. } else
  98. ret = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
  99. if (ret) {
  100. qib_early_err(&pdev->dev,
  101. "Unable to set DMA consistent mask: %d\n", ret);
  102. goto bail;
  103. }
  104. pci_set_master(pdev);
  105. ret = pci_enable_pcie_error_reporting(pdev);
  106. if (ret) {
  107. qib_early_err(&pdev->dev,
  108. "Unable to enable pcie error reporting: %d\n",
  109. ret);
  110. ret = 0;
  111. }
  112. goto done;
  113. bail:
  114. pci_disable_device(pdev);
  115. pci_release_regions(pdev);
  116. done:
  117. return ret;
  118. }
  119. /*
  120. * Do remaining PCIe setup, once dd is allocated, and save away
  121. * fields required to re-initialize after a chip reset, or for
  122. * various other purposes
  123. */
  124. int qib_pcie_ddinit(struct qib_devdata *dd, struct pci_dev *pdev,
  125. const struct pci_device_id *ent)
  126. {
  127. unsigned long len;
  128. resource_size_t addr;
  129. dd->pcidev = pdev;
  130. pci_set_drvdata(pdev, dd);
  131. addr = pci_resource_start(pdev, 0);
  132. len = pci_resource_len(pdev, 0);
  133. #if defined(__powerpc__)
  134. /* There isn't a generic way to specify writethrough mappings */
  135. dd->kregbase = __ioremap(addr, len, _PAGE_NO_CACHE | _PAGE_WRITETHRU);
  136. #else
  137. dd->kregbase = ioremap_nocache(addr, len);
  138. #endif
  139. if (!dd->kregbase)
  140. return -ENOMEM;
  141. dd->kregend = (u64 __iomem *)((void __iomem *) dd->kregbase + len);
  142. dd->physaddr = addr; /* used for io_remap, etc. */
  143. /*
  144. * Save BARs to rewrite after device reset. Save all 64 bits of
  145. * BAR, just in case.
  146. */
  147. dd->pcibar0 = addr;
  148. dd->pcibar1 = addr >> 32;
  149. dd->deviceid = ent->device; /* save for later use */
  150. dd->vendorid = ent->vendor;
  151. return 0;
  152. }
  153. /*
  154. * Do PCIe cleanup, after chip-specific cleanup, etc. Just prior
  155. * to releasing the dd memory.
  156. * void because none of the core pcie cleanup returns are void
  157. */
  158. void qib_pcie_ddcleanup(struct qib_devdata *dd)
  159. {
  160. u64 __iomem *base = (void __iomem *) dd->kregbase;
  161. dd->kregbase = NULL;
  162. iounmap(base);
  163. if (dd->piobase)
  164. iounmap(dd->piobase);
  165. if (dd->userbase)
  166. iounmap(dd->userbase);
  167. if (dd->piovl15base)
  168. iounmap(dd->piovl15base);
  169. pci_disable_device(dd->pcidev);
  170. pci_release_regions(dd->pcidev);
  171. pci_set_drvdata(dd->pcidev, NULL);
  172. }
  173. static void qib_msix_setup(struct qib_devdata *dd, int pos, u32 *msixcnt,
  174. struct qib_msix_entry *qib_msix_entry)
  175. {
  176. int ret;
  177. u32 tabsize = 0;
  178. u16 msix_flags;
  179. struct msix_entry *msix_entry;
  180. int i;
  181. /* We can't pass qib_msix_entry array to qib_msix_setup
  182. * so use a dummy msix_entry array and copy the allocated
  183. * irq back to the qib_msix_entry array. */
  184. msix_entry = kmalloc(*msixcnt * sizeof(*msix_entry), GFP_KERNEL);
  185. if (!msix_entry) {
  186. ret = -ENOMEM;
  187. goto do_intx;
  188. }
  189. for (i = 0; i < *msixcnt; i++)
  190. msix_entry[i] = qib_msix_entry[i].msix;
  191. pci_read_config_word(dd->pcidev, pos + PCI_MSIX_FLAGS, &msix_flags);
  192. tabsize = 1 + (msix_flags & PCI_MSIX_FLAGS_QSIZE);
  193. if (tabsize > *msixcnt)
  194. tabsize = *msixcnt;
  195. ret = pci_enable_msix(dd->pcidev, msix_entry, tabsize);
  196. if (ret > 0) {
  197. tabsize = ret;
  198. ret = pci_enable_msix(dd->pcidev, msix_entry, tabsize);
  199. }
  200. do_intx:
  201. if (ret) {
  202. qib_dev_err(dd, "pci_enable_msix %d vectors failed: %d, "
  203. "falling back to INTx\n", tabsize, ret);
  204. tabsize = 0;
  205. }
  206. for (i = 0; i < tabsize; i++)
  207. qib_msix_entry[i].msix = msix_entry[i];
  208. kfree(msix_entry);
  209. *msixcnt = tabsize;
  210. if (ret)
  211. qib_enable_intx(dd->pcidev);
  212. }
  213. /**
  214. * We save the msi lo and hi values, so we can restore them after
  215. * chip reset (the kernel PCI infrastructure doesn't yet handle that
  216. * correctly.
  217. */
  218. static int qib_msi_setup(struct qib_devdata *dd, int pos)
  219. {
  220. struct pci_dev *pdev = dd->pcidev;
  221. u16 control;
  222. int ret;
  223. ret = pci_enable_msi(pdev);
  224. if (ret)
  225. qib_dev_err(dd, "pci_enable_msi failed: %d, "
  226. "interrupts may not work\n", ret);
  227. /* continue even if it fails, we may still be OK... */
  228. pci_read_config_dword(pdev, pos + PCI_MSI_ADDRESS_LO,
  229. &dd->msi_lo);
  230. pci_read_config_dword(pdev, pos + PCI_MSI_ADDRESS_HI,
  231. &dd->msi_hi);
  232. pci_read_config_word(pdev, pos + PCI_MSI_FLAGS, &control);
  233. /* now save the data (vector) info */
  234. pci_read_config_word(pdev, pos + ((control & PCI_MSI_FLAGS_64BIT)
  235. ? 12 : 8),
  236. &dd->msi_data);
  237. return ret;
  238. }
  239. int qib_pcie_params(struct qib_devdata *dd, u32 minw, u32 *nent,
  240. struct qib_msix_entry *entry)
  241. {
  242. u16 linkstat, speed;
  243. int pos = 0, pose, ret = 1;
  244. pose = pci_pcie_cap(dd->pcidev);
  245. if (!pose) {
  246. qib_dev_err(dd, "Can't find PCI Express capability!\n");
  247. /* set up something... */
  248. dd->lbus_width = 1;
  249. dd->lbus_speed = 2500; /* Gen1, 2.5GHz */
  250. goto bail;
  251. }
  252. pos = pci_find_capability(dd->pcidev, PCI_CAP_ID_MSIX);
  253. if (nent && *nent && pos) {
  254. qib_msix_setup(dd, pos, nent, entry);
  255. ret = 0; /* did it, either MSIx or INTx */
  256. } else {
  257. pos = pci_find_capability(dd->pcidev, PCI_CAP_ID_MSI);
  258. if (pos)
  259. ret = qib_msi_setup(dd, pos);
  260. else
  261. qib_dev_err(dd, "No PCI MSI or MSIx capability!\n");
  262. }
  263. if (!pos)
  264. qib_enable_intx(dd->pcidev);
  265. pci_read_config_word(dd->pcidev, pose + PCI_EXP_LNKSTA, &linkstat);
  266. /*
  267. * speed is bits 0-3, linkwidth is bits 4-8
  268. * no defines for them in headers
  269. */
  270. speed = linkstat & 0xf;
  271. linkstat >>= 4;
  272. linkstat &= 0x1f;
  273. dd->lbus_width = linkstat;
  274. switch (speed) {
  275. case 1:
  276. dd->lbus_speed = 2500; /* Gen1, 2.5GHz */
  277. break;
  278. case 2:
  279. dd->lbus_speed = 5000; /* Gen1, 5GHz */
  280. break;
  281. default: /* not defined, assume gen1 */
  282. dd->lbus_speed = 2500;
  283. break;
  284. }
  285. /*
  286. * Check against expected pcie width and complain if "wrong"
  287. * on first initialization, not afterwards (i.e., reset).
  288. */
  289. if (minw && linkstat < minw)
  290. qib_dev_err(dd,
  291. "PCIe width %u (x%u HCA), performance reduced\n",
  292. linkstat, minw);
  293. qib_tune_pcie_caps(dd);
  294. qib_tune_pcie_coalesce(dd);
  295. bail:
  296. /* fill in string, even on errors */
  297. snprintf(dd->lbus_info, sizeof(dd->lbus_info),
  298. "PCIe,%uMHz,x%u\n", dd->lbus_speed, dd->lbus_width);
  299. return ret;
  300. }
  301. /*
  302. * Setup pcie interrupt stuff again after a reset. I'd like to just call
  303. * pci_enable_msi() again for msi, but when I do that,
  304. * the MSI enable bit doesn't get set in the command word, and
  305. * we switch to to a different interrupt vector, which is confusing,
  306. * so I instead just do it all inline. Perhaps somehow can tie this
  307. * into the PCIe hotplug support at some point
  308. */
  309. int qib_reinit_intr(struct qib_devdata *dd)
  310. {
  311. int pos;
  312. u16 control;
  313. int ret = 0;
  314. /* If we aren't using MSI, don't restore it */
  315. if (!dd->msi_lo)
  316. goto bail;
  317. pos = pci_find_capability(dd->pcidev, PCI_CAP_ID_MSI);
  318. if (!pos) {
  319. qib_dev_err(dd, "Can't find MSI capability, "
  320. "can't restore MSI settings\n");
  321. ret = 0;
  322. /* nothing special for MSIx, just MSI */
  323. goto bail;
  324. }
  325. pci_write_config_dword(dd->pcidev, pos + PCI_MSI_ADDRESS_LO,
  326. dd->msi_lo);
  327. pci_write_config_dword(dd->pcidev, pos + PCI_MSI_ADDRESS_HI,
  328. dd->msi_hi);
  329. pci_read_config_word(dd->pcidev, pos + PCI_MSI_FLAGS, &control);
  330. if (!(control & PCI_MSI_FLAGS_ENABLE)) {
  331. control |= PCI_MSI_FLAGS_ENABLE;
  332. pci_write_config_word(dd->pcidev, pos + PCI_MSI_FLAGS,
  333. control);
  334. }
  335. /* now rewrite the data (vector) info */
  336. pci_write_config_word(dd->pcidev, pos +
  337. ((control & PCI_MSI_FLAGS_64BIT) ? 12 : 8),
  338. dd->msi_data);
  339. ret = 1;
  340. bail:
  341. if (!ret && (dd->flags & QIB_HAS_INTX)) {
  342. qib_enable_intx(dd->pcidev);
  343. ret = 1;
  344. }
  345. /* and now set the pci master bit again */
  346. pci_set_master(dd->pcidev);
  347. return ret;
  348. }
  349. /*
  350. * Disable msi interrupt if enabled, and clear msi_lo.
  351. * This is used primarily for the fallback to INTx, but
  352. * is also used in reinit after reset, and during cleanup.
  353. */
  354. void qib_nomsi(struct qib_devdata *dd)
  355. {
  356. dd->msi_lo = 0;
  357. pci_disable_msi(dd->pcidev);
  358. }
  359. /*
  360. * Same as qib_nosmi, but for MSIx.
  361. */
  362. void qib_nomsix(struct qib_devdata *dd)
  363. {
  364. pci_disable_msix(dd->pcidev);
  365. }
  366. /*
  367. * Similar to pci_intx(pdev, 1), except that we make sure
  368. * msi(x) is off.
  369. */
  370. void qib_enable_intx(struct pci_dev *pdev)
  371. {
  372. u16 cw, new;
  373. int pos;
  374. /* first, turn on INTx */
  375. pci_read_config_word(pdev, PCI_COMMAND, &cw);
  376. new = cw & ~PCI_COMMAND_INTX_DISABLE;
  377. if (new != cw)
  378. pci_write_config_word(pdev, PCI_COMMAND, new);
  379. pos = pci_find_capability(pdev, PCI_CAP_ID_MSI);
  380. if (pos) {
  381. /* then turn off MSI */
  382. pci_read_config_word(pdev, pos + PCI_MSI_FLAGS, &cw);
  383. new = cw & ~PCI_MSI_FLAGS_ENABLE;
  384. if (new != cw)
  385. pci_write_config_word(pdev, pos + PCI_MSI_FLAGS, new);
  386. }
  387. pos = pci_find_capability(pdev, PCI_CAP_ID_MSIX);
  388. if (pos) {
  389. /* then turn off MSIx */
  390. pci_read_config_word(pdev, pos + PCI_MSIX_FLAGS, &cw);
  391. new = cw & ~PCI_MSIX_FLAGS_ENABLE;
  392. if (new != cw)
  393. pci_write_config_word(pdev, pos + PCI_MSIX_FLAGS, new);
  394. }
  395. }
  396. /*
  397. * These two routines are helper routines for the device reset code
  398. * to move all the pcie code out of the chip-specific driver code.
  399. */
  400. void qib_pcie_getcmd(struct qib_devdata *dd, u16 *cmd, u8 *iline, u8 *cline)
  401. {
  402. pci_read_config_word(dd->pcidev, PCI_COMMAND, cmd);
  403. pci_read_config_byte(dd->pcidev, PCI_INTERRUPT_LINE, iline);
  404. pci_read_config_byte(dd->pcidev, PCI_CACHE_LINE_SIZE, cline);
  405. }
  406. void qib_pcie_reenable(struct qib_devdata *dd, u16 cmd, u8 iline, u8 cline)
  407. {
  408. int r;
  409. r = pci_write_config_dword(dd->pcidev, PCI_BASE_ADDRESS_0,
  410. dd->pcibar0);
  411. if (r)
  412. qib_dev_err(dd, "rewrite of BAR0 failed: %d\n", r);
  413. r = pci_write_config_dword(dd->pcidev, PCI_BASE_ADDRESS_1,
  414. dd->pcibar1);
  415. if (r)
  416. qib_dev_err(dd, "rewrite of BAR1 failed: %d\n", r);
  417. /* now re-enable memory access, and restore cosmetic settings */
  418. pci_write_config_word(dd->pcidev, PCI_COMMAND, cmd);
  419. pci_write_config_byte(dd->pcidev, PCI_INTERRUPT_LINE, iline);
  420. pci_write_config_byte(dd->pcidev, PCI_CACHE_LINE_SIZE, cline);
  421. r = pci_enable_device(dd->pcidev);
  422. if (r)
  423. qib_dev_err(dd, "pci_enable_device failed after "
  424. "reset: %d\n", r);
  425. }
  426. /* code to adjust PCIe capabilities. */
  427. static int fld2val(int wd, int mask)
  428. {
  429. int lsbmask;
  430. if (!mask)
  431. return 0;
  432. wd &= mask;
  433. lsbmask = mask ^ (mask & (mask - 1));
  434. wd /= lsbmask;
  435. return wd;
  436. }
  437. static int val2fld(int wd, int mask)
  438. {
  439. int lsbmask;
  440. if (!mask)
  441. return 0;
  442. lsbmask = mask ^ (mask & (mask - 1));
  443. wd *= lsbmask;
  444. return wd;
  445. }
  446. static int qib_pcie_coalesce;
  447. module_param_named(pcie_coalesce, qib_pcie_coalesce, int, S_IRUGO);
  448. MODULE_PARM_DESC(pcie_coalesce, "tune PCIe colescing on some Intel chipsets");
  449. /*
  450. * Enable PCIe completion and data coalescing, on Intel 5x00 and 7300
  451. * chipsets. This is known to be unsafe for some revisions of some
  452. * of these chipsets, with some BIOS settings, and enabling it on those
  453. * systems may result in the system crashing, and/or data corruption.
  454. */
  455. static int qib_tune_pcie_coalesce(struct qib_devdata *dd)
  456. {
  457. int r;
  458. struct pci_dev *parent;
  459. int ppos;
  460. u16 devid;
  461. u32 mask, bits, val;
  462. if (!qib_pcie_coalesce)
  463. return 0;
  464. /* Find out supported and configured values for parent (root) */
  465. parent = dd->pcidev->bus->self;
  466. if (parent->bus->parent) {
  467. qib_devinfo(dd->pcidev, "Parent not root\n");
  468. return 1;
  469. }
  470. ppos = pci_pcie_cap(parent);
  471. if (!ppos)
  472. return 1;
  473. if (parent->vendor != 0x8086)
  474. return 1;
  475. /*
  476. * - bit 12: Max_rdcmp_Imt_EN: need to set to 1
  477. * - bit 11: COALESCE_FORCE: need to set to 0
  478. * - bit 10: COALESCE_EN: need to set to 1
  479. * (but limitations on some on some chipsets)
  480. *
  481. * On the Intel 5000, 5100, and 7300 chipsets, there is
  482. * also: - bit 25:24: COALESCE_MODE, need to set to 0
  483. */
  484. devid = parent->device;
  485. if (devid >= 0x25e2 && devid <= 0x25fa) {
  486. /* 5000 P/V/X/Z */
  487. if (parent->revision <= 0xb2)
  488. bits = 1U << 10;
  489. else
  490. bits = 7U << 10;
  491. mask = (3U << 24) | (7U << 10);
  492. } else if (devid >= 0x65e2 && devid <= 0x65fa) {
  493. /* 5100 */
  494. bits = 1U << 10;
  495. mask = (3U << 24) | (7U << 10);
  496. } else if (devid >= 0x4021 && devid <= 0x402e) {
  497. /* 5400 */
  498. bits = 7U << 10;
  499. mask = 7U << 10;
  500. } else if (devid >= 0x3604 && devid <= 0x360a) {
  501. /* 7300 */
  502. bits = 7U << 10;
  503. mask = (3U << 24) | (7U << 10);
  504. } else {
  505. /* not one of the chipsets that we know about */
  506. return 1;
  507. }
  508. pci_read_config_dword(parent, 0x48, &val);
  509. val &= ~mask;
  510. val |= bits;
  511. r = pci_write_config_dword(parent, 0x48, val);
  512. return 0;
  513. }
  514. /*
  515. * BIOS may not set PCIe bus-utilization parameters for best performance.
  516. * Check and optionally adjust them to maximize our throughput.
  517. */
  518. static int qib_pcie_caps;
  519. module_param_named(pcie_caps, qib_pcie_caps, int, S_IRUGO);
  520. MODULE_PARM_DESC(pcie_caps, "Max PCIe tuning: Payload (0..3), ReadReq (4..7)");
  521. static int qib_tune_pcie_caps(struct qib_devdata *dd)
  522. {
  523. int ret = 1; /* Assume the worst */
  524. struct pci_dev *parent;
  525. int ppos, epos;
  526. u16 pcaps, pctl, ecaps, ectl;
  527. int rc_sup, ep_sup;
  528. int rc_cur, ep_cur;
  529. /* Find out supported and configured values for parent (root) */
  530. parent = dd->pcidev->bus->self;
  531. if (parent->bus->parent) {
  532. qib_devinfo(dd->pcidev, "Parent not root\n");
  533. goto bail;
  534. }
  535. ppos = pci_pcie_cap(parent);
  536. if (ppos) {
  537. pci_read_config_word(parent, ppos + PCI_EXP_DEVCAP, &pcaps);
  538. pci_read_config_word(parent, ppos + PCI_EXP_DEVCTL, &pctl);
  539. } else
  540. goto bail;
  541. /* Find out supported and configured values for endpoint (us) */
  542. epos = pci_pcie_cap(dd->pcidev);
  543. if (epos) {
  544. pci_read_config_word(dd->pcidev, epos + PCI_EXP_DEVCAP, &ecaps);
  545. pci_read_config_word(dd->pcidev, epos + PCI_EXP_DEVCTL, &ectl);
  546. } else
  547. goto bail;
  548. ret = 0;
  549. /* Find max payload supported by root, endpoint */
  550. rc_sup = fld2val(pcaps, PCI_EXP_DEVCAP_PAYLOAD);
  551. ep_sup = fld2val(ecaps, PCI_EXP_DEVCAP_PAYLOAD);
  552. if (rc_sup > ep_sup)
  553. rc_sup = ep_sup;
  554. rc_cur = fld2val(pctl, PCI_EXP_DEVCTL_PAYLOAD);
  555. ep_cur = fld2val(ectl, PCI_EXP_DEVCTL_PAYLOAD);
  556. /* If Supported greater than limit in module param, limit it */
  557. if (rc_sup > (qib_pcie_caps & 7))
  558. rc_sup = qib_pcie_caps & 7;
  559. /* If less than (allowed, supported), bump root payload */
  560. if (rc_sup > rc_cur) {
  561. rc_cur = rc_sup;
  562. pctl = (pctl & ~PCI_EXP_DEVCTL_PAYLOAD) |
  563. val2fld(rc_cur, PCI_EXP_DEVCTL_PAYLOAD);
  564. pci_write_config_word(parent, ppos + PCI_EXP_DEVCTL, pctl);
  565. }
  566. /* If less than (allowed, supported), bump endpoint payload */
  567. if (rc_sup > ep_cur) {
  568. ep_cur = rc_sup;
  569. ectl = (ectl & ~PCI_EXP_DEVCTL_PAYLOAD) |
  570. val2fld(ep_cur, PCI_EXP_DEVCTL_PAYLOAD);
  571. pci_write_config_word(dd->pcidev, epos + PCI_EXP_DEVCTL, ectl);
  572. }
  573. /*
  574. * Now the Read Request size.
  575. * No field for max supported, but PCIe spec limits it to 4096,
  576. * which is code '5' (log2(4096) - 7)
  577. */
  578. rc_sup = 5;
  579. if (rc_sup > ((qib_pcie_caps >> 4) & 7))
  580. rc_sup = (qib_pcie_caps >> 4) & 7;
  581. rc_cur = fld2val(pctl, PCI_EXP_DEVCTL_READRQ);
  582. ep_cur = fld2val(ectl, PCI_EXP_DEVCTL_READRQ);
  583. if (rc_sup > rc_cur) {
  584. rc_cur = rc_sup;
  585. pctl = (pctl & ~PCI_EXP_DEVCTL_READRQ) |
  586. val2fld(rc_cur, PCI_EXP_DEVCTL_READRQ);
  587. pci_write_config_word(parent, ppos + PCI_EXP_DEVCTL, pctl);
  588. }
  589. if (rc_sup > ep_cur) {
  590. ep_cur = rc_sup;
  591. ectl = (ectl & ~PCI_EXP_DEVCTL_READRQ) |
  592. val2fld(ep_cur, PCI_EXP_DEVCTL_READRQ);
  593. pci_write_config_word(dd->pcidev, epos + PCI_EXP_DEVCTL, ectl);
  594. }
  595. bail:
  596. return ret;
  597. }
  598. /* End of PCIe capability tuning */
  599. /*
  600. * From here through qib_pci_err_handler definition is invoked via
  601. * PCI error infrastructure, registered via pci
  602. */
  603. static pci_ers_result_t
  604. qib_pci_error_detected(struct pci_dev *pdev, pci_channel_state_t state)
  605. {
  606. struct qib_devdata *dd = pci_get_drvdata(pdev);
  607. pci_ers_result_t ret = PCI_ERS_RESULT_RECOVERED;
  608. switch (state) {
  609. case pci_channel_io_normal:
  610. qib_devinfo(pdev, "State Normal, ignoring\n");
  611. break;
  612. case pci_channel_io_frozen:
  613. qib_devinfo(pdev, "State Frozen, requesting reset\n");
  614. pci_disable_device(pdev);
  615. ret = PCI_ERS_RESULT_NEED_RESET;
  616. break;
  617. case pci_channel_io_perm_failure:
  618. qib_devinfo(pdev, "State Permanent Failure, disabling\n");
  619. if (dd) {
  620. /* no more register accesses! */
  621. dd->flags &= ~QIB_PRESENT;
  622. qib_disable_after_error(dd);
  623. }
  624. /* else early, or other problem */
  625. ret = PCI_ERS_RESULT_DISCONNECT;
  626. break;
  627. default: /* shouldn't happen */
  628. qib_devinfo(pdev, "QIB PCI errors detected (state %d)\n",
  629. state);
  630. break;
  631. }
  632. return ret;
  633. }
  634. static pci_ers_result_t
  635. qib_pci_mmio_enabled(struct pci_dev *pdev)
  636. {
  637. u64 words = 0U;
  638. struct qib_devdata *dd = pci_get_drvdata(pdev);
  639. pci_ers_result_t ret = PCI_ERS_RESULT_RECOVERED;
  640. if (dd && dd->pport) {
  641. words = dd->f_portcntr(dd->pport, QIBPORTCNTR_WORDRCV);
  642. if (words == ~0ULL)
  643. ret = PCI_ERS_RESULT_NEED_RESET;
  644. }
  645. qib_devinfo(pdev, "QIB mmio_enabled function called, "
  646. "read wordscntr %Lx, returning %d\n", words, ret);
  647. return ret;
  648. }
  649. static pci_ers_result_t
  650. qib_pci_slot_reset(struct pci_dev *pdev)
  651. {
  652. qib_devinfo(pdev, "QIB link_reset function called, ignored\n");
  653. return PCI_ERS_RESULT_CAN_RECOVER;
  654. }
  655. static pci_ers_result_t
  656. qib_pci_link_reset(struct pci_dev *pdev)
  657. {
  658. qib_devinfo(pdev, "QIB link_reset function called, ignored\n");
  659. return PCI_ERS_RESULT_CAN_RECOVER;
  660. }
  661. static void
  662. qib_pci_resume(struct pci_dev *pdev)
  663. {
  664. struct qib_devdata *dd = pci_get_drvdata(pdev);
  665. qib_devinfo(pdev, "QIB resume function called\n");
  666. pci_cleanup_aer_uncorrect_error_status(pdev);
  667. /*
  668. * Running jobs will fail, since it's asynchronous
  669. * unlike sysfs-requested reset. Better than
  670. * doing nothing.
  671. */
  672. qib_init(dd, 1); /* same as re-init after reset */
  673. }
  674. struct pci_error_handlers qib_pci_err_handler = {
  675. .error_detected = qib_pci_error_detected,
  676. .mmio_enabled = qib_pci_mmio_enabled,
  677. .link_reset = qib_pci_link_reset,
  678. .slot_reset = qib_pci_slot_reset,
  679. .resume = qib_pci_resume,
  680. };