mthca_qp.c 61 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309
  1. /*
  2. * Copyright (c) 2004 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005 Cisco Systems. All rights reserved.
  4. * Copyright (c) 2005 Mellanox Technologies. All rights reserved.
  5. * Copyright (c) 2004 Voltaire, Inc. All rights reserved.
  6. *
  7. * This software is available to you under a choice of one of two
  8. * licenses. You may choose to be licensed under the terms of the GNU
  9. * General Public License (GPL) Version 2, available from the file
  10. * COPYING in the main directory of this source tree, or the
  11. * OpenIB.org BSD license below:
  12. *
  13. * Redistribution and use in source and binary forms, with or
  14. * without modification, are permitted provided that the following
  15. * conditions are met:
  16. *
  17. * - Redistributions of source code must retain the above
  18. * copyright notice, this list of conditions and the following
  19. * disclaimer.
  20. *
  21. * - Redistributions in binary form must reproduce the above
  22. * copyright notice, this list of conditions and the following
  23. * disclaimer in the documentation and/or other materials
  24. * provided with the distribution.
  25. *
  26. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  27. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  28. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  29. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  30. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  31. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  32. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  33. * SOFTWARE.
  34. */
  35. #include <linux/string.h>
  36. #include <linux/slab.h>
  37. #include <linux/sched.h>
  38. #include <asm/io.h>
  39. #include <rdma/ib_verbs.h>
  40. #include <rdma/ib_cache.h>
  41. #include <rdma/ib_pack.h>
  42. #include "mthca_dev.h"
  43. #include "mthca_cmd.h"
  44. #include "mthca_memfree.h"
  45. #include "mthca_wqe.h"
  46. enum {
  47. MTHCA_MAX_DIRECT_QP_SIZE = 4 * PAGE_SIZE,
  48. MTHCA_ACK_REQ_FREQ = 10,
  49. MTHCA_FLIGHT_LIMIT = 9,
  50. MTHCA_UD_HEADER_SIZE = 72, /* largest UD header possible */
  51. MTHCA_INLINE_HEADER_SIZE = 4, /* data segment overhead for inline */
  52. MTHCA_INLINE_CHUNK_SIZE = 16 /* inline data segment chunk */
  53. };
  54. enum {
  55. MTHCA_QP_STATE_RST = 0,
  56. MTHCA_QP_STATE_INIT = 1,
  57. MTHCA_QP_STATE_RTR = 2,
  58. MTHCA_QP_STATE_RTS = 3,
  59. MTHCA_QP_STATE_SQE = 4,
  60. MTHCA_QP_STATE_SQD = 5,
  61. MTHCA_QP_STATE_ERR = 6,
  62. MTHCA_QP_STATE_DRAINING = 7
  63. };
  64. enum {
  65. MTHCA_QP_ST_RC = 0x0,
  66. MTHCA_QP_ST_UC = 0x1,
  67. MTHCA_QP_ST_RD = 0x2,
  68. MTHCA_QP_ST_UD = 0x3,
  69. MTHCA_QP_ST_MLX = 0x7
  70. };
  71. enum {
  72. MTHCA_QP_PM_MIGRATED = 0x3,
  73. MTHCA_QP_PM_ARMED = 0x0,
  74. MTHCA_QP_PM_REARM = 0x1
  75. };
  76. enum {
  77. /* qp_context flags */
  78. MTHCA_QP_BIT_DE = 1 << 8,
  79. /* params1 */
  80. MTHCA_QP_BIT_SRE = 1 << 15,
  81. MTHCA_QP_BIT_SWE = 1 << 14,
  82. MTHCA_QP_BIT_SAE = 1 << 13,
  83. MTHCA_QP_BIT_SIC = 1 << 4,
  84. MTHCA_QP_BIT_SSC = 1 << 3,
  85. /* params2 */
  86. MTHCA_QP_BIT_RRE = 1 << 15,
  87. MTHCA_QP_BIT_RWE = 1 << 14,
  88. MTHCA_QP_BIT_RAE = 1 << 13,
  89. MTHCA_QP_BIT_RIC = 1 << 4,
  90. MTHCA_QP_BIT_RSC = 1 << 3
  91. };
  92. enum {
  93. MTHCA_SEND_DOORBELL_FENCE = 1 << 5
  94. };
  95. struct mthca_qp_path {
  96. __be32 port_pkey;
  97. u8 rnr_retry;
  98. u8 g_mylmc;
  99. __be16 rlid;
  100. u8 ackto;
  101. u8 mgid_index;
  102. u8 static_rate;
  103. u8 hop_limit;
  104. __be32 sl_tclass_flowlabel;
  105. u8 rgid[16];
  106. } __attribute__((packed));
  107. struct mthca_qp_context {
  108. __be32 flags;
  109. __be32 tavor_sched_queue; /* Reserved on Arbel */
  110. u8 mtu_msgmax;
  111. u8 rq_size_stride; /* Reserved on Tavor */
  112. u8 sq_size_stride; /* Reserved on Tavor */
  113. u8 rlkey_arbel_sched_queue; /* Reserved on Tavor */
  114. __be32 usr_page;
  115. __be32 local_qpn;
  116. __be32 remote_qpn;
  117. u32 reserved1[2];
  118. struct mthca_qp_path pri_path;
  119. struct mthca_qp_path alt_path;
  120. __be32 rdd;
  121. __be32 pd;
  122. __be32 wqe_base;
  123. __be32 wqe_lkey;
  124. __be32 params1;
  125. __be32 reserved2;
  126. __be32 next_send_psn;
  127. __be32 cqn_snd;
  128. __be32 snd_wqe_base_l; /* Next send WQE on Tavor */
  129. __be32 snd_db_index; /* (debugging only entries) */
  130. __be32 last_acked_psn;
  131. __be32 ssn;
  132. __be32 params2;
  133. __be32 rnr_nextrecvpsn;
  134. __be32 ra_buff_indx;
  135. __be32 cqn_rcv;
  136. __be32 rcv_wqe_base_l; /* Next recv WQE on Tavor */
  137. __be32 rcv_db_index; /* (debugging only entries) */
  138. __be32 qkey;
  139. __be32 srqn;
  140. __be32 rmsn;
  141. __be16 rq_wqe_counter; /* reserved on Tavor */
  142. __be16 sq_wqe_counter; /* reserved on Tavor */
  143. u32 reserved3[18];
  144. } __attribute__((packed));
  145. struct mthca_qp_param {
  146. __be32 opt_param_mask;
  147. u32 reserved1;
  148. struct mthca_qp_context context;
  149. u32 reserved2[62];
  150. } __attribute__((packed));
  151. enum {
  152. MTHCA_QP_OPTPAR_ALT_ADDR_PATH = 1 << 0,
  153. MTHCA_QP_OPTPAR_RRE = 1 << 1,
  154. MTHCA_QP_OPTPAR_RAE = 1 << 2,
  155. MTHCA_QP_OPTPAR_RWE = 1 << 3,
  156. MTHCA_QP_OPTPAR_PKEY_INDEX = 1 << 4,
  157. MTHCA_QP_OPTPAR_Q_KEY = 1 << 5,
  158. MTHCA_QP_OPTPAR_RNR_TIMEOUT = 1 << 6,
  159. MTHCA_QP_OPTPAR_PRIMARY_ADDR_PATH = 1 << 7,
  160. MTHCA_QP_OPTPAR_SRA_MAX = 1 << 8,
  161. MTHCA_QP_OPTPAR_RRA_MAX = 1 << 9,
  162. MTHCA_QP_OPTPAR_PM_STATE = 1 << 10,
  163. MTHCA_QP_OPTPAR_PORT_NUM = 1 << 11,
  164. MTHCA_QP_OPTPAR_RETRY_COUNT = 1 << 12,
  165. MTHCA_QP_OPTPAR_ALT_RNR_RETRY = 1 << 13,
  166. MTHCA_QP_OPTPAR_ACK_TIMEOUT = 1 << 14,
  167. MTHCA_QP_OPTPAR_RNR_RETRY = 1 << 15,
  168. MTHCA_QP_OPTPAR_SCHED_QUEUE = 1 << 16
  169. };
  170. static const u8 mthca_opcode[] = {
  171. [IB_WR_SEND] = MTHCA_OPCODE_SEND,
  172. [IB_WR_SEND_WITH_IMM] = MTHCA_OPCODE_SEND_IMM,
  173. [IB_WR_RDMA_WRITE] = MTHCA_OPCODE_RDMA_WRITE,
  174. [IB_WR_RDMA_WRITE_WITH_IMM] = MTHCA_OPCODE_RDMA_WRITE_IMM,
  175. [IB_WR_RDMA_READ] = MTHCA_OPCODE_RDMA_READ,
  176. [IB_WR_ATOMIC_CMP_AND_SWP] = MTHCA_OPCODE_ATOMIC_CS,
  177. [IB_WR_ATOMIC_FETCH_AND_ADD] = MTHCA_OPCODE_ATOMIC_FA,
  178. };
  179. static int is_sqp(struct mthca_dev *dev, struct mthca_qp *qp)
  180. {
  181. return qp->qpn >= dev->qp_table.sqp_start &&
  182. qp->qpn <= dev->qp_table.sqp_start + 3;
  183. }
  184. static int is_qp0(struct mthca_dev *dev, struct mthca_qp *qp)
  185. {
  186. return qp->qpn >= dev->qp_table.sqp_start &&
  187. qp->qpn <= dev->qp_table.sqp_start + 1;
  188. }
  189. static void *get_recv_wqe(struct mthca_qp *qp, int n)
  190. {
  191. if (qp->is_direct)
  192. return qp->queue.direct.buf + (n << qp->rq.wqe_shift);
  193. else
  194. return qp->queue.page_list[(n << qp->rq.wqe_shift) >> PAGE_SHIFT].buf +
  195. ((n << qp->rq.wqe_shift) & (PAGE_SIZE - 1));
  196. }
  197. static void *get_send_wqe(struct mthca_qp *qp, int n)
  198. {
  199. if (qp->is_direct)
  200. return qp->queue.direct.buf + qp->send_wqe_offset +
  201. (n << qp->sq.wqe_shift);
  202. else
  203. return qp->queue.page_list[(qp->send_wqe_offset +
  204. (n << qp->sq.wqe_shift)) >>
  205. PAGE_SHIFT].buf +
  206. ((qp->send_wqe_offset + (n << qp->sq.wqe_shift)) &
  207. (PAGE_SIZE - 1));
  208. }
  209. static void mthca_wq_reset(struct mthca_wq *wq)
  210. {
  211. wq->next_ind = 0;
  212. wq->last_comp = wq->max - 1;
  213. wq->head = 0;
  214. wq->tail = 0;
  215. }
  216. void mthca_qp_event(struct mthca_dev *dev, u32 qpn,
  217. enum ib_event_type event_type)
  218. {
  219. struct mthca_qp *qp;
  220. struct ib_event event;
  221. spin_lock(&dev->qp_table.lock);
  222. qp = mthca_array_get(&dev->qp_table.qp, qpn & (dev->limits.num_qps - 1));
  223. if (qp)
  224. ++qp->refcount;
  225. spin_unlock(&dev->qp_table.lock);
  226. if (!qp) {
  227. mthca_warn(dev, "Async event for bogus QP %08x\n", qpn);
  228. return;
  229. }
  230. if (event_type == IB_EVENT_PATH_MIG)
  231. qp->port = qp->alt_port;
  232. event.device = &dev->ib_dev;
  233. event.event = event_type;
  234. event.element.qp = &qp->ibqp;
  235. if (qp->ibqp.event_handler)
  236. qp->ibqp.event_handler(&event, qp->ibqp.qp_context);
  237. spin_lock(&dev->qp_table.lock);
  238. if (!--qp->refcount)
  239. wake_up(&qp->wait);
  240. spin_unlock(&dev->qp_table.lock);
  241. }
  242. static int to_mthca_state(enum ib_qp_state ib_state)
  243. {
  244. switch (ib_state) {
  245. case IB_QPS_RESET: return MTHCA_QP_STATE_RST;
  246. case IB_QPS_INIT: return MTHCA_QP_STATE_INIT;
  247. case IB_QPS_RTR: return MTHCA_QP_STATE_RTR;
  248. case IB_QPS_RTS: return MTHCA_QP_STATE_RTS;
  249. case IB_QPS_SQD: return MTHCA_QP_STATE_SQD;
  250. case IB_QPS_SQE: return MTHCA_QP_STATE_SQE;
  251. case IB_QPS_ERR: return MTHCA_QP_STATE_ERR;
  252. default: return -1;
  253. }
  254. }
  255. enum { RC, UC, UD, RD, RDEE, MLX, NUM_TRANS };
  256. static int to_mthca_st(int transport)
  257. {
  258. switch (transport) {
  259. case RC: return MTHCA_QP_ST_RC;
  260. case UC: return MTHCA_QP_ST_UC;
  261. case UD: return MTHCA_QP_ST_UD;
  262. case RD: return MTHCA_QP_ST_RD;
  263. case MLX: return MTHCA_QP_ST_MLX;
  264. default: return -1;
  265. }
  266. }
  267. static void store_attrs(struct mthca_sqp *sqp, const struct ib_qp_attr *attr,
  268. int attr_mask)
  269. {
  270. if (attr_mask & IB_QP_PKEY_INDEX)
  271. sqp->pkey_index = attr->pkey_index;
  272. if (attr_mask & IB_QP_QKEY)
  273. sqp->qkey = attr->qkey;
  274. if (attr_mask & IB_QP_SQ_PSN)
  275. sqp->send_psn = attr->sq_psn;
  276. }
  277. static void init_port(struct mthca_dev *dev, int port)
  278. {
  279. int err;
  280. struct mthca_init_ib_param param;
  281. memset(&param, 0, sizeof param);
  282. param.port_width = dev->limits.port_width_cap;
  283. param.vl_cap = dev->limits.vl_cap;
  284. param.mtu_cap = dev->limits.mtu_cap;
  285. param.gid_cap = dev->limits.gid_table_len;
  286. param.pkey_cap = dev->limits.pkey_table_len;
  287. err = mthca_INIT_IB(dev, &param, port);
  288. if (err)
  289. mthca_warn(dev, "INIT_IB failed, return code %d.\n", err);
  290. }
  291. static __be32 get_hw_access_flags(struct mthca_qp *qp, const struct ib_qp_attr *attr,
  292. int attr_mask)
  293. {
  294. u8 dest_rd_atomic;
  295. u32 access_flags;
  296. u32 hw_access_flags = 0;
  297. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  298. dest_rd_atomic = attr->max_dest_rd_atomic;
  299. else
  300. dest_rd_atomic = qp->resp_depth;
  301. if (attr_mask & IB_QP_ACCESS_FLAGS)
  302. access_flags = attr->qp_access_flags;
  303. else
  304. access_flags = qp->atomic_rd_en;
  305. if (!dest_rd_atomic)
  306. access_flags &= IB_ACCESS_REMOTE_WRITE;
  307. if (access_flags & IB_ACCESS_REMOTE_READ)
  308. hw_access_flags |= MTHCA_QP_BIT_RRE;
  309. if (access_flags & IB_ACCESS_REMOTE_ATOMIC)
  310. hw_access_flags |= MTHCA_QP_BIT_RAE;
  311. if (access_flags & IB_ACCESS_REMOTE_WRITE)
  312. hw_access_flags |= MTHCA_QP_BIT_RWE;
  313. return cpu_to_be32(hw_access_flags);
  314. }
  315. static inline enum ib_qp_state to_ib_qp_state(int mthca_state)
  316. {
  317. switch (mthca_state) {
  318. case MTHCA_QP_STATE_RST: return IB_QPS_RESET;
  319. case MTHCA_QP_STATE_INIT: return IB_QPS_INIT;
  320. case MTHCA_QP_STATE_RTR: return IB_QPS_RTR;
  321. case MTHCA_QP_STATE_RTS: return IB_QPS_RTS;
  322. case MTHCA_QP_STATE_DRAINING:
  323. case MTHCA_QP_STATE_SQD: return IB_QPS_SQD;
  324. case MTHCA_QP_STATE_SQE: return IB_QPS_SQE;
  325. case MTHCA_QP_STATE_ERR: return IB_QPS_ERR;
  326. default: return -1;
  327. }
  328. }
  329. static inline enum ib_mig_state to_ib_mig_state(int mthca_mig_state)
  330. {
  331. switch (mthca_mig_state) {
  332. case 0: return IB_MIG_ARMED;
  333. case 1: return IB_MIG_REARM;
  334. case 3: return IB_MIG_MIGRATED;
  335. default: return -1;
  336. }
  337. }
  338. static int to_ib_qp_access_flags(int mthca_flags)
  339. {
  340. int ib_flags = 0;
  341. if (mthca_flags & MTHCA_QP_BIT_RRE)
  342. ib_flags |= IB_ACCESS_REMOTE_READ;
  343. if (mthca_flags & MTHCA_QP_BIT_RWE)
  344. ib_flags |= IB_ACCESS_REMOTE_WRITE;
  345. if (mthca_flags & MTHCA_QP_BIT_RAE)
  346. ib_flags |= IB_ACCESS_REMOTE_ATOMIC;
  347. return ib_flags;
  348. }
  349. static void to_ib_ah_attr(struct mthca_dev *dev, struct ib_ah_attr *ib_ah_attr,
  350. struct mthca_qp_path *path)
  351. {
  352. memset(ib_ah_attr, 0, sizeof *ib_ah_attr);
  353. ib_ah_attr->port_num = (be32_to_cpu(path->port_pkey) >> 24) & 0x3;
  354. if (ib_ah_attr->port_num == 0 || ib_ah_attr->port_num > dev->limits.num_ports)
  355. return;
  356. ib_ah_attr->dlid = be16_to_cpu(path->rlid);
  357. ib_ah_attr->sl = be32_to_cpu(path->sl_tclass_flowlabel) >> 28;
  358. ib_ah_attr->src_path_bits = path->g_mylmc & 0x7f;
  359. ib_ah_attr->static_rate = mthca_rate_to_ib(dev,
  360. path->static_rate & 0xf,
  361. ib_ah_attr->port_num);
  362. ib_ah_attr->ah_flags = (path->g_mylmc & (1 << 7)) ? IB_AH_GRH : 0;
  363. if (ib_ah_attr->ah_flags) {
  364. ib_ah_attr->grh.sgid_index = path->mgid_index & (dev->limits.gid_table_len - 1);
  365. ib_ah_attr->grh.hop_limit = path->hop_limit;
  366. ib_ah_attr->grh.traffic_class =
  367. (be32_to_cpu(path->sl_tclass_flowlabel) >> 20) & 0xff;
  368. ib_ah_attr->grh.flow_label =
  369. be32_to_cpu(path->sl_tclass_flowlabel) & 0xfffff;
  370. memcpy(ib_ah_attr->grh.dgid.raw,
  371. path->rgid, sizeof ib_ah_attr->grh.dgid.raw);
  372. }
  373. }
  374. int mthca_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask,
  375. struct ib_qp_init_attr *qp_init_attr)
  376. {
  377. struct mthca_dev *dev = to_mdev(ibqp->device);
  378. struct mthca_qp *qp = to_mqp(ibqp);
  379. int err = 0;
  380. struct mthca_mailbox *mailbox = NULL;
  381. struct mthca_qp_param *qp_param;
  382. struct mthca_qp_context *context;
  383. int mthca_state;
  384. mutex_lock(&qp->mutex);
  385. if (qp->state == IB_QPS_RESET) {
  386. qp_attr->qp_state = IB_QPS_RESET;
  387. goto done;
  388. }
  389. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  390. if (IS_ERR(mailbox)) {
  391. err = PTR_ERR(mailbox);
  392. goto out;
  393. }
  394. err = mthca_QUERY_QP(dev, qp->qpn, 0, mailbox);
  395. if (err) {
  396. mthca_warn(dev, "QUERY_QP failed (%d)\n", err);
  397. goto out_mailbox;
  398. }
  399. qp_param = mailbox->buf;
  400. context = &qp_param->context;
  401. mthca_state = be32_to_cpu(context->flags) >> 28;
  402. qp->state = to_ib_qp_state(mthca_state);
  403. qp_attr->qp_state = qp->state;
  404. qp_attr->path_mtu = context->mtu_msgmax >> 5;
  405. qp_attr->path_mig_state =
  406. to_ib_mig_state((be32_to_cpu(context->flags) >> 11) & 0x3);
  407. qp_attr->qkey = be32_to_cpu(context->qkey);
  408. qp_attr->rq_psn = be32_to_cpu(context->rnr_nextrecvpsn) & 0xffffff;
  409. qp_attr->sq_psn = be32_to_cpu(context->next_send_psn) & 0xffffff;
  410. qp_attr->dest_qp_num = be32_to_cpu(context->remote_qpn) & 0xffffff;
  411. qp_attr->qp_access_flags =
  412. to_ib_qp_access_flags(be32_to_cpu(context->params2));
  413. if (qp->transport == RC || qp->transport == UC) {
  414. to_ib_ah_attr(dev, &qp_attr->ah_attr, &context->pri_path);
  415. to_ib_ah_attr(dev, &qp_attr->alt_ah_attr, &context->alt_path);
  416. qp_attr->alt_pkey_index =
  417. be32_to_cpu(context->alt_path.port_pkey) & 0x7f;
  418. qp_attr->alt_port_num = qp_attr->alt_ah_attr.port_num;
  419. }
  420. qp_attr->pkey_index = be32_to_cpu(context->pri_path.port_pkey) & 0x7f;
  421. qp_attr->port_num =
  422. (be32_to_cpu(context->pri_path.port_pkey) >> 24) & 0x3;
  423. /* qp_attr->en_sqd_async_notify is only applicable in modify qp */
  424. qp_attr->sq_draining = mthca_state == MTHCA_QP_STATE_DRAINING;
  425. qp_attr->max_rd_atomic = 1 << ((be32_to_cpu(context->params1) >> 21) & 0x7);
  426. qp_attr->max_dest_rd_atomic =
  427. 1 << ((be32_to_cpu(context->params2) >> 21) & 0x7);
  428. qp_attr->min_rnr_timer =
  429. (be32_to_cpu(context->rnr_nextrecvpsn) >> 24) & 0x1f;
  430. qp_attr->timeout = context->pri_path.ackto >> 3;
  431. qp_attr->retry_cnt = (be32_to_cpu(context->params1) >> 16) & 0x7;
  432. qp_attr->rnr_retry = context->pri_path.rnr_retry >> 5;
  433. qp_attr->alt_timeout = context->alt_path.ackto >> 3;
  434. done:
  435. qp_attr->cur_qp_state = qp_attr->qp_state;
  436. qp_attr->cap.max_send_wr = qp->sq.max;
  437. qp_attr->cap.max_recv_wr = qp->rq.max;
  438. qp_attr->cap.max_send_sge = qp->sq.max_gs;
  439. qp_attr->cap.max_recv_sge = qp->rq.max_gs;
  440. qp_attr->cap.max_inline_data = qp->max_inline_data;
  441. qp_init_attr->cap = qp_attr->cap;
  442. out_mailbox:
  443. mthca_free_mailbox(dev, mailbox);
  444. out:
  445. mutex_unlock(&qp->mutex);
  446. return err;
  447. }
  448. static int mthca_path_set(struct mthca_dev *dev, const struct ib_ah_attr *ah,
  449. struct mthca_qp_path *path, u8 port)
  450. {
  451. path->g_mylmc = ah->src_path_bits & 0x7f;
  452. path->rlid = cpu_to_be16(ah->dlid);
  453. path->static_rate = mthca_get_rate(dev, ah->static_rate, port);
  454. if (ah->ah_flags & IB_AH_GRH) {
  455. if (ah->grh.sgid_index >= dev->limits.gid_table_len) {
  456. mthca_dbg(dev, "sgid_index (%u) too large. max is %d\n",
  457. ah->grh.sgid_index, dev->limits.gid_table_len-1);
  458. return -1;
  459. }
  460. path->g_mylmc |= 1 << 7;
  461. path->mgid_index = ah->grh.sgid_index;
  462. path->hop_limit = ah->grh.hop_limit;
  463. path->sl_tclass_flowlabel =
  464. cpu_to_be32((ah->sl << 28) |
  465. (ah->grh.traffic_class << 20) |
  466. (ah->grh.flow_label));
  467. memcpy(path->rgid, ah->grh.dgid.raw, 16);
  468. } else
  469. path->sl_tclass_flowlabel = cpu_to_be32(ah->sl << 28);
  470. return 0;
  471. }
  472. static int __mthca_modify_qp(struct ib_qp *ibqp,
  473. const struct ib_qp_attr *attr, int attr_mask,
  474. enum ib_qp_state cur_state, enum ib_qp_state new_state)
  475. {
  476. struct mthca_dev *dev = to_mdev(ibqp->device);
  477. struct mthca_qp *qp = to_mqp(ibqp);
  478. struct mthca_mailbox *mailbox;
  479. struct mthca_qp_param *qp_param;
  480. struct mthca_qp_context *qp_context;
  481. u32 sqd_event = 0;
  482. int err = -EINVAL;
  483. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  484. if (IS_ERR(mailbox)) {
  485. err = PTR_ERR(mailbox);
  486. goto out;
  487. }
  488. qp_param = mailbox->buf;
  489. qp_context = &qp_param->context;
  490. memset(qp_param, 0, sizeof *qp_param);
  491. qp_context->flags = cpu_to_be32((to_mthca_state(new_state) << 28) |
  492. (to_mthca_st(qp->transport) << 16));
  493. qp_context->flags |= cpu_to_be32(MTHCA_QP_BIT_DE);
  494. if (!(attr_mask & IB_QP_PATH_MIG_STATE))
  495. qp_context->flags |= cpu_to_be32(MTHCA_QP_PM_MIGRATED << 11);
  496. else {
  497. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_PM_STATE);
  498. switch (attr->path_mig_state) {
  499. case IB_MIG_MIGRATED:
  500. qp_context->flags |= cpu_to_be32(MTHCA_QP_PM_MIGRATED << 11);
  501. break;
  502. case IB_MIG_REARM:
  503. qp_context->flags |= cpu_to_be32(MTHCA_QP_PM_REARM << 11);
  504. break;
  505. case IB_MIG_ARMED:
  506. qp_context->flags |= cpu_to_be32(MTHCA_QP_PM_ARMED << 11);
  507. break;
  508. }
  509. }
  510. /* leave tavor_sched_queue as 0 */
  511. if (qp->transport == MLX || qp->transport == UD)
  512. qp_context->mtu_msgmax = (IB_MTU_2048 << 5) | 11;
  513. else if (attr_mask & IB_QP_PATH_MTU) {
  514. if (attr->path_mtu < IB_MTU_256 || attr->path_mtu > IB_MTU_2048) {
  515. mthca_dbg(dev, "path MTU (%u) is invalid\n",
  516. attr->path_mtu);
  517. goto out_mailbox;
  518. }
  519. qp_context->mtu_msgmax = (attr->path_mtu << 5) | 31;
  520. }
  521. if (mthca_is_memfree(dev)) {
  522. if (qp->rq.max)
  523. qp_context->rq_size_stride = ilog2(qp->rq.max) << 3;
  524. qp_context->rq_size_stride |= qp->rq.wqe_shift - 4;
  525. if (qp->sq.max)
  526. qp_context->sq_size_stride = ilog2(qp->sq.max) << 3;
  527. qp_context->sq_size_stride |= qp->sq.wqe_shift - 4;
  528. }
  529. /* leave arbel_sched_queue as 0 */
  530. if (qp->ibqp.uobject)
  531. qp_context->usr_page =
  532. cpu_to_be32(to_mucontext(qp->ibqp.uobject->context)->uar.index);
  533. else
  534. qp_context->usr_page = cpu_to_be32(dev->driver_uar.index);
  535. qp_context->local_qpn = cpu_to_be32(qp->qpn);
  536. if (attr_mask & IB_QP_DEST_QPN) {
  537. qp_context->remote_qpn = cpu_to_be32(attr->dest_qp_num);
  538. }
  539. if (qp->transport == MLX)
  540. qp_context->pri_path.port_pkey |=
  541. cpu_to_be32(qp->port << 24);
  542. else {
  543. if (attr_mask & IB_QP_PORT) {
  544. qp_context->pri_path.port_pkey |=
  545. cpu_to_be32(attr->port_num << 24);
  546. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_PORT_NUM);
  547. }
  548. }
  549. if (attr_mask & IB_QP_PKEY_INDEX) {
  550. qp_context->pri_path.port_pkey |=
  551. cpu_to_be32(attr->pkey_index);
  552. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_PKEY_INDEX);
  553. }
  554. if (attr_mask & IB_QP_RNR_RETRY) {
  555. qp_context->alt_path.rnr_retry = qp_context->pri_path.rnr_retry =
  556. attr->rnr_retry << 5;
  557. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_RNR_RETRY |
  558. MTHCA_QP_OPTPAR_ALT_RNR_RETRY);
  559. }
  560. if (attr_mask & IB_QP_AV) {
  561. if (mthca_path_set(dev, &attr->ah_attr, &qp_context->pri_path,
  562. attr_mask & IB_QP_PORT ? attr->port_num : qp->port))
  563. goto out_mailbox;
  564. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_PRIMARY_ADDR_PATH);
  565. }
  566. if (ibqp->qp_type == IB_QPT_RC &&
  567. cur_state == IB_QPS_INIT && new_state == IB_QPS_RTR) {
  568. u8 sched_queue = ibqp->uobject ? 0x2 : 0x1;
  569. if (mthca_is_memfree(dev))
  570. qp_context->rlkey_arbel_sched_queue |= sched_queue;
  571. else
  572. qp_context->tavor_sched_queue |= cpu_to_be32(sched_queue);
  573. qp_param->opt_param_mask |=
  574. cpu_to_be32(MTHCA_QP_OPTPAR_SCHED_QUEUE);
  575. }
  576. if (attr_mask & IB_QP_TIMEOUT) {
  577. qp_context->pri_path.ackto = attr->timeout << 3;
  578. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_ACK_TIMEOUT);
  579. }
  580. if (attr_mask & IB_QP_ALT_PATH) {
  581. if (attr->alt_pkey_index >= dev->limits.pkey_table_len) {
  582. mthca_dbg(dev, "Alternate P_Key index (%u) too large. max is %d\n",
  583. attr->alt_pkey_index, dev->limits.pkey_table_len-1);
  584. goto out_mailbox;
  585. }
  586. if (attr->alt_port_num == 0 || attr->alt_port_num > dev->limits.num_ports) {
  587. mthca_dbg(dev, "Alternate port number (%u) is invalid\n",
  588. attr->alt_port_num);
  589. goto out_mailbox;
  590. }
  591. if (mthca_path_set(dev, &attr->alt_ah_attr, &qp_context->alt_path,
  592. attr->alt_ah_attr.port_num))
  593. goto out_mailbox;
  594. qp_context->alt_path.port_pkey |= cpu_to_be32(attr->alt_pkey_index |
  595. attr->alt_port_num << 24);
  596. qp_context->alt_path.ackto = attr->alt_timeout << 3;
  597. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_ALT_ADDR_PATH);
  598. }
  599. /* leave rdd as 0 */
  600. qp_context->pd = cpu_to_be32(to_mpd(ibqp->pd)->pd_num);
  601. /* leave wqe_base as 0 (we always create an MR based at 0 for WQs) */
  602. qp_context->wqe_lkey = cpu_to_be32(qp->mr.ibmr.lkey);
  603. qp_context->params1 = cpu_to_be32((MTHCA_ACK_REQ_FREQ << 28) |
  604. (MTHCA_FLIGHT_LIMIT << 24) |
  605. MTHCA_QP_BIT_SWE);
  606. if (qp->sq_policy == IB_SIGNAL_ALL_WR)
  607. qp_context->params1 |= cpu_to_be32(MTHCA_QP_BIT_SSC);
  608. if (attr_mask & IB_QP_RETRY_CNT) {
  609. qp_context->params1 |= cpu_to_be32(attr->retry_cnt << 16);
  610. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_RETRY_COUNT);
  611. }
  612. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
  613. if (attr->max_rd_atomic) {
  614. qp_context->params1 |=
  615. cpu_to_be32(MTHCA_QP_BIT_SRE |
  616. MTHCA_QP_BIT_SAE);
  617. qp_context->params1 |=
  618. cpu_to_be32(fls(attr->max_rd_atomic - 1) << 21);
  619. }
  620. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_SRA_MAX);
  621. }
  622. if (attr_mask & IB_QP_SQ_PSN)
  623. qp_context->next_send_psn = cpu_to_be32(attr->sq_psn);
  624. qp_context->cqn_snd = cpu_to_be32(to_mcq(ibqp->send_cq)->cqn);
  625. if (mthca_is_memfree(dev)) {
  626. qp_context->snd_wqe_base_l = cpu_to_be32(qp->send_wqe_offset);
  627. qp_context->snd_db_index = cpu_to_be32(qp->sq.db_index);
  628. }
  629. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
  630. if (attr->max_dest_rd_atomic)
  631. qp_context->params2 |=
  632. cpu_to_be32(fls(attr->max_dest_rd_atomic - 1) << 21);
  633. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_RRA_MAX);
  634. }
  635. if (attr_mask & (IB_QP_ACCESS_FLAGS | IB_QP_MAX_DEST_RD_ATOMIC)) {
  636. qp_context->params2 |= get_hw_access_flags(qp, attr, attr_mask);
  637. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_RWE |
  638. MTHCA_QP_OPTPAR_RRE |
  639. MTHCA_QP_OPTPAR_RAE);
  640. }
  641. qp_context->params2 |= cpu_to_be32(MTHCA_QP_BIT_RSC);
  642. if (ibqp->srq)
  643. qp_context->params2 |= cpu_to_be32(MTHCA_QP_BIT_RIC);
  644. if (attr_mask & IB_QP_MIN_RNR_TIMER) {
  645. qp_context->rnr_nextrecvpsn |= cpu_to_be32(attr->min_rnr_timer << 24);
  646. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_RNR_TIMEOUT);
  647. }
  648. if (attr_mask & IB_QP_RQ_PSN)
  649. qp_context->rnr_nextrecvpsn |= cpu_to_be32(attr->rq_psn);
  650. qp_context->ra_buff_indx =
  651. cpu_to_be32(dev->qp_table.rdb_base +
  652. ((qp->qpn & (dev->limits.num_qps - 1)) * MTHCA_RDB_ENTRY_SIZE <<
  653. dev->qp_table.rdb_shift));
  654. qp_context->cqn_rcv = cpu_to_be32(to_mcq(ibqp->recv_cq)->cqn);
  655. if (mthca_is_memfree(dev))
  656. qp_context->rcv_db_index = cpu_to_be32(qp->rq.db_index);
  657. if (attr_mask & IB_QP_QKEY) {
  658. qp_context->qkey = cpu_to_be32(attr->qkey);
  659. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_Q_KEY);
  660. }
  661. if (ibqp->srq)
  662. qp_context->srqn = cpu_to_be32(1 << 24 |
  663. to_msrq(ibqp->srq)->srqn);
  664. if (cur_state == IB_QPS_RTS && new_state == IB_QPS_SQD &&
  665. attr_mask & IB_QP_EN_SQD_ASYNC_NOTIFY &&
  666. attr->en_sqd_async_notify)
  667. sqd_event = 1 << 31;
  668. err = mthca_MODIFY_QP(dev, cur_state, new_state, qp->qpn, 0,
  669. mailbox, sqd_event);
  670. if (err) {
  671. mthca_warn(dev, "modify QP %d->%d returned %d.\n",
  672. cur_state, new_state, err);
  673. goto out_mailbox;
  674. }
  675. qp->state = new_state;
  676. if (attr_mask & IB_QP_ACCESS_FLAGS)
  677. qp->atomic_rd_en = attr->qp_access_flags;
  678. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  679. qp->resp_depth = attr->max_dest_rd_atomic;
  680. if (attr_mask & IB_QP_PORT)
  681. qp->port = attr->port_num;
  682. if (attr_mask & IB_QP_ALT_PATH)
  683. qp->alt_port = attr->alt_port_num;
  684. if (is_sqp(dev, qp))
  685. store_attrs(to_msqp(qp), attr, attr_mask);
  686. /*
  687. * If we moved QP0 to RTR, bring the IB link up; if we moved
  688. * QP0 to RESET or ERROR, bring the link back down.
  689. */
  690. if (is_qp0(dev, qp)) {
  691. if (cur_state != IB_QPS_RTR &&
  692. new_state == IB_QPS_RTR)
  693. init_port(dev, qp->port);
  694. if (cur_state != IB_QPS_RESET &&
  695. cur_state != IB_QPS_ERR &&
  696. (new_state == IB_QPS_RESET ||
  697. new_state == IB_QPS_ERR))
  698. mthca_CLOSE_IB(dev, qp->port);
  699. }
  700. /*
  701. * If we moved a kernel QP to RESET, clean up all old CQ
  702. * entries and reinitialize the QP.
  703. */
  704. if (new_state == IB_QPS_RESET && !qp->ibqp.uobject) {
  705. mthca_cq_clean(dev, to_mcq(qp->ibqp.recv_cq), qp->qpn,
  706. qp->ibqp.srq ? to_msrq(qp->ibqp.srq) : NULL);
  707. if (qp->ibqp.send_cq != qp->ibqp.recv_cq)
  708. mthca_cq_clean(dev, to_mcq(qp->ibqp.send_cq), qp->qpn, NULL);
  709. mthca_wq_reset(&qp->sq);
  710. qp->sq.last = get_send_wqe(qp, qp->sq.max - 1);
  711. mthca_wq_reset(&qp->rq);
  712. qp->rq.last = get_recv_wqe(qp, qp->rq.max - 1);
  713. if (mthca_is_memfree(dev)) {
  714. *qp->sq.db = 0;
  715. *qp->rq.db = 0;
  716. }
  717. }
  718. out_mailbox:
  719. mthca_free_mailbox(dev, mailbox);
  720. out:
  721. return err;
  722. }
  723. int mthca_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr, int attr_mask,
  724. struct ib_udata *udata)
  725. {
  726. struct mthca_dev *dev = to_mdev(ibqp->device);
  727. struct mthca_qp *qp = to_mqp(ibqp);
  728. enum ib_qp_state cur_state, new_state;
  729. int err = -EINVAL;
  730. mutex_lock(&qp->mutex);
  731. if (attr_mask & IB_QP_CUR_STATE) {
  732. cur_state = attr->cur_qp_state;
  733. } else {
  734. spin_lock_irq(&qp->sq.lock);
  735. spin_lock(&qp->rq.lock);
  736. cur_state = qp->state;
  737. spin_unlock(&qp->rq.lock);
  738. spin_unlock_irq(&qp->sq.lock);
  739. }
  740. new_state = attr_mask & IB_QP_STATE ? attr->qp_state : cur_state;
  741. if (!ib_modify_qp_is_ok(cur_state, new_state, ibqp->qp_type, attr_mask)) {
  742. mthca_dbg(dev, "Bad QP transition (transport %d) "
  743. "%d->%d with attr 0x%08x\n",
  744. qp->transport, cur_state, new_state,
  745. attr_mask);
  746. goto out;
  747. }
  748. if ((attr_mask & IB_QP_PKEY_INDEX) &&
  749. attr->pkey_index >= dev->limits.pkey_table_len) {
  750. mthca_dbg(dev, "P_Key index (%u) too large. max is %d\n",
  751. attr->pkey_index, dev->limits.pkey_table_len-1);
  752. goto out;
  753. }
  754. if ((attr_mask & IB_QP_PORT) &&
  755. (attr->port_num == 0 || attr->port_num > dev->limits.num_ports)) {
  756. mthca_dbg(dev, "Port number (%u) is invalid\n", attr->port_num);
  757. goto out;
  758. }
  759. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC &&
  760. attr->max_rd_atomic > dev->limits.max_qp_init_rdma) {
  761. mthca_dbg(dev, "Max rdma_atomic as initiator %u too large (max is %d)\n",
  762. attr->max_rd_atomic, dev->limits.max_qp_init_rdma);
  763. goto out;
  764. }
  765. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC &&
  766. attr->max_dest_rd_atomic > 1 << dev->qp_table.rdb_shift) {
  767. mthca_dbg(dev, "Max rdma_atomic as responder %u too large (max %d)\n",
  768. attr->max_dest_rd_atomic, 1 << dev->qp_table.rdb_shift);
  769. goto out;
  770. }
  771. if (cur_state == new_state && cur_state == IB_QPS_RESET) {
  772. err = 0;
  773. goto out;
  774. }
  775. err = __mthca_modify_qp(ibqp, attr, attr_mask, cur_state, new_state);
  776. out:
  777. mutex_unlock(&qp->mutex);
  778. return err;
  779. }
  780. static int mthca_max_data_size(struct mthca_dev *dev, struct mthca_qp *qp, int desc_sz)
  781. {
  782. /*
  783. * Calculate the maximum size of WQE s/g segments, excluding
  784. * the next segment and other non-data segments.
  785. */
  786. int max_data_size = desc_sz - sizeof (struct mthca_next_seg);
  787. switch (qp->transport) {
  788. case MLX:
  789. max_data_size -= 2 * sizeof (struct mthca_data_seg);
  790. break;
  791. case UD:
  792. if (mthca_is_memfree(dev))
  793. max_data_size -= sizeof (struct mthca_arbel_ud_seg);
  794. else
  795. max_data_size -= sizeof (struct mthca_tavor_ud_seg);
  796. break;
  797. default:
  798. max_data_size -= sizeof (struct mthca_raddr_seg);
  799. break;
  800. }
  801. return max_data_size;
  802. }
  803. static inline int mthca_max_inline_data(struct mthca_pd *pd, int max_data_size)
  804. {
  805. /* We don't support inline data for kernel QPs (yet). */
  806. return pd->ibpd.uobject ? max_data_size - MTHCA_INLINE_HEADER_SIZE : 0;
  807. }
  808. static void mthca_adjust_qp_caps(struct mthca_dev *dev,
  809. struct mthca_pd *pd,
  810. struct mthca_qp *qp)
  811. {
  812. int max_data_size = mthca_max_data_size(dev, qp,
  813. min(dev->limits.max_desc_sz,
  814. 1 << qp->sq.wqe_shift));
  815. qp->max_inline_data = mthca_max_inline_data(pd, max_data_size);
  816. qp->sq.max_gs = min_t(int, dev->limits.max_sg,
  817. max_data_size / sizeof (struct mthca_data_seg));
  818. qp->rq.max_gs = min_t(int, dev->limits.max_sg,
  819. (min(dev->limits.max_desc_sz, 1 << qp->rq.wqe_shift) -
  820. sizeof (struct mthca_next_seg)) /
  821. sizeof (struct mthca_data_seg));
  822. }
  823. /*
  824. * Allocate and register buffer for WQEs. qp->rq.max, sq.max,
  825. * rq.max_gs and sq.max_gs must all be assigned.
  826. * mthca_alloc_wqe_buf will calculate rq.wqe_shift and
  827. * sq.wqe_shift (as well as send_wqe_offset, is_direct, and
  828. * queue)
  829. */
  830. static int mthca_alloc_wqe_buf(struct mthca_dev *dev,
  831. struct mthca_pd *pd,
  832. struct mthca_qp *qp)
  833. {
  834. int size;
  835. int err = -ENOMEM;
  836. size = sizeof (struct mthca_next_seg) +
  837. qp->rq.max_gs * sizeof (struct mthca_data_seg);
  838. if (size > dev->limits.max_desc_sz)
  839. return -EINVAL;
  840. for (qp->rq.wqe_shift = 6; 1 << qp->rq.wqe_shift < size;
  841. qp->rq.wqe_shift++)
  842. ; /* nothing */
  843. size = qp->sq.max_gs * sizeof (struct mthca_data_seg);
  844. switch (qp->transport) {
  845. case MLX:
  846. size += 2 * sizeof (struct mthca_data_seg);
  847. break;
  848. case UD:
  849. size += mthca_is_memfree(dev) ?
  850. sizeof (struct mthca_arbel_ud_seg) :
  851. sizeof (struct mthca_tavor_ud_seg);
  852. break;
  853. case UC:
  854. size += sizeof (struct mthca_raddr_seg);
  855. break;
  856. case RC:
  857. size += sizeof (struct mthca_raddr_seg);
  858. /*
  859. * An atomic op will require an atomic segment, a
  860. * remote address segment and one scatter entry.
  861. */
  862. size = max_t(int, size,
  863. sizeof (struct mthca_atomic_seg) +
  864. sizeof (struct mthca_raddr_seg) +
  865. sizeof (struct mthca_data_seg));
  866. break;
  867. default:
  868. break;
  869. }
  870. /* Make sure that we have enough space for a bind request */
  871. size = max_t(int, size, sizeof (struct mthca_bind_seg));
  872. size += sizeof (struct mthca_next_seg);
  873. if (size > dev->limits.max_desc_sz)
  874. return -EINVAL;
  875. for (qp->sq.wqe_shift = 6; 1 << qp->sq.wqe_shift < size;
  876. qp->sq.wqe_shift++)
  877. ; /* nothing */
  878. qp->send_wqe_offset = ALIGN(qp->rq.max << qp->rq.wqe_shift,
  879. 1 << qp->sq.wqe_shift);
  880. /*
  881. * If this is a userspace QP, we don't actually have to
  882. * allocate anything. All we need is to calculate the WQE
  883. * sizes and the send_wqe_offset, so we're done now.
  884. */
  885. if (pd->ibpd.uobject)
  886. return 0;
  887. size = PAGE_ALIGN(qp->send_wqe_offset +
  888. (qp->sq.max << qp->sq.wqe_shift));
  889. qp->wrid = kmalloc((qp->rq.max + qp->sq.max) * sizeof (u64),
  890. GFP_KERNEL);
  891. if (!qp->wrid)
  892. goto err_out;
  893. err = mthca_buf_alloc(dev, size, MTHCA_MAX_DIRECT_QP_SIZE,
  894. &qp->queue, &qp->is_direct, pd, 0, &qp->mr);
  895. if (err)
  896. goto err_out;
  897. return 0;
  898. err_out:
  899. kfree(qp->wrid);
  900. return err;
  901. }
  902. static void mthca_free_wqe_buf(struct mthca_dev *dev,
  903. struct mthca_qp *qp)
  904. {
  905. mthca_buf_free(dev, PAGE_ALIGN(qp->send_wqe_offset +
  906. (qp->sq.max << qp->sq.wqe_shift)),
  907. &qp->queue, qp->is_direct, &qp->mr);
  908. kfree(qp->wrid);
  909. }
  910. static int mthca_map_memfree(struct mthca_dev *dev,
  911. struct mthca_qp *qp)
  912. {
  913. int ret;
  914. if (mthca_is_memfree(dev)) {
  915. ret = mthca_table_get(dev, dev->qp_table.qp_table, qp->qpn);
  916. if (ret)
  917. return ret;
  918. ret = mthca_table_get(dev, dev->qp_table.eqp_table, qp->qpn);
  919. if (ret)
  920. goto err_qpc;
  921. ret = mthca_table_get(dev, dev->qp_table.rdb_table,
  922. qp->qpn << dev->qp_table.rdb_shift);
  923. if (ret)
  924. goto err_eqpc;
  925. }
  926. return 0;
  927. err_eqpc:
  928. mthca_table_put(dev, dev->qp_table.eqp_table, qp->qpn);
  929. err_qpc:
  930. mthca_table_put(dev, dev->qp_table.qp_table, qp->qpn);
  931. return ret;
  932. }
  933. static void mthca_unmap_memfree(struct mthca_dev *dev,
  934. struct mthca_qp *qp)
  935. {
  936. mthca_table_put(dev, dev->qp_table.rdb_table,
  937. qp->qpn << dev->qp_table.rdb_shift);
  938. mthca_table_put(dev, dev->qp_table.eqp_table, qp->qpn);
  939. mthca_table_put(dev, dev->qp_table.qp_table, qp->qpn);
  940. }
  941. static int mthca_alloc_memfree(struct mthca_dev *dev,
  942. struct mthca_qp *qp)
  943. {
  944. if (mthca_is_memfree(dev)) {
  945. qp->rq.db_index = mthca_alloc_db(dev, MTHCA_DB_TYPE_RQ,
  946. qp->qpn, &qp->rq.db);
  947. if (qp->rq.db_index < 0)
  948. return -ENOMEM;
  949. qp->sq.db_index = mthca_alloc_db(dev, MTHCA_DB_TYPE_SQ,
  950. qp->qpn, &qp->sq.db);
  951. if (qp->sq.db_index < 0) {
  952. mthca_free_db(dev, MTHCA_DB_TYPE_RQ, qp->rq.db_index);
  953. return -ENOMEM;
  954. }
  955. }
  956. return 0;
  957. }
  958. static void mthca_free_memfree(struct mthca_dev *dev,
  959. struct mthca_qp *qp)
  960. {
  961. if (mthca_is_memfree(dev)) {
  962. mthca_free_db(dev, MTHCA_DB_TYPE_SQ, qp->sq.db_index);
  963. mthca_free_db(dev, MTHCA_DB_TYPE_RQ, qp->rq.db_index);
  964. }
  965. }
  966. static int mthca_alloc_qp_common(struct mthca_dev *dev,
  967. struct mthca_pd *pd,
  968. struct mthca_cq *send_cq,
  969. struct mthca_cq *recv_cq,
  970. enum ib_sig_type send_policy,
  971. struct mthca_qp *qp)
  972. {
  973. int ret;
  974. int i;
  975. struct mthca_next_seg *next;
  976. qp->refcount = 1;
  977. init_waitqueue_head(&qp->wait);
  978. mutex_init(&qp->mutex);
  979. qp->state = IB_QPS_RESET;
  980. qp->atomic_rd_en = 0;
  981. qp->resp_depth = 0;
  982. qp->sq_policy = send_policy;
  983. mthca_wq_reset(&qp->sq);
  984. mthca_wq_reset(&qp->rq);
  985. spin_lock_init(&qp->sq.lock);
  986. spin_lock_init(&qp->rq.lock);
  987. ret = mthca_map_memfree(dev, qp);
  988. if (ret)
  989. return ret;
  990. ret = mthca_alloc_wqe_buf(dev, pd, qp);
  991. if (ret) {
  992. mthca_unmap_memfree(dev, qp);
  993. return ret;
  994. }
  995. mthca_adjust_qp_caps(dev, pd, qp);
  996. /*
  997. * If this is a userspace QP, we're done now. The doorbells
  998. * will be allocated and buffers will be initialized in
  999. * userspace.
  1000. */
  1001. if (pd->ibpd.uobject)
  1002. return 0;
  1003. ret = mthca_alloc_memfree(dev, qp);
  1004. if (ret) {
  1005. mthca_free_wqe_buf(dev, qp);
  1006. mthca_unmap_memfree(dev, qp);
  1007. return ret;
  1008. }
  1009. if (mthca_is_memfree(dev)) {
  1010. struct mthca_data_seg *scatter;
  1011. int size = (sizeof (struct mthca_next_seg) +
  1012. qp->rq.max_gs * sizeof (struct mthca_data_seg)) / 16;
  1013. for (i = 0; i < qp->rq.max; ++i) {
  1014. next = get_recv_wqe(qp, i);
  1015. next->nda_op = cpu_to_be32(((i + 1) & (qp->rq.max - 1)) <<
  1016. qp->rq.wqe_shift);
  1017. next->ee_nds = cpu_to_be32(size);
  1018. for (scatter = (void *) (next + 1);
  1019. (void *) scatter < (void *) next + (1 << qp->rq.wqe_shift);
  1020. ++scatter)
  1021. scatter->lkey = cpu_to_be32(MTHCA_INVAL_LKEY);
  1022. }
  1023. for (i = 0; i < qp->sq.max; ++i) {
  1024. next = get_send_wqe(qp, i);
  1025. next->nda_op = cpu_to_be32((((i + 1) & (qp->sq.max - 1)) <<
  1026. qp->sq.wqe_shift) +
  1027. qp->send_wqe_offset);
  1028. }
  1029. } else {
  1030. for (i = 0; i < qp->rq.max; ++i) {
  1031. next = get_recv_wqe(qp, i);
  1032. next->nda_op = htonl((((i + 1) % qp->rq.max) <<
  1033. qp->rq.wqe_shift) | 1);
  1034. }
  1035. }
  1036. qp->sq.last = get_send_wqe(qp, qp->sq.max - 1);
  1037. qp->rq.last = get_recv_wqe(qp, qp->rq.max - 1);
  1038. return 0;
  1039. }
  1040. static int mthca_set_qp_size(struct mthca_dev *dev, struct ib_qp_cap *cap,
  1041. struct mthca_pd *pd, struct mthca_qp *qp)
  1042. {
  1043. int max_data_size = mthca_max_data_size(dev, qp, dev->limits.max_desc_sz);
  1044. /* Sanity check QP size before proceeding */
  1045. if (cap->max_send_wr > dev->limits.max_wqes ||
  1046. cap->max_recv_wr > dev->limits.max_wqes ||
  1047. cap->max_send_sge > dev->limits.max_sg ||
  1048. cap->max_recv_sge > dev->limits.max_sg ||
  1049. cap->max_inline_data > mthca_max_inline_data(pd, max_data_size))
  1050. return -EINVAL;
  1051. /*
  1052. * For MLX transport we need 2 extra send gather entries:
  1053. * one for the header and one for the checksum at the end
  1054. */
  1055. if (qp->transport == MLX && cap->max_send_sge + 2 > dev->limits.max_sg)
  1056. return -EINVAL;
  1057. if (mthca_is_memfree(dev)) {
  1058. qp->rq.max = cap->max_recv_wr ?
  1059. roundup_pow_of_two(cap->max_recv_wr) : 0;
  1060. qp->sq.max = cap->max_send_wr ?
  1061. roundup_pow_of_two(cap->max_send_wr) : 0;
  1062. } else {
  1063. qp->rq.max = cap->max_recv_wr;
  1064. qp->sq.max = cap->max_send_wr;
  1065. }
  1066. qp->rq.max_gs = cap->max_recv_sge;
  1067. qp->sq.max_gs = max_t(int, cap->max_send_sge,
  1068. ALIGN(cap->max_inline_data + MTHCA_INLINE_HEADER_SIZE,
  1069. MTHCA_INLINE_CHUNK_SIZE) /
  1070. sizeof (struct mthca_data_seg));
  1071. return 0;
  1072. }
  1073. int mthca_alloc_qp(struct mthca_dev *dev,
  1074. struct mthca_pd *pd,
  1075. struct mthca_cq *send_cq,
  1076. struct mthca_cq *recv_cq,
  1077. enum ib_qp_type type,
  1078. enum ib_sig_type send_policy,
  1079. struct ib_qp_cap *cap,
  1080. struct mthca_qp *qp)
  1081. {
  1082. int err;
  1083. switch (type) {
  1084. case IB_QPT_RC: qp->transport = RC; break;
  1085. case IB_QPT_UC: qp->transport = UC; break;
  1086. case IB_QPT_UD: qp->transport = UD; break;
  1087. default: return -EINVAL;
  1088. }
  1089. err = mthca_set_qp_size(dev, cap, pd, qp);
  1090. if (err)
  1091. return err;
  1092. qp->qpn = mthca_alloc(&dev->qp_table.alloc);
  1093. if (qp->qpn == -1)
  1094. return -ENOMEM;
  1095. /* initialize port to zero for error-catching. */
  1096. qp->port = 0;
  1097. err = mthca_alloc_qp_common(dev, pd, send_cq, recv_cq,
  1098. send_policy, qp);
  1099. if (err) {
  1100. mthca_free(&dev->qp_table.alloc, qp->qpn);
  1101. return err;
  1102. }
  1103. spin_lock_irq(&dev->qp_table.lock);
  1104. mthca_array_set(&dev->qp_table.qp,
  1105. qp->qpn & (dev->limits.num_qps - 1), qp);
  1106. spin_unlock_irq(&dev->qp_table.lock);
  1107. return 0;
  1108. }
  1109. static void mthca_lock_cqs(struct mthca_cq *send_cq, struct mthca_cq *recv_cq)
  1110. __acquires(&send_cq->lock) __acquires(&recv_cq->lock)
  1111. {
  1112. if (send_cq == recv_cq) {
  1113. spin_lock_irq(&send_cq->lock);
  1114. __acquire(&recv_cq->lock);
  1115. } else if (send_cq->cqn < recv_cq->cqn) {
  1116. spin_lock_irq(&send_cq->lock);
  1117. spin_lock_nested(&recv_cq->lock, SINGLE_DEPTH_NESTING);
  1118. } else {
  1119. spin_lock_irq(&recv_cq->lock);
  1120. spin_lock_nested(&send_cq->lock, SINGLE_DEPTH_NESTING);
  1121. }
  1122. }
  1123. static void mthca_unlock_cqs(struct mthca_cq *send_cq, struct mthca_cq *recv_cq)
  1124. __releases(&send_cq->lock) __releases(&recv_cq->lock)
  1125. {
  1126. if (send_cq == recv_cq) {
  1127. __release(&recv_cq->lock);
  1128. spin_unlock_irq(&send_cq->lock);
  1129. } else if (send_cq->cqn < recv_cq->cqn) {
  1130. spin_unlock(&recv_cq->lock);
  1131. spin_unlock_irq(&send_cq->lock);
  1132. } else {
  1133. spin_unlock(&send_cq->lock);
  1134. spin_unlock_irq(&recv_cq->lock);
  1135. }
  1136. }
  1137. int mthca_alloc_sqp(struct mthca_dev *dev,
  1138. struct mthca_pd *pd,
  1139. struct mthca_cq *send_cq,
  1140. struct mthca_cq *recv_cq,
  1141. enum ib_sig_type send_policy,
  1142. struct ib_qp_cap *cap,
  1143. int qpn,
  1144. int port,
  1145. struct mthca_sqp *sqp)
  1146. {
  1147. u32 mqpn = qpn * 2 + dev->qp_table.sqp_start + port - 1;
  1148. int err;
  1149. sqp->qp.transport = MLX;
  1150. err = mthca_set_qp_size(dev, cap, pd, &sqp->qp);
  1151. if (err)
  1152. return err;
  1153. sqp->header_buf_size = sqp->qp.sq.max * MTHCA_UD_HEADER_SIZE;
  1154. sqp->header_buf = dma_alloc_coherent(&dev->pdev->dev, sqp->header_buf_size,
  1155. &sqp->header_dma, GFP_KERNEL);
  1156. if (!sqp->header_buf)
  1157. return -ENOMEM;
  1158. spin_lock_irq(&dev->qp_table.lock);
  1159. if (mthca_array_get(&dev->qp_table.qp, mqpn))
  1160. err = -EBUSY;
  1161. else
  1162. mthca_array_set(&dev->qp_table.qp, mqpn, sqp);
  1163. spin_unlock_irq(&dev->qp_table.lock);
  1164. if (err)
  1165. goto err_out;
  1166. sqp->qp.port = port;
  1167. sqp->qp.qpn = mqpn;
  1168. sqp->qp.transport = MLX;
  1169. err = mthca_alloc_qp_common(dev, pd, send_cq, recv_cq,
  1170. send_policy, &sqp->qp);
  1171. if (err)
  1172. goto err_out_free;
  1173. atomic_inc(&pd->sqp_count);
  1174. return 0;
  1175. err_out_free:
  1176. /*
  1177. * Lock CQs here, so that CQ polling code can do QP lookup
  1178. * without taking a lock.
  1179. */
  1180. mthca_lock_cqs(send_cq, recv_cq);
  1181. spin_lock(&dev->qp_table.lock);
  1182. mthca_array_clear(&dev->qp_table.qp, mqpn);
  1183. spin_unlock(&dev->qp_table.lock);
  1184. mthca_unlock_cqs(send_cq, recv_cq);
  1185. err_out:
  1186. dma_free_coherent(&dev->pdev->dev, sqp->header_buf_size,
  1187. sqp->header_buf, sqp->header_dma);
  1188. return err;
  1189. }
  1190. static inline int get_qp_refcount(struct mthca_dev *dev, struct mthca_qp *qp)
  1191. {
  1192. int c;
  1193. spin_lock_irq(&dev->qp_table.lock);
  1194. c = qp->refcount;
  1195. spin_unlock_irq(&dev->qp_table.lock);
  1196. return c;
  1197. }
  1198. void mthca_free_qp(struct mthca_dev *dev,
  1199. struct mthca_qp *qp)
  1200. {
  1201. struct mthca_cq *send_cq;
  1202. struct mthca_cq *recv_cq;
  1203. send_cq = to_mcq(qp->ibqp.send_cq);
  1204. recv_cq = to_mcq(qp->ibqp.recv_cq);
  1205. /*
  1206. * Lock CQs here, so that CQ polling code can do QP lookup
  1207. * without taking a lock.
  1208. */
  1209. mthca_lock_cqs(send_cq, recv_cq);
  1210. spin_lock(&dev->qp_table.lock);
  1211. mthca_array_clear(&dev->qp_table.qp,
  1212. qp->qpn & (dev->limits.num_qps - 1));
  1213. --qp->refcount;
  1214. spin_unlock(&dev->qp_table.lock);
  1215. mthca_unlock_cqs(send_cq, recv_cq);
  1216. wait_event(qp->wait, !get_qp_refcount(dev, qp));
  1217. if (qp->state != IB_QPS_RESET)
  1218. mthca_MODIFY_QP(dev, qp->state, IB_QPS_RESET, qp->qpn, 0,
  1219. NULL, 0);
  1220. /*
  1221. * If this is a userspace QP, the buffers, MR, CQs and so on
  1222. * will be cleaned up in userspace, so all we have to do is
  1223. * unref the mem-free tables and free the QPN in our table.
  1224. */
  1225. if (!qp->ibqp.uobject) {
  1226. mthca_cq_clean(dev, recv_cq, qp->qpn,
  1227. qp->ibqp.srq ? to_msrq(qp->ibqp.srq) : NULL);
  1228. if (send_cq != recv_cq)
  1229. mthca_cq_clean(dev, send_cq, qp->qpn, NULL);
  1230. mthca_free_memfree(dev, qp);
  1231. mthca_free_wqe_buf(dev, qp);
  1232. }
  1233. mthca_unmap_memfree(dev, qp);
  1234. if (is_sqp(dev, qp)) {
  1235. atomic_dec(&(to_mpd(qp->ibqp.pd)->sqp_count));
  1236. dma_free_coherent(&dev->pdev->dev,
  1237. to_msqp(qp)->header_buf_size,
  1238. to_msqp(qp)->header_buf,
  1239. to_msqp(qp)->header_dma);
  1240. } else
  1241. mthca_free(&dev->qp_table.alloc, qp->qpn);
  1242. }
  1243. /* Create UD header for an MLX send and build a data segment for it */
  1244. static int build_mlx_header(struct mthca_dev *dev, struct mthca_sqp *sqp,
  1245. int ind, struct ib_send_wr *wr,
  1246. struct mthca_mlx_seg *mlx,
  1247. struct mthca_data_seg *data)
  1248. {
  1249. int header_size;
  1250. int err;
  1251. u16 pkey;
  1252. ib_ud_header_init(256, /* assume a MAD */ 1, 0, 0,
  1253. mthca_ah_grh_present(to_mah(wr->wr.ud.ah)), 0,
  1254. &sqp->ud_header);
  1255. err = mthca_read_ah(dev, to_mah(wr->wr.ud.ah), &sqp->ud_header);
  1256. if (err)
  1257. return err;
  1258. mlx->flags &= ~cpu_to_be32(MTHCA_NEXT_SOLICIT | 1);
  1259. mlx->flags |= cpu_to_be32((!sqp->qp.ibqp.qp_num ? MTHCA_MLX_VL15 : 0) |
  1260. (sqp->ud_header.lrh.destination_lid ==
  1261. IB_LID_PERMISSIVE ? MTHCA_MLX_SLR : 0) |
  1262. (sqp->ud_header.lrh.service_level << 8));
  1263. mlx->rlid = sqp->ud_header.lrh.destination_lid;
  1264. mlx->vcrc = 0;
  1265. switch (wr->opcode) {
  1266. case IB_WR_SEND:
  1267. sqp->ud_header.bth.opcode = IB_OPCODE_UD_SEND_ONLY;
  1268. sqp->ud_header.immediate_present = 0;
  1269. break;
  1270. case IB_WR_SEND_WITH_IMM:
  1271. sqp->ud_header.bth.opcode = IB_OPCODE_UD_SEND_ONLY_WITH_IMMEDIATE;
  1272. sqp->ud_header.immediate_present = 1;
  1273. sqp->ud_header.immediate_data = wr->ex.imm_data;
  1274. break;
  1275. default:
  1276. return -EINVAL;
  1277. }
  1278. sqp->ud_header.lrh.virtual_lane = !sqp->qp.ibqp.qp_num ? 15 : 0;
  1279. if (sqp->ud_header.lrh.destination_lid == IB_LID_PERMISSIVE)
  1280. sqp->ud_header.lrh.source_lid = IB_LID_PERMISSIVE;
  1281. sqp->ud_header.bth.solicited_event = !!(wr->send_flags & IB_SEND_SOLICITED);
  1282. if (!sqp->qp.ibqp.qp_num)
  1283. ib_get_cached_pkey(&dev->ib_dev, sqp->qp.port,
  1284. sqp->pkey_index, &pkey);
  1285. else
  1286. ib_get_cached_pkey(&dev->ib_dev, sqp->qp.port,
  1287. wr->wr.ud.pkey_index, &pkey);
  1288. sqp->ud_header.bth.pkey = cpu_to_be16(pkey);
  1289. sqp->ud_header.bth.destination_qpn = cpu_to_be32(wr->wr.ud.remote_qpn);
  1290. sqp->ud_header.bth.psn = cpu_to_be32((sqp->send_psn++) & ((1 << 24) - 1));
  1291. sqp->ud_header.deth.qkey = cpu_to_be32(wr->wr.ud.remote_qkey & 0x80000000 ?
  1292. sqp->qkey : wr->wr.ud.remote_qkey);
  1293. sqp->ud_header.deth.source_qpn = cpu_to_be32(sqp->qp.ibqp.qp_num);
  1294. header_size = ib_ud_header_pack(&sqp->ud_header,
  1295. sqp->header_buf +
  1296. ind * MTHCA_UD_HEADER_SIZE);
  1297. data->byte_count = cpu_to_be32(header_size);
  1298. data->lkey = cpu_to_be32(to_mpd(sqp->qp.ibqp.pd)->ntmr.ibmr.lkey);
  1299. data->addr = cpu_to_be64(sqp->header_dma +
  1300. ind * MTHCA_UD_HEADER_SIZE);
  1301. return 0;
  1302. }
  1303. static inline int mthca_wq_overflow(struct mthca_wq *wq, int nreq,
  1304. struct ib_cq *ib_cq)
  1305. {
  1306. unsigned cur;
  1307. struct mthca_cq *cq;
  1308. cur = wq->head - wq->tail;
  1309. if (likely(cur + nreq < wq->max))
  1310. return 0;
  1311. cq = to_mcq(ib_cq);
  1312. spin_lock(&cq->lock);
  1313. cur = wq->head - wq->tail;
  1314. spin_unlock(&cq->lock);
  1315. return cur + nreq >= wq->max;
  1316. }
  1317. static __always_inline void set_raddr_seg(struct mthca_raddr_seg *rseg,
  1318. u64 remote_addr, u32 rkey)
  1319. {
  1320. rseg->raddr = cpu_to_be64(remote_addr);
  1321. rseg->rkey = cpu_to_be32(rkey);
  1322. rseg->reserved = 0;
  1323. }
  1324. static __always_inline void set_atomic_seg(struct mthca_atomic_seg *aseg,
  1325. struct ib_send_wr *wr)
  1326. {
  1327. if (wr->opcode == IB_WR_ATOMIC_CMP_AND_SWP) {
  1328. aseg->swap_add = cpu_to_be64(wr->wr.atomic.swap);
  1329. aseg->compare = cpu_to_be64(wr->wr.atomic.compare_add);
  1330. } else {
  1331. aseg->swap_add = cpu_to_be64(wr->wr.atomic.compare_add);
  1332. aseg->compare = 0;
  1333. }
  1334. }
  1335. static void set_tavor_ud_seg(struct mthca_tavor_ud_seg *useg,
  1336. struct ib_send_wr *wr)
  1337. {
  1338. useg->lkey = cpu_to_be32(to_mah(wr->wr.ud.ah)->key);
  1339. useg->av_addr = cpu_to_be64(to_mah(wr->wr.ud.ah)->avdma);
  1340. useg->dqpn = cpu_to_be32(wr->wr.ud.remote_qpn);
  1341. useg->qkey = cpu_to_be32(wr->wr.ud.remote_qkey);
  1342. }
  1343. static void set_arbel_ud_seg(struct mthca_arbel_ud_seg *useg,
  1344. struct ib_send_wr *wr)
  1345. {
  1346. memcpy(useg->av, to_mah(wr->wr.ud.ah)->av, MTHCA_AV_SIZE);
  1347. useg->dqpn = cpu_to_be32(wr->wr.ud.remote_qpn);
  1348. useg->qkey = cpu_to_be32(wr->wr.ud.remote_qkey);
  1349. }
  1350. int mthca_tavor_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  1351. struct ib_send_wr **bad_wr)
  1352. {
  1353. struct mthca_dev *dev = to_mdev(ibqp->device);
  1354. struct mthca_qp *qp = to_mqp(ibqp);
  1355. void *wqe;
  1356. void *prev_wqe;
  1357. unsigned long flags;
  1358. int err = 0;
  1359. int nreq;
  1360. int i;
  1361. int size;
  1362. /*
  1363. * f0 and size0 are only used if nreq != 0, and they will
  1364. * always be initialized the first time through the main loop
  1365. * before nreq is incremented. So nreq cannot become non-zero
  1366. * without initializing f0 and size0, and they are in fact
  1367. * never used uninitialized.
  1368. */
  1369. int uninitialized_var(size0);
  1370. u32 uninitialized_var(f0);
  1371. int ind;
  1372. u8 op0 = 0;
  1373. spin_lock_irqsave(&qp->sq.lock, flags);
  1374. /* XXX check that state is OK to post send */
  1375. ind = qp->sq.next_ind;
  1376. for (nreq = 0; wr; ++nreq, wr = wr->next) {
  1377. if (mthca_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq)) {
  1378. mthca_err(dev, "SQ %06x full (%u head, %u tail,"
  1379. " %d max, %d nreq)\n", qp->qpn,
  1380. qp->sq.head, qp->sq.tail,
  1381. qp->sq.max, nreq);
  1382. err = -ENOMEM;
  1383. *bad_wr = wr;
  1384. goto out;
  1385. }
  1386. wqe = get_send_wqe(qp, ind);
  1387. prev_wqe = qp->sq.last;
  1388. qp->sq.last = wqe;
  1389. ((struct mthca_next_seg *) wqe)->nda_op = 0;
  1390. ((struct mthca_next_seg *) wqe)->ee_nds = 0;
  1391. ((struct mthca_next_seg *) wqe)->flags =
  1392. ((wr->send_flags & IB_SEND_SIGNALED) ?
  1393. cpu_to_be32(MTHCA_NEXT_CQ_UPDATE) : 0) |
  1394. ((wr->send_flags & IB_SEND_SOLICITED) ?
  1395. cpu_to_be32(MTHCA_NEXT_SOLICIT) : 0) |
  1396. cpu_to_be32(1);
  1397. if (wr->opcode == IB_WR_SEND_WITH_IMM ||
  1398. wr->opcode == IB_WR_RDMA_WRITE_WITH_IMM)
  1399. ((struct mthca_next_seg *) wqe)->imm = wr->ex.imm_data;
  1400. wqe += sizeof (struct mthca_next_seg);
  1401. size = sizeof (struct mthca_next_seg) / 16;
  1402. switch (qp->transport) {
  1403. case RC:
  1404. switch (wr->opcode) {
  1405. case IB_WR_ATOMIC_CMP_AND_SWP:
  1406. case IB_WR_ATOMIC_FETCH_AND_ADD:
  1407. set_raddr_seg(wqe, wr->wr.atomic.remote_addr,
  1408. wr->wr.atomic.rkey);
  1409. wqe += sizeof (struct mthca_raddr_seg);
  1410. set_atomic_seg(wqe, wr);
  1411. wqe += sizeof (struct mthca_atomic_seg);
  1412. size += (sizeof (struct mthca_raddr_seg) +
  1413. sizeof (struct mthca_atomic_seg)) / 16;
  1414. break;
  1415. case IB_WR_RDMA_WRITE:
  1416. case IB_WR_RDMA_WRITE_WITH_IMM:
  1417. case IB_WR_RDMA_READ:
  1418. set_raddr_seg(wqe, wr->wr.rdma.remote_addr,
  1419. wr->wr.rdma.rkey);
  1420. wqe += sizeof (struct mthca_raddr_seg);
  1421. size += sizeof (struct mthca_raddr_seg) / 16;
  1422. break;
  1423. default:
  1424. /* No extra segments required for sends */
  1425. break;
  1426. }
  1427. break;
  1428. case UC:
  1429. switch (wr->opcode) {
  1430. case IB_WR_RDMA_WRITE:
  1431. case IB_WR_RDMA_WRITE_WITH_IMM:
  1432. set_raddr_seg(wqe, wr->wr.rdma.remote_addr,
  1433. wr->wr.rdma.rkey);
  1434. wqe += sizeof (struct mthca_raddr_seg);
  1435. size += sizeof (struct mthca_raddr_seg) / 16;
  1436. break;
  1437. default:
  1438. /* No extra segments required for sends */
  1439. break;
  1440. }
  1441. break;
  1442. case UD:
  1443. set_tavor_ud_seg(wqe, wr);
  1444. wqe += sizeof (struct mthca_tavor_ud_seg);
  1445. size += sizeof (struct mthca_tavor_ud_seg) / 16;
  1446. break;
  1447. case MLX:
  1448. err = build_mlx_header(dev, to_msqp(qp), ind, wr,
  1449. wqe - sizeof (struct mthca_next_seg),
  1450. wqe);
  1451. if (err) {
  1452. *bad_wr = wr;
  1453. goto out;
  1454. }
  1455. wqe += sizeof (struct mthca_data_seg);
  1456. size += sizeof (struct mthca_data_seg) / 16;
  1457. break;
  1458. }
  1459. if (wr->num_sge > qp->sq.max_gs) {
  1460. mthca_err(dev, "too many gathers\n");
  1461. err = -EINVAL;
  1462. *bad_wr = wr;
  1463. goto out;
  1464. }
  1465. for (i = 0; i < wr->num_sge; ++i) {
  1466. mthca_set_data_seg(wqe, wr->sg_list + i);
  1467. wqe += sizeof (struct mthca_data_seg);
  1468. size += sizeof (struct mthca_data_seg) / 16;
  1469. }
  1470. /* Add one more inline data segment for ICRC */
  1471. if (qp->transport == MLX) {
  1472. ((struct mthca_data_seg *) wqe)->byte_count =
  1473. cpu_to_be32((1 << 31) | 4);
  1474. ((u32 *) wqe)[1] = 0;
  1475. wqe += sizeof (struct mthca_data_seg);
  1476. size += sizeof (struct mthca_data_seg) / 16;
  1477. }
  1478. qp->wrid[ind + qp->rq.max] = wr->wr_id;
  1479. if (wr->opcode >= ARRAY_SIZE(mthca_opcode)) {
  1480. mthca_err(dev, "opcode invalid\n");
  1481. err = -EINVAL;
  1482. *bad_wr = wr;
  1483. goto out;
  1484. }
  1485. ((struct mthca_next_seg *) prev_wqe)->nda_op =
  1486. cpu_to_be32(((ind << qp->sq.wqe_shift) +
  1487. qp->send_wqe_offset) |
  1488. mthca_opcode[wr->opcode]);
  1489. wmb();
  1490. ((struct mthca_next_seg *) prev_wqe)->ee_nds =
  1491. cpu_to_be32((nreq ? 0 : MTHCA_NEXT_DBD) | size |
  1492. ((wr->send_flags & IB_SEND_FENCE) ?
  1493. MTHCA_NEXT_FENCE : 0));
  1494. if (!nreq) {
  1495. size0 = size;
  1496. op0 = mthca_opcode[wr->opcode];
  1497. f0 = wr->send_flags & IB_SEND_FENCE ?
  1498. MTHCA_SEND_DOORBELL_FENCE : 0;
  1499. }
  1500. ++ind;
  1501. if (unlikely(ind >= qp->sq.max))
  1502. ind -= qp->sq.max;
  1503. }
  1504. out:
  1505. if (likely(nreq)) {
  1506. wmb();
  1507. mthca_write64(((qp->sq.next_ind << qp->sq.wqe_shift) +
  1508. qp->send_wqe_offset) | f0 | op0,
  1509. (qp->qpn << 8) | size0,
  1510. dev->kar + MTHCA_SEND_DOORBELL,
  1511. MTHCA_GET_DOORBELL_LOCK(&dev->doorbell_lock));
  1512. /*
  1513. * Make sure doorbells don't leak out of SQ spinlock
  1514. * and reach the HCA out of order:
  1515. */
  1516. mmiowb();
  1517. }
  1518. qp->sq.next_ind = ind;
  1519. qp->sq.head += nreq;
  1520. spin_unlock_irqrestore(&qp->sq.lock, flags);
  1521. return err;
  1522. }
  1523. int mthca_tavor_post_receive(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  1524. struct ib_recv_wr **bad_wr)
  1525. {
  1526. struct mthca_dev *dev = to_mdev(ibqp->device);
  1527. struct mthca_qp *qp = to_mqp(ibqp);
  1528. unsigned long flags;
  1529. int err = 0;
  1530. int nreq;
  1531. int i;
  1532. int size;
  1533. /*
  1534. * size0 is only used if nreq != 0, and it will always be
  1535. * initialized the first time through the main loop before
  1536. * nreq is incremented. So nreq cannot become non-zero
  1537. * without initializing size0, and it is in fact never used
  1538. * uninitialized.
  1539. */
  1540. int uninitialized_var(size0);
  1541. int ind;
  1542. void *wqe;
  1543. void *prev_wqe;
  1544. spin_lock_irqsave(&qp->rq.lock, flags);
  1545. /* XXX check that state is OK to post receive */
  1546. ind = qp->rq.next_ind;
  1547. for (nreq = 0; wr; wr = wr->next) {
  1548. if (mthca_wq_overflow(&qp->rq, nreq, qp->ibqp.recv_cq)) {
  1549. mthca_err(dev, "RQ %06x full (%u head, %u tail,"
  1550. " %d max, %d nreq)\n", qp->qpn,
  1551. qp->rq.head, qp->rq.tail,
  1552. qp->rq.max, nreq);
  1553. err = -ENOMEM;
  1554. *bad_wr = wr;
  1555. goto out;
  1556. }
  1557. wqe = get_recv_wqe(qp, ind);
  1558. prev_wqe = qp->rq.last;
  1559. qp->rq.last = wqe;
  1560. ((struct mthca_next_seg *) wqe)->ee_nds =
  1561. cpu_to_be32(MTHCA_NEXT_DBD);
  1562. ((struct mthca_next_seg *) wqe)->flags = 0;
  1563. wqe += sizeof (struct mthca_next_seg);
  1564. size = sizeof (struct mthca_next_seg) / 16;
  1565. if (unlikely(wr->num_sge > qp->rq.max_gs)) {
  1566. err = -EINVAL;
  1567. *bad_wr = wr;
  1568. goto out;
  1569. }
  1570. for (i = 0; i < wr->num_sge; ++i) {
  1571. mthca_set_data_seg(wqe, wr->sg_list + i);
  1572. wqe += sizeof (struct mthca_data_seg);
  1573. size += sizeof (struct mthca_data_seg) / 16;
  1574. }
  1575. qp->wrid[ind] = wr->wr_id;
  1576. ((struct mthca_next_seg *) prev_wqe)->ee_nds =
  1577. cpu_to_be32(MTHCA_NEXT_DBD | size);
  1578. if (!nreq)
  1579. size0 = size;
  1580. ++ind;
  1581. if (unlikely(ind >= qp->rq.max))
  1582. ind -= qp->rq.max;
  1583. ++nreq;
  1584. if (unlikely(nreq == MTHCA_TAVOR_MAX_WQES_PER_RECV_DB)) {
  1585. nreq = 0;
  1586. wmb();
  1587. mthca_write64((qp->rq.next_ind << qp->rq.wqe_shift) | size0,
  1588. qp->qpn << 8, dev->kar + MTHCA_RECEIVE_DOORBELL,
  1589. MTHCA_GET_DOORBELL_LOCK(&dev->doorbell_lock));
  1590. qp->rq.next_ind = ind;
  1591. qp->rq.head += MTHCA_TAVOR_MAX_WQES_PER_RECV_DB;
  1592. }
  1593. }
  1594. out:
  1595. if (likely(nreq)) {
  1596. wmb();
  1597. mthca_write64((qp->rq.next_ind << qp->rq.wqe_shift) | size0,
  1598. qp->qpn << 8 | nreq, dev->kar + MTHCA_RECEIVE_DOORBELL,
  1599. MTHCA_GET_DOORBELL_LOCK(&dev->doorbell_lock));
  1600. }
  1601. qp->rq.next_ind = ind;
  1602. qp->rq.head += nreq;
  1603. /*
  1604. * Make sure doorbells don't leak out of RQ spinlock and reach
  1605. * the HCA out of order:
  1606. */
  1607. mmiowb();
  1608. spin_unlock_irqrestore(&qp->rq.lock, flags);
  1609. return err;
  1610. }
  1611. int mthca_arbel_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  1612. struct ib_send_wr **bad_wr)
  1613. {
  1614. struct mthca_dev *dev = to_mdev(ibqp->device);
  1615. struct mthca_qp *qp = to_mqp(ibqp);
  1616. u32 dbhi;
  1617. void *wqe;
  1618. void *prev_wqe;
  1619. unsigned long flags;
  1620. int err = 0;
  1621. int nreq;
  1622. int i;
  1623. int size;
  1624. /*
  1625. * f0 and size0 are only used if nreq != 0, and they will
  1626. * always be initialized the first time through the main loop
  1627. * before nreq is incremented. So nreq cannot become non-zero
  1628. * without initializing f0 and size0, and they are in fact
  1629. * never used uninitialized.
  1630. */
  1631. int uninitialized_var(size0);
  1632. u32 uninitialized_var(f0);
  1633. int ind;
  1634. u8 op0 = 0;
  1635. spin_lock_irqsave(&qp->sq.lock, flags);
  1636. /* XXX check that state is OK to post send */
  1637. ind = qp->sq.head & (qp->sq.max - 1);
  1638. for (nreq = 0; wr; ++nreq, wr = wr->next) {
  1639. if (unlikely(nreq == MTHCA_ARBEL_MAX_WQES_PER_SEND_DB)) {
  1640. nreq = 0;
  1641. dbhi = (MTHCA_ARBEL_MAX_WQES_PER_SEND_DB << 24) |
  1642. ((qp->sq.head & 0xffff) << 8) | f0 | op0;
  1643. qp->sq.head += MTHCA_ARBEL_MAX_WQES_PER_SEND_DB;
  1644. /*
  1645. * Make sure that descriptors are written before
  1646. * doorbell record.
  1647. */
  1648. wmb();
  1649. *qp->sq.db = cpu_to_be32(qp->sq.head & 0xffff);
  1650. /*
  1651. * Make sure doorbell record is written before we
  1652. * write MMIO send doorbell.
  1653. */
  1654. wmb();
  1655. mthca_write64(dbhi, (qp->qpn << 8) | size0,
  1656. dev->kar + MTHCA_SEND_DOORBELL,
  1657. MTHCA_GET_DOORBELL_LOCK(&dev->doorbell_lock));
  1658. }
  1659. if (mthca_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq)) {
  1660. mthca_err(dev, "SQ %06x full (%u head, %u tail,"
  1661. " %d max, %d nreq)\n", qp->qpn,
  1662. qp->sq.head, qp->sq.tail,
  1663. qp->sq.max, nreq);
  1664. err = -ENOMEM;
  1665. *bad_wr = wr;
  1666. goto out;
  1667. }
  1668. wqe = get_send_wqe(qp, ind);
  1669. prev_wqe = qp->sq.last;
  1670. qp->sq.last = wqe;
  1671. ((struct mthca_next_seg *) wqe)->flags =
  1672. ((wr->send_flags & IB_SEND_SIGNALED) ?
  1673. cpu_to_be32(MTHCA_NEXT_CQ_UPDATE) : 0) |
  1674. ((wr->send_flags & IB_SEND_SOLICITED) ?
  1675. cpu_to_be32(MTHCA_NEXT_SOLICIT) : 0) |
  1676. ((wr->send_flags & IB_SEND_IP_CSUM) ?
  1677. cpu_to_be32(MTHCA_NEXT_IP_CSUM | MTHCA_NEXT_TCP_UDP_CSUM) : 0) |
  1678. cpu_to_be32(1);
  1679. if (wr->opcode == IB_WR_SEND_WITH_IMM ||
  1680. wr->opcode == IB_WR_RDMA_WRITE_WITH_IMM)
  1681. ((struct mthca_next_seg *) wqe)->imm = wr->ex.imm_data;
  1682. wqe += sizeof (struct mthca_next_seg);
  1683. size = sizeof (struct mthca_next_seg) / 16;
  1684. switch (qp->transport) {
  1685. case RC:
  1686. switch (wr->opcode) {
  1687. case IB_WR_ATOMIC_CMP_AND_SWP:
  1688. case IB_WR_ATOMIC_FETCH_AND_ADD:
  1689. set_raddr_seg(wqe, wr->wr.atomic.remote_addr,
  1690. wr->wr.atomic.rkey);
  1691. wqe += sizeof (struct mthca_raddr_seg);
  1692. set_atomic_seg(wqe, wr);
  1693. wqe += sizeof (struct mthca_atomic_seg);
  1694. size += (sizeof (struct mthca_raddr_seg) +
  1695. sizeof (struct mthca_atomic_seg)) / 16;
  1696. break;
  1697. case IB_WR_RDMA_READ:
  1698. case IB_WR_RDMA_WRITE:
  1699. case IB_WR_RDMA_WRITE_WITH_IMM:
  1700. set_raddr_seg(wqe, wr->wr.rdma.remote_addr,
  1701. wr->wr.rdma.rkey);
  1702. wqe += sizeof (struct mthca_raddr_seg);
  1703. size += sizeof (struct mthca_raddr_seg) / 16;
  1704. break;
  1705. default:
  1706. /* No extra segments required for sends */
  1707. break;
  1708. }
  1709. break;
  1710. case UC:
  1711. switch (wr->opcode) {
  1712. case IB_WR_RDMA_WRITE:
  1713. case IB_WR_RDMA_WRITE_WITH_IMM:
  1714. set_raddr_seg(wqe, wr->wr.rdma.remote_addr,
  1715. wr->wr.rdma.rkey);
  1716. wqe += sizeof (struct mthca_raddr_seg);
  1717. size += sizeof (struct mthca_raddr_seg) / 16;
  1718. break;
  1719. default:
  1720. /* No extra segments required for sends */
  1721. break;
  1722. }
  1723. break;
  1724. case UD:
  1725. set_arbel_ud_seg(wqe, wr);
  1726. wqe += sizeof (struct mthca_arbel_ud_seg);
  1727. size += sizeof (struct mthca_arbel_ud_seg) / 16;
  1728. break;
  1729. case MLX:
  1730. err = build_mlx_header(dev, to_msqp(qp), ind, wr,
  1731. wqe - sizeof (struct mthca_next_seg),
  1732. wqe);
  1733. if (err) {
  1734. *bad_wr = wr;
  1735. goto out;
  1736. }
  1737. wqe += sizeof (struct mthca_data_seg);
  1738. size += sizeof (struct mthca_data_seg) / 16;
  1739. break;
  1740. }
  1741. if (wr->num_sge > qp->sq.max_gs) {
  1742. mthca_err(dev, "too many gathers\n");
  1743. err = -EINVAL;
  1744. *bad_wr = wr;
  1745. goto out;
  1746. }
  1747. for (i = 0; i < wr->num_sge; ++i) {
  1748. mthca_set_data_seg(wqe, wr->sg_list + i);
  1749. wqe += sizeof (struct mthca_data_seg);
  1750. size += sizeof (struct mthca_data_seg) / 16;
  1751. }
  1752. /* Add one more inline data segment for ICRC */
  1753. if (qp->transport == MLX) {
  1754. ((struct mthca_data_seg *) wqe)->byte_count =
  1755. cpu_to_be32((1 << 31) | 4);
  1756. ((u32 *) wqe)[1] = 0;
  1757. wqe += sizeof (struct mthca_data_seg);
  1758. size += sizeof (struct mthca_data_seg) / 16;
  1759. }
  1760. qp->wrid[ind + qp->rq.max] = wr->wr_id;
  1761. if (wr->opcode >= ARRAY_SIZE(mthca_opcode)) {
  1762. mthca_err(dev, "opcode invalid\n");
  1763. err = -EINVAL;
  1764. *bad_wr = wr;
  1765. goto out;
  1766. }
  1767. ((struct mthca_next_seg *) prev_wqe)->nda_op =
  1768. cpu_to_be32(((ind << qp->sq.wqe_shift) +
  1769. qp->send_wqe_offset) |
  1770. mthca_opcode[wr->opcode]);
  1771. wmb();
  1772. ((struct mthca_next_seg *) prev_wqe)->ee_nds =
  1773. cpu_to_be32(MTHCA_NEXT_DBD | size |
  1774. ((wr->send_flags & IB_SEND_FENCE) ?
  1775. MTHCA_NEXT_FENCE : 0));
  1776. if (!nreq) {
  1777. size0 = size;
  1778. op0 = mthca_opcode[wr->opcode];
  1779. f0 = wr->send_flags & IB_SEND_FENCE ?
  1780. MTHCA_SEND_DOORBELL_FENCE : 0;
  1781. }
  1782. ++ind;
  1783. if (unlikely(ind >= qp->sq.max))
  1784. ind -= qp->sq.max;
  1785. }
  1786. out:
  1787. if (likely(nreq)) {
  1788. dbhi = (nreq << 24) | ((qp->sq.head & 0xffff) << 8) | f0 | op0;
  1789. qp->sq.head += nreq;
  1790. /*
  1791. * Make sure that descriptors are written before
  1792. * doorbell record.
  1793. */
  1794. wmb();
  1795. *qp->sq.db = cpu_to_be32(qp->sq.head & 0xffff);
  1796. /*
  1797. * Make sure doorbell record is written before we
  1798. * write MMIO send doorbell.
  1799. */
  1800. wmb();
  1801. mthca_write64(dbhi, (qp->qpn << 8) | size0, dev->kar + MTHCA_SEND_DOORBELL,
  1802. MTHCA_GET_DOORBELL_LOCK(&dev->doorbell_lock));
  1803. }
  1804. /*
  1805. * Make sure doorbells don't leak out of SQ spinlock and reach
  1806. * the HCA out of order:
  1807. */
  1808. mmiowb();
  1809. spin_unlock_irqrestore(&qp->sq.lock, flags);
  1810. return err;
  1811. }
  1812. int mthca_arbel_post_receive(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  1813. struct ib_recv_wr **bad_wr)
  1814. {
  1815. struct mthca_dev *dev = to_mdev(ibqp->device);
  1816. struct mthca_qp *qp = to_mqp(ibqp);
  1817. unsigned long flags;
  1818. int err = 0;
  1819. int nreq;
  1820. int ind;
  1821. int i;
  1822. void *wqe;
  1823. spin_lock_irqsave(&qp->rq.lock, flags);
  1824. /* XXX check that state is OK to post receive */
  1825. ind = qp->rq.head & (qp->rq.max - 1);
  1826. for (nreq = 0; wr; ++nreq, wr = wr->next) {
  1827. if (mthca_wq_overflow(&qp->rq, nreq, qp->ibqp.recv_cq)) {
  1828. mthca_err(dev, "RQ %06x full (%u head, %u tail,"
  1829. " %d max, %d nreq)\n", qp->qpn,
  1830. qp->rq.head, qp->rq.tail,
  1831. qp->rq.max, nreq);
  1832. err = -ENOMEM;
  1833. *bad_wr = wr;
  1834. goto out;
  1835. }
  1836. wqe = get_recv_wqe(qp, ind);
  1837. ((struct mthca_next_seg *) wqe)->flags = 0;
  1838. wqe += sizeof (struct mthca_next_seg);
  1839. if (unlikely(wr->num_sge > qp->rq.max_gs)) {
  1840. err = -EINVAL;
  1841. *bad_wr = wr;
  1842. goto out;
  1843. }
  1844. for (i = 0; i < wr->num_sge; ++i) {
  1845. mthca_set_data_seg(wqe, wr->sg_list + i);
  1846. wqe += sizeof (struct mthca_data_seg);
  1847. }
  1848. if (i < qp->rq.max_gs)
  1849. mthca_set_data_seg_inval(wqe);
  1850. qp->wrid[ind] = wr->wr_id;
  1851. ++ind;
  1852. if (unlikely(ind >= qp->rq.max))
  1853. ind -= qp->rq.max;
  1854. }
  1855. out:
  1856. if (likely(nreq)) {
  1857. qp->rq.head += nreq;
  1858. /*
  1859. * Make sure that descriptors are written before
  1860. * doorbell record.
  1861. */
  1862. wmb();
  1863. *qp->rq.db = cpu_to_be32(qp->rq.head & 0xffff);
  1864. }
  1865. spin_unlock_irqrestore(&qp->rq.lock, flags);
  1866. return err;
  1867. }
  1868. void mthca_free_err_wqe(struct mthca_dev *dev, struct mthca_qp *qp, int is_send,
  1869. int index, int *dbd, __be32 *new_wqe)
  1870. {
  1871. struct mthca_next_seg *next;
  1872. /*
  1873. * For SRQs, all receive WQEs generate a CQE, so we're always
  1874. * at the end of the doorbell chain.
  1875. */
  1876. if (qp->ibqp.srq && !is_send) {
  1877. *new_wqe = 0;
  1878. return;
  1879. }
  1880. if (is_send)
  1881. next = get_send_wqe(qp, index);
  1882. else
  1883. next = get_recv_wqe(qp, index);
  1884. *dbd = !!(next->ee_nds & cpu_to_be32(MTHCA_NEXT_DBD));
  1885. if (next->ee_nds & cpu_to_be32(0x3f))
  1886. *new_wqe = (next->nda_op & cpu_to_be32(~0x3f)) |
  1887. (next->ee_nds & cpu_to_be32(0x3f));
  1888. else
  1889. *new_wqe = 0;
  1890. }
  1891. int mthca_init_qp_table(struct mthca_dev *dev)
  1892. {
  1893. int err;
  1894. int i;
  1895. spin_lock_init(&dev->qp_table.lock);
  1896. /*
  1897. * We reserve 2 extra QPs per port for the special QPs. The
  1898. * special QP for port 1 has to be even, so round up.
  1899. */
  1900. dev->qp_table.sqp_start = (dev->limits.reserved_qps + 1) & ~1UL;
  1901. err = mthca_alloc_init(&dev->qp_table.alloc,
  1902. dev->limits.num_qps,
  1903. (1 << 24) - 1,
  1904. dev->qp_table.sqp_start +
  1905. MTHCA_MAX_PORTS * 2);
  1906. if (err)
  1907. return err;
  1908. err = mthca_array_init(&dev->qp_table.qp,
  1909. dev->limits.num_qps);
  1910. if (err) {
  1911. mthca_alloc_cleanup(&dev->qp_table.alloc);
  1912. return err;
  1913. }
  1914. for (i = 0; i < 2; ++i) {
  1915. err = mthca_CONF_SPECIAL_QP(dev, i ? IB_QPT_GSI : IB_QPT_SMI,
  1916. dev->qp_table.sqp_start + i * 2);
  1917. if (err) {
  1918. mthca_warn(dev, "CONF_SPECIAL_QP returned "
  1919. "%d, aborting.\n", err);
  1920. goto err_out;
  1921. }
  1922. }
  1923. return 0;
  1924. err_out:
  1925. for (i = 0; i < 2; ++i)
  1926. mthca_CONF_SPECIAL_QP(dev, i, 0);
  1927. mthca_array_cleanup(&dev->qp_table.qp, dev->limits.num_qps);
  1928. mthca_alloc_cleanup(&dev->qp_table.alloc);
  1929. return err;
  1930. }
  1931. void mthca_cleanup_qp_table(struct mthca_dev *dev)
  1932. {
  1933. int i;
  1934. for (i = 0; i < 2; ++i)
  1935. mthca_CONF_SPECIAL_QP(dev, i, 0);
  1936. mthca_array_cleanup(&dev->qp_table.qp, dev->limits.num_qps);
  1937. mthca_alloc_cleanup(&dev->qp_table.alloc);
  1938. }