iwch_provider.h 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361
  1. /*
  2. * Copyright (c) 2006 Chelsio, Inc. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #ifndef __IWCH_PROVIDER_H__
  33. #define __IWCH_PROVIDER_H__
  34. #include <linux/list.h>
  35. #include <linux/spinlock.h>
  36. #include <rdma/ib_verbs.h>
  37. #include <asm/types.h>
  38. #include "t3cdev.h"
  39. #include "iwch.h"
  40. #include "cxio_wr.h"
  41. #include "cxio_hal.h"
  42. struct iwch_pd {
  43. struct ib_pd ibpd;
  44. u32 pdid;
  45. struct iwch_dev *rhp;
  46. };
  47. static inline struct iwch_pd *to_iwch_pd(struct ib_pd *ibpd)
  48. {
  49. return container_of(ibpd, struct iwch_pd, ibpd);
  50. }
  51. struct tpt_attributes {
  52. u32 stag;
  53. u32 state:1;
  54. u32 type:2;
  55. u32 rsvd:1;
  56. enum tpt_mem_perm perms;
  57. u32 remote_invaliate_disable:1;
  58. u32 zbva:1;
  59. u32 mw_bind_enable:1;
  60. u32 page_size:5;
  61. u32 pdid;
  62. u32 qpid;
  63. u32 pbl_addr;
  64. u32 len;
  65. u64 va_fbo;
  66. u32 pbl_size;
  67. };
  68. struct iwch_mr {
  69. struct ib_mr ibmr;
  70. struct ib_umem *umem;
  71. struct iwch_dev *rhp;
  72. u64 kva;
  73. struct tpt_attributes attr;
  74. };
  75. typedef struct iwch_mw iwch_mw_handle;
  76. static inline struct iwch_mr *to_iwch_mr(struct ib_mr *ibmr)
  77. {
  78. return container_of(ibmr, struct iwch_mr, ibmr);
  79. }
  80. struct iwch_mw {
  81. struct ib_mw ibmw;
  82. struct iwch_dev *rhp;
  83. u64 kva;
  84. struct tpt_attributes attr;
  85. };
  86. static inline struct iwch_mw *to_iwch_mw(struct ib_mw *ibmw)
  87. {
  88. return container_of(ibmw, struct iwch_mw, ibmw);
  89. }
  90. struct iwch_cq {
  91. struct ib_cq ibcq;
  92. struct iwch_dev *rhp;
  93. struct t3_cq cq;
  94. spinlock_t lock;
  95. spinlock_t comp_handler_lock;
  96. atomic_t refcnt;
  97. wait_queue_head_t wait;
  98. u32 __user *user_rptr_addr;
  99. };
  100. static inline struct iwch_cq *to_iwch_cq(struct ib_cq *ibcq)
  101. {
  102. return container_of(ibcq, struct iwch_cq, ibcq);
  103. }
  104. enum IWCH_QP_FLAGS {
  105. QP_QUIESCED = 0x01
  106. };
  107. struct iwch_mpa_attributes {
  108. u8 initiator;
  109. u8 recv_marker_enabled;
  110. u8 xmit_marker_enabled; /* iWARP: enable inbound Read Resp. */
  111. u8 crc_enabled;
  112. u8 version; /* 0 or 1 */
  113. };
  114. struct iwch_qp_attributes {
  115. u32 scq;
  116. u32 rcq;
  117. u32 sq_num_entries;
  118. u32 rq_num_entries;
  119. u32 sq_max_sges;
  120. u32 sq_max_sges_rdma_write;
  121. u32 rq_max_sges;
  122. u32 state;
  123. u8 enable_rdma_read;
  124. u8 enable_rdma_write; /* enable inbound Read Resp. */
  125. u8 enable_bind;
  126. u8 enable_mmid0_fastreg; /* Enable STAG0 + Fast-register */
  127. /*
  128. * Next QP state. If specify the current state, only the
  129. * QP attributes will be modified.
  130. */
  131. u32 max_ord;
  132. u32 max_ird;
  133. u32 pd; /* IN */
  134. u32 next_state;
  135. char terminate_buffer[52];
  136. u32 terminate_msg_len;
  137. u8 is_terminate_local;
  138. struct iwch_mpa_attributes mpa_attr; /* IN-OUT */
  139. struct iwch_ep *llp_stream_handle;
  140. char *stream_msg_buf; /* Last stream msg. before Idle -> RTS */
  141. u32 stream_msg_buf_len; /* Only on Idle -> RTS */
  142. };
  143. struct iwch_qp {
  144. struct ib_qp ibqp;
  145. struct iwch_dev *rhp;
  146. struct iwch_ep *ep;
  147. struct iwch_qp_attributes attr;
  148. struct t3_wq wq;
  149. spinlock_t lock;
  150. atomic_t refcnt;
  151. wait_queue_head_t wait;
  152. enum IWCH_QP_FLAGS flags;
  153. struct timer_list timer;
  154. };
  155. static inline int qp_quiesced(struct iwch_qp *qhp)
  156. {
  157. return qhp->flags & QP_QUIESCED;
  158. }
  159. static inline struct iwch_qp *to_iwch_qp(struct ib_qp *ibqp)
  160. {
  161. return container_of(ibqp, struct iwch_qp, ibqp);
  162. }
  163. void iwch_qp_add_ref(struct ib_qp *qp);
  164. void iwch_qp_rem_ref(struct ib_qp *qp);
  165. struct iwch_ucontext {
  166. struct ib_ucontext ibucontext;
  167. struct cxio_ucontext uctx;
  168. u32 key;
  169. spinlock_t mmap_lock;
  170. struct list_head mmaps;
  171. };
  172. static inline struct iwch_ucontext *to_iwch_ucontext(struct ib_ucontext *c)
  173. {
  174. return container_of(c, struct iwch_ucontext, ibucontext);
  175. }
  176. struct iwch_mm_entry {
  177. struct list_head entry;
  178. u64 addr;
  179. u32 key;
  180. unsigned len;
  181. };
  182. static inline struct iwch_mm_entry *remove_mmap(struct iwch_ucontext *ucontext,
  183. u32 key, unsigned len)
  184. {
  185. struct list_head *pos, *nxt;
  186. struct iwch_mm_entry *mm;
  187. spin_lock(&ucontext->mmap_lock);
  188. list_for_each_safe(pos, nxt, &ucontext->mmaps) {
  189. mm = list_entry(pos, struct iwch_mm_entry, entry);
  190. if (mm->key == key && mm->len == len) {
  191. list_del_init(&mm->entry);
  192. spin_unlock(&ucontext->mmap_lock);
  193. PDBG("%s key 0x%x addr 0x%llx len %d\n", __func__,
  194. key, (unsigned long long) mm->addr, mm->len);
  195. return mm;
  196. }
  197. }
  198. spin_unlock(&ucontext->mmap_lock);
  199. return NULL;
  200. }
  201. static inline void insert_mmap(struct iwch_ucontext *ucontext,
  202. struct iwch_mm_entry *mm)
  203. {
  204. spin_lock(&ucontext->mmap_lock);
  205. PDBG("%s key 0x%x addr 0x%llx len %d\n", __func__,
  206. mm->key, (unsigned long long) mm->addr, mm->len);
  207. list_add_tail(&mm->entry, &ucontext->mmaps);
  208. spin_unlock(&ucontext->mmap_lock);
  209. }
  210. enum iwch_qp_attr_mask {
  211. IWCH_QP_ATTR_NEXT_STATE = 1 << 0,
  212. IWCH_QP_ATTR_ENABLE_RDMA_READ = 1 << 7,
  213. IWCH_QP_ATTR_ENABLE_RDMA_WRITE = 1 << 8,
  214. IWCH_QP_ATTR_ENABLE_RDMA_BIND = 1 << 9,
  215. IWCH_QP_ATTR_MAX_ORD = 1 << 11,
  216. IWCH_QP_ATTR_MAX_IRD = 1 << 12,
  217. IWCH_QP_ATTR_LLP_STREAM_HANDLE = 1 << 22,
  218. IWCH_QP_ATTR_STREAM_MSG_BUFFER = 1 << 23,
  219. IWCH_QP_ATTR_MPA_ATTR = 1 << 24,
  220. IWCH_QP_ATTR_QP_CONTEXT_ACTIVATE = 1 << 25,
  221. IWCH_QP_ATTR_VALID_MODIFY = (IWCH_QP_ATTR_ENABLE_RDMA_READ |
  222. IWCH_QP_ATTR_ENABLE_RDMA_WRITE |
  223. IWCH_QP_ATTR_MAX_ORD |
  224. IWCH_QP_ATTR_MAX_IRD |
  225. IWCH_QP_ATTR_LLP_STREAM_HANDLE |
  226. IWCH_QP_ATTR_STREAM_MSG_BUFFER |
  227. IWCH_QP_ATTR_MPA_ATTR |
  228. IWCH_QP_ATTR_QP_CONTEXT_ACTIVATE)
  229. };
  230. int iwch_modify_qp(struct iwch_dev *rhp,
  231. struct iwch_qp *qhp,
  232. enum iwch_qp_attr_mask mask,
  233. struct iwch_qp_attributes *attrs,
  234. int internal);
  235. enum iwch_qp_state {
  236. IWCH_QP_STATE_IDLE,
  237. IWCH_QP_STATE_RTS,
  238. IWCH_QP_STATE_ERROR,
  239. IWCH_QP_STATE_TERMINATE,
  240. IWCH_QP_STATE_CLOSING,
  241. IWCH_QP_STATE_TOT
  242. };
  243. static inline int iwch_convert_state(enum ib_qp_state ib_state)
  244. {
  245. switch (ib_state) {
  246. case IB_QPS_RESET:
  247. case IB_QPS_INIT:
  248. return IWCH_QP_STATE_IDLE;
  249. case IB_QPS_RTS:
  250. return IWCH_QP_STATE_RTS;
  251. case IB_QPS_SQD:
  252. return IWCH_QP_STATE_CLOSING;
  253. case IB_QPS_SQE:
  254. return IWCH_QP_STATE_TERMINATE;
  255. case IB_QPS_ERR:
  256. return IWCH_QP_STATE_ERROR;
  257. default:
  258. return -1;
  259. }
  260. }
  261. static inline u32 iwch_ib_to_tpt_access(int acc)
  262. {
  263. return (acc & IB_ACCESS_REMOTE_WRITE ? TPT_REMOTE_WRITE : 0) |
  264. (acc & IB_ACCESS_REMOTE_READ ? TPT_REMOTE_READ : 0) |
  265. (acc & IB_ACCESS_LOCAL_WRITE ? TPT_LOCAL_WRITE : 0) |
  266. (acc & IB_ACCESS_MW_BIND ? TPT_MW_BIND : 0) |
  267. TPT_LOCAL_READ;
  268. }
  269. static inline u32 iwch_ib_to_tpt_bind_access(int acc)
  270. {
  271. return (acc & IB_ACCESS_REMOTE_WRITE ? TPT_REMOTE_WRITE : 0) |
  272. (acc & IB_ACCESS_REMOTE_READ ? TPT_REMOTE_READ : 0);
  273. }
  274. enum iwch_mmid_state {
  275. IWCH_STAG_STATE_VALID,
  276. IWCH_STAG_STATE_INVALID
  277. };
  278. enum iwch_qp_query_flags {
  279. IWCH_QP_QUERY_CONTEXT_NONE = 0x0, /* No ctx; Only attrs */
  280. IWCH_QP_QUERY_CONTEXT_GET = 0x1, /* Get ctx + attrs */
  281. IWCH_QP_QUERY_CONTEXT_SUSPEND = 0x2, /* Not Supported */
  282. /*
  283. * Quiesce QP context; Consumer
  284. * will NOT replay outstanding WR
  285. */
  286. IWCH_QP_QUERY_CONTEXT_QUIESCE = 0x4,
  287. IWCH_QP_QUERY_CONTEXT_REMOVE = 0x8,
  288. IWCH_QP_QUERY_TEST_USERWRITE = 0x32 /* Test special */
  289. };
  290. u16 iwch_rqes_posted(struct iwch_qp *qhp);
  291. int iwch_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  292. struct ib_send_wr **bad_wr);
  293. int iwch_post_receive(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  294. struct ib_recv_wr **bad_wr);
  295. int iwch_bind_mw(struct ib_qp *qp,
  296. struct ib_mw *mw,
  297. struct ib_mw_bind *mw_bind);
  298. int iwch_poll_cq(struct ib_cq *ibcq, int num_entries, struct ib_wc *wc);
  299. int iwch_post_terminate(struct iwch_qp *qhp, struct respQ_msg_t *rsp_msg);
  300. int iwch_post_zb_read(struct iwch_ep *ep);
  301. int iwch_register_device(struct iwch_dev *dev);
  302. void iwch_unregister_device(struct iwch_dev *dev);
  303. void stop_read_rep_timer(struct iwch_qp *qhp);
  304. int iwch_register_mem(struct iwch_dev *rhp, struct iwch_pd *php,
  305. struct iwch_mr *mhp, int shift);
  306. int iwch_reregister_mem(struct iwch_dev *rhp, struct iwch_pd *php,
  307. struct iwch_mr *mhp,
  308. int shift,
  309. int npages);
  310. int iwch_alloc_pbl(struct iwch_mr *mhp, int npages);
  311. void iwch_free_pbl(struct iwch_mr *mhp);
  312. int iwch_write_pbl(struct iwch_mr *mhp, __be64 *pages, int npages, int offset);
  313. int build_phys_page_list(struct ib_phys_buf *buffer_list,
  314. int num_phys_buf,
  315. u64 *iova_start,
  316. u64 *total_size,
  317. int *npages,
  318. int *shift,
  319. __be64 **page_list);
  320. #define IWCH_NODE_DESC "cxgb3 Chelsio Communications"
  321. #endif