cxio_hal.h 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212
  1. /*
  2. * Copyright (c) 2006 Chelsio, Inc. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #ifndef __CXIO_HAL_H__
  33. #define __CXIO_HAL_H__
  34. #include <linux/list.h>
  35. #include <linux/mutex.h>
  36. #include <linux/kfifo.h>
  37. #include "t3_cpl.h"
  38. #include "t3cdev.h"
  39. #include "cxgb3_ctl_defs.h"
  40. #include "cxio_wr.h"
  41. #define T3_CTRL_QP_ID FW_RI_SGEEC_START
  42. #define T3_CTL_QP_TID FW_RI_TID_START
  43. #define T3_CTRL_QP_SIZE_LOG2 8
  44. #define T3_CTRL_CQ_ID 0
  45. #define T3_MAX_NUM_RI (1<<15)
  46. #define T3_MAX_NUM_QP (1<<15)
  47. #define T3_MAX_NUM_CQ (1<<15)
  48. #define T3_MAX_NUM_PD (1<<15)
  49. #define T3_MAX_PBL_SIZE 256
  50. #define T3_MAX_RQ_SIZE 1024
  51. #define T3_MAX_QP_DEPTH (T3_MAX_RQ_SIZE-1)
  52. #define T3_MAX_CQ_DEPTH 65536
  53. #define T3_MAX_NUM_STAG (1<<15)
  54. #define T3_MAX_MR_SIZE 0x100000000ULL
  55. #define T3_PAGESIZE_MASK 0xffff000 /* 4KB-128MB */
  56. #define T3_STAG_UNSET 0xffffffff
  57. #define T3_MAX_DEV_NAME_LEN 32
  58. #define CXIO_FW_MAJ 7
  59. struct cxio_hal_ctrl_qp {
  60. u32 wptr;
  61. u32 rptr;
  62. struct mutex lock; /* for the wtpr, can sleep */
  63. wait_queue_head_t waitq;/* wait for RspQ/CQE msg */
  64. union t3_wr *workq; /* the work request queue */
  65. dma_addr_t dma_addr; /* pci bus address of the workq */
  66. DEFINE_DMA_UNMAP_ADDR(mapping);
  67. void __iomem *doorbell;
  68. };
  69. struct cxio_hal_resource {
  70. struct kfifo tpt_fifo;
  71. spinlock_t tpt_fifo_lock;
  72. struct kfifo qpid_fifo;
  73. spinlock_t qpid_fifo_lock;
  74. struct kfifo cqid_fifo;
  75. spinlock_t cqid_fifo_lock;
  76. struct kfifo pdid_fifo;
  77. spinlock_t pdid_fifo_lock;
  78. };
  79. struct cxio_qpid_list {
  80. struct list_head entry;
  81. u32 qpid;
  82. };
  83. struct cxio_ucontext {
  84. struct list_head qpids;
  85. struct mutex lock;
  86. };
  87. struct cxio_rdev {
  88. char dev_name[T3_MAX_DEV_NAME_LEN];
  89. struct t3cdev *t3cdev_p;
  90. struct rdma_info rnic_info;
  91. struct adap_ports port_info;
  92. struct cxio_hal_resource *rscp;
  93. struct cxio_hal_ctrl_qp ctrl_qp;
  94. void *ulp;
  95. unsigned long qpshift;
  96. u32 qpnr;
  97. u32 qpmask;
  98. struct cxio_ucontext uctx;
  99. struct gen_pool *pbl_pool;
  100. struct gen_pool *rqt_pool;
  101. struct list_head entry;
  102. struct ch_embedded_info fw_info;
  103. u32 flags;
  104. #define CXIO_ERROR_FATAL 1
  105. };
  106. static inline int cxio_fatal_error(struct cxio_rdev *rdev_p)
  107. {
  108. return rdev_p->flags & CXIO_ERROR_FATAL;
  109. }
  110. static inline int cxio_num_stags(struct cxio_rdev *rdev_p)
  111. {
  112. return min((int)T3_MAX_NUM_STAG, (int)((rdev_p->rnic_info.tpt_top - rdev_p->rnic_info.tpt_base) >> 5));
  113. }
  114. typedef void (*cxio_hal_ev_callback_func_t) (struct cxio_rdev * rdev_p,
  115. struct sk_buff * skb);
  116. #define RSPQ_CQID(rsp) (be32_to_cpu(rsp->cq_ptrid) & 0xffff)
  117. #define RSPQ_CQPTR(rsp) ((be32_to_cpu(rsp->cq_ptrid) >> 16) & 0xffff)
  118. #define RSPQ_GENBIT(rsp) ((be32_to_cpu(rsp->flags) >> 16) & 1)
  119. #define RSPQ_OVERFLOW(rsp) ((be32_to_cpu(rsp->flags) >> 17) & 1)
  120. #define RSPQ_AN(rsp) ((be32_to_cpu(rsp->flags) >> 18) & 1)
  121. #define RSPQ_SE(rsp) ((be32_to_cpu(rsp->flags) >> 19) & 1)
  122. #define RSPQ_NOTIFY(rsp) ((be32_to_cpu(rsp->flags) >> 20) & 1)
  123. #define RSPQ_CQBRANCH(rsp) ((be32_to_cpu(rsp->flags) >> 21) & 1)
  124. #define RSPQ_CREDIT_THRESH(rsp) ((be32_to_cpu(rsp->flags) >> 22) & 1)
  125. struct respQ_msg_t {
  126. __be32 flags; /* flit 0 */
  127. __be32 cq_ptrid;
  128. __be64 rsvd; /* flit 1 */
  129. struct t3_cqe cqe; /* flits 2-3 */
  130. };
  131. enum t3_cq_opcode {
  132. CQ_ARM_AN = 0x2,
  133. CQ_ARM_SE = 0x6,
  134. CQ_FORCE_AN = 0x3,
  135. CQ_CREDIT_UPDATE = 0x7
  136. };
  137. int cxio_rdev_open(struct cxio_rdev *rdev);
  138. void cxio_rdev_close(struct cxio_rdev *rdev);
  139. int cxio_hal_cq_op(struct cxio_rdev *rdev, struct t3_cq *cq,
  140. enum t3_cq_opcode op, u32 credit);
  141. int cxio_create_cq(struct cxio_rdev *rdev, struct t3_cq *cq, int kernel);
  142. int cxio_destroy_cq(struct cxio_rdev *rdev, struct t3_cq *cq);
  143. int cxio_resize_cq(struct cxio_rdev *rdev, struct t3_cq *cq);
  144. void cxio_release_ucontext(struct cxio_rdev *rdev, struct cxio_ucontext *uctx);
  145. void cxio_init_ucontext(struct cxio_rdev *rdev, struct cxio_ucontext *uctx);
  146. int cxio_create_qp(struct cxio_rdev *rdev, u32 kernel_domain, struct t3_wq *wq,
  147. struct cxio_ucontext *uctx);
  148. int cxio_destroy_qp(struct cxio_rdev *rdev, struct t3_wq *wq,
  149. struct cxio_ucontext *uctx);
  150. int cxio_peek_cq(struct t3_wq *wr, struct t3_cq *cq, int opcode);
  151. int cxio_write_pbl(struct cxio_rdev *rdev_p, __be64 *pbl,
  152. u32 pbl_addr, u32 pbl_size);
  153. int cxio_register_phys_mem(struct cxio_rdev *rdev, u32 * stag, u32 pdid,
  154. enum tpt_mem_perm perm, u32 zbva, u64 to, u32 len,
  155. u8 page_size, u32 pbl_size, u32 pbl_addr);
  156. int cxio_reregister_phys_mem(struct cxio_rdev *rdev, u32 * stag, u32 pdid,
  157. enum tpt_mem_perm perm, u32 zbva, u64 to, u32 len,
  158. u8 page_size, u32 pbl_size, u32 pbl_addr);
  159. int cxio_dereg_mem(struct cxio_rdev *rdev, u32 stag, u32 pbl_size,
  160. u32 pbl_addr);
  161. int cxio_allocate_window(struct cxio_rdev *rdev, u32 * stag, u32 pdid);
  162. int cxio_allocate_stag(struct cxio_rdev *rdev, u32 *stag, u32 pdid, u32 pbl_size, u32 pbl_addr);
  163. int cxio_deallocate_window(struct cxio_rdev *rdev, u32 stag);
  164. int cxio_rdma_init(struct cxio_rdev *rdev, struct t3_rdma_init_attr *attr);
  165. void cxio_register_ev_cb(cxio_hal_ev_callback_func_t ev_cb);
  166. void cxio_unregister_ev_cb(cxio_hal_ev_callback_func_t ev_cb);
  167. u32 cxio_hal_get_pdid(struct cxio_hal_resource *rscp);
  168. void cxio_hal_put_pdid(struct cxio_hal_resource *rscp, u32 pdid);
  169. int __init cxio_hal_init(void);
  170. void __exit cxio_hal_exit(void);
  171. int cxio_flush_rq(struct t3_wq *wq, struct t3_cq *cq, int count);
  172. int cxio_flush_sq(struct t3_wq *wq, struct t3_cq *cq, int count);
  173. void cxio_count_rcqes(struct t3_cq *cq, struct t3_wq *wq, int *count);
  174. void cxio_count_scqes(struct t3_cq *cq, struct t3_wq *wq, int *count);
  175. void cxio_flush_hw_cq(struct t3_cq *cq);
  176. int cxio_poll_cq(struct t3_wq *wq, struct t3_cq *cq, struct t3_cqe *cqe,
  177. u8 *cqe_flushed, u64 *cookie, u32 *credit);
  178. int iwch_cxgb3_ofld_send(struct t3cdev *tdev, struct sk_buff *skb);
  179. #define MOD "iw_cxgb3: "
  180. #define PDBG(fmt, args...) pr_debug(MOD fmt, ## args)
  181. #ifdef DEBUG
  182. void cxio_dump_tpt(struct cxio_rdev *rev, u32 stag);
  183. void cxio_dump_pbl(struct cxio_rdev *rev, u32 pbl_addr, uint len, u8 shift);
  184. void cxio_dump_wqe(union t3_wr *wqe);
  185. void cxio_dump_wce(struct t3_cqe *wce);
  186. void cxio_dump_rqt(struct cxio_rdev *rdev, u32 hwtid, int nents);
  187. void cxio_dump_tcb(struct cxio_rdev *rdev, u32 hwtid);
  188. #endif
  189. #endif