nv10_fifo.c 7.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247
  1. /*
  2. * Copyright (C) 2007 Ben Skeggs.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining
  6. * a copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sublicense, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the
  14. * next paragraph) shall be included in all copies or substantial
  15. * portions of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  18. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  19. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
  20. * IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
  21. * LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
  22. * OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
  23. * WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  24. *
  25. */
  26. #include "drmP.h"
  27. #include "drm.h"
  28. #include "nouveau_drv.h"
  29. #include "nouveau_ramht.h"
  30. #define NV10_RAMFC(c) (dev_priv->ramfc->pinst + ((c) * NV10_RAMFC__SIZE))
  31. #define NV10_RAMFC__SIZE ((dev_priv->chipset) >= 0x17 ? 64 : 32)
  32. int
  33. nv10_fifo_channel_id(struct drm_device *dev)
  34. {
  35. return nv_rd32(dev, NV03_PFIFO_CACHE1_PUSH1) &
  36. NV10_PFIFO_CACHE1_PUSH1_CHID_MASK;
  37. }
  38. int
  39. nv10_fifo_create_context(struct nouveau_channel *chan)
  40. {
  41. struct drm_nouveau_private *dev_priv = chan->dev->dev_private;
  42. struct drm_device *dev = chan->dev;
  43. uint32_t fc = NV10_RAMFC(chan->id);
  44. int ret;
  45. ret = nouveau_gpuobj_new_fake(dev, NV10_RAMFC(chan->id), ~0,
  46. NV10_RAMFC__SIZE, NVOBJ_FLAG_ZERO_ALLOC |
  47. NVOBJ_FLAG_ZERO_FREE, &chan->ramfc);
  48. if (ret)
  49. return ret;
  50. chan->user = ioremap(pci_resource_start(dev->pdev, 0) +
  51. NV03_USER(chan->id), PAGE_SIZE);
  52. if (!chan->user)
  53. return -ENOMEM;
  54. /* Fill entries that are seen filled in dumps of nvidia driver just
  55. * after channel's is put into DMA mode
  56. */
  57. nv_wi32(dev, fc + 0, chan->pushbuf_base);
  58. nv_wi32(dev, fc + 4, chan->pushbuf_base);
  59. nv_wi32(dev, fc + 12, chan->pushbuf->pinst >> 4);
  60. nv_wi32(dev, fc + 20, NV_PFIFO_CACHE1_DMA_FETCH_TRIG_128_BYTES |
  61. NV_PFIFO_CACHE1_DMA_FETCH_SIZE_128_BYTES |
  62. NV_PFIFO_CACHE1_DMA_FETCH_MAX_REQS_8 |
  63. #ifdef __BIG_ENDIAN
  64. NV_PFIFO_CACHE1_BIG_ENDIAN |
  65. #endif
  66. 0);
  67. /* enable the fifo dma operation */
  68. nv_wr32(dev, NV04_PFIFO_MODE,
  69. nv_rd32(dev, NV04_PFIFO_MODE) | (1 << chan->id));
  70. return 0;
  71. }
  72. static void
  73. nv10_fifo_do_load_context(struct drm_device *dev, int chid)
  74. {
  75. struct drm_nouveau_private *dev_priv = dev->dev_private;
  76. uint32_t fc = NV10_RAMFC(chid), tmp;
  77. nv_wr32(dev, NV04_PFIFO_CACHE1_DMA_PUT, nv_ri32(dev, fc + 0));
  78. nv_wr32(dev, NV04_PFIFO_CACHE1_DMA_GET, nv_ri32(dev, fc + 4));
  79. nv_wr32(dev, NV10_PFIFO_CACHE1_REF_CNT, nv_ri32(dev, fc + 8));
  80. tmp = nv_ri32(dev, fc + 12);
  81. nv_wr32(dev, NV04_PFIFO_CACHE1_DMA_INSTANCE, tmp & 0xFFFF);
  82. nv_wr32(dev, NV04_PFIFO_CACHE1_DMA_DCOUNT, tmp >> 16);
  83. nv_wr32(dev, NV04_PFIFO_CACHE1_DMA_STATE, nv_ri32(dev, fc + 16));
  84. nv_wr32(dev, NV04_PFIFO_CACHE1_DMA_FETCH, nv_ri32(dev, fc + 20));
  85. nv_wr32(dev, NV04_PFIFO_CACHE1_ENGINE, nv_ri32(dev, fc + 24));
  86. nv_wr32(dev, NV04_PFIFO_CACHE1_PULL1, nv_ri32(dev, fc + 28));
  87. if (dev_priv->chipset < 0x17)
  88. goto out;
  89. nv_wr32(dev, NV10_PFIFO_CACHE1_ACQUIRE_VALUE, nv_ri32(dev, fc + 32));
  90. tmp = nv_ri32(dev, fc + 36);
  91. nv_wr32(dev, NV10_PFIFO_CACHE1_ACQUIRE_TIMESTAMP, tmp);
  92. nv_wr32(dev, NV10_PFIFO_CACHE1_ACQUIRE_TIMEOUT, nv_ri32(dev, fc + 40));
  93. nv_wr32(dev, NV10_PFIFO_CACHE1_SEMAPHORE, nv_ri32(dev, fc + 44));
  94. nv_wr32(dev, NV10_PFIFO_CACHE1_DMA_SUBROUTINE, nv_ri32(dev, fc + 48));
  95. out:
  96. nv_wr32(dev, NV03_PFIFO_CACHE1_GET, 0);
  97. nv_wr32(dev, NV03_PFIFO_CACHE1_PUT, 0);
  98. }
  99. int
  100. nv10_fifo_load_context(struct nouveau_channel *chan)
  101. {
  102. struct drm_device *dev = chan->dev;
  103. uint32_t tmp;
  104. nv10_fifo_do_load_context(dev, chan->id);
  105. nv_wr32(dev, NV03_PFIFO_CACHE1_PUSH1,
  106. NV03_PFIFO_CACHE1_PUSH1_DMA | chan->id);
  107. nv_wr32(dev, NV04_PFIFO_CACHE1_DMA_PUSH, 1);
  108. /* Reset NV04_PFIFO_CACHE1_DMA_CTL_AT_INFO to INVALID */
  109. tmp = nv_rd32(dev, NV04_PFIFO_CACHE1_DMA_CTL) & ~(1 << 31);
  110. nv_wr32(dev, NV04_PFIFO_CACHE1_DMA_CTL, tmp);
  111. return 0;
  112. }
  113. int
  114. nv10_fifo_unload_context(struct drm_device *dev)
  115. {
  116. struct drm_nouveau_private *dev_priv = dev->dev_private;
  117. struct nouveau_fifo_engine *pfifo = &dev_priv->engine.fifo;
  118. uint32_t fc, tmp;
  119. int chid;
  120. chid = pfifo->channel_id(dev);
  121. if (chid < 0 || chid >= dev_priv->engine.fifo.channels)
  122. return 0;
  123. fc = NV10_RAMFC(chid);
  124. nv_wi32(dev, fc + 0, nv_rd32(dev, NV04_PFIFO_CACHE1_DMA_PUT));
  125. nv_wi32(dev, fc + 4, nv_rd32(dev, NV04_PFIFO_CACHE1_DMA_GET));
  126. nv_wi32(dev, fc + 8, nv_rd32(dev, NV10_PFIFO_CACHE1_REF_CNT));
  127. tmp = nv_rd32(dev, NV04_PFIFO_CACHE1_DMA_INSTANCE) & 0xFFFF;
  128. tmp |= (nv_rd32(dev, NV04_PFIFO_CACHE1_DMA_DCOUNT) << 16);
  129. nv_wi32(dev, fc + 12, tmp);
  130. nv_wi32(dev, fc + 16, nv_rd32(dev, NV04_PFIFO_CACHE1_DMA_STATE));
  131. nv_wi32(dev, fc + 20, nv_rd32(dev, NV04_PFIFO_CACHE1_DMA_FETCH));
  132. nv_wi32(dev, fc + 24, nv_rd32(dev, NV04_PFIFO_CACHE1_ENGINE));
  133. nv_wi32(dev, fc + 28, nv_rd32(dev, NV04_PFIFO_CACHE1_PULL1));
  134. if (dev_priv->chipset < 0x17)
  135. goto out;
  136. nv_wi32(dev, fc + 32, nv_rd32(dev, NV10_PFIFO_CACHE1_ACQUIRE_VALUE));
  137. tmp = nv_rd32(dev, NV10_PFIFO_CACHE1_ACQUIRE_TIMESTAMP);
  138. nv_wi32(dev, fc + 36, tmp);
  139. nv_wi32(dev, fc + 40, nv_rd32(dev, NV10_PFIFO_CACHE1_ACQUIRE_TIMEOUT));
  140. nv_wi32(dev, fc + 44, nv_rd32(dev, NV10_PFIFO_CACHE1_SEMAPHORE));
  141. nv_wi32(dev, fc + 48, nv_rd32(dev, NV04_PFIFO_CACHE1_DMA_GET));
  142. out:
  143. nv10_fifo_do_load_context(dev, pfifo->channels - 1);
  144. nv_wr32(dev, NV03_PFIFO_CACHE1_PUSH1, pfifo->channels - 1);
  145. return 0;
  146. }
  147. static void
  148. nv10_fifo_init_reset(struct drm_device *dev)
  149. {
  150. nv_wr32(dev, NV03_PMC_ENABLE,
  151. nv_rd32(dev, NV03_PMC_ENABLE) & ~NV_PMC_ENABLE_PFIFO);
  152. nv_wr32(dev, NV03_PMC_ENABLE,
  153. nv_rd32(dev, NV03_PMC_ENABLE) | NV_PMC_ENABLE_PFIFO);
  154. nv_wr32(dev, 0x003224, 0x000f0078);
  155. nv_wr32(dev, 0x002044, 0x0101ffff);
  156. nv_wr32(dev, 0x002040, 0x000000ff);
  157. nv_wr32(dev, 0x002500, 0x00000000);
  158. nv_wr32(dev, 0x003000, 0x00000000);
  159. nv_wr32(dev, 0x003050, 0x00000000);
  160. nv_wr32(dev, 0x003258, 0x00000000);
  161. nv_wr32(dev, 0x003210, 0x00000000);
  162. nv_wr32(dev, 0x003270, 0x00000000);
  163. }
  164. static void
  165. nv10_fifo_init_ramxx(struct drm_device *dev)
  166. {
  167. struct drm_nouveau_private *dev_priv = dev->dev_private;
  168. nv_wr32(dev, NV03_PFIFO_RAMHT, (0x03 << 24) /* search 128 */ |
  169. ((dev_priv->ramht->bits - 9) << 16) |
  170. (dev_priv->ramht->gpuobj->pinst >> 8));
  171. nv_wr32(dev, NV03_PFIFO_RAMRO, dev_priv->ramro->pinst >> 8);
  172. if (dev_priv->chipset < 0x17) {
  173. nv_wr32(dev, NV03_PFIFO_RAMFC, dev_priv->ramfc->pinst >> 8);
  174. } else {
  175. nv_wr32(dev, NV03_PFIFO_RAMFC, (dev_priv->ramfc->pinst >> 8) |
  176. (1 << 16) /* 64 Bytes entry*/);
  177. /* XXX nvidia blob set bit 18, 21,23 for nv20 & nv30 */
  178. }
  179. }
  180. static void
  181. nv10_fifo_init_intr(struct drm_device *dev)
  182. {
  183. nouveau_irq_register(dev, 8, nv04_fifo_isr);
  184. nv_wr32(dev, 0x002100, 0xffffffff);
  185. nv_wr32(dev, 0x002140, 0xffffffff);
  186. }
  187. int
  188. nv10_fifo_init(struct drm_device *dev)
  189. {
  190. struct drm_nouveau_private *dev_priv = dev->dev_private;
  191. struct nouveau_fifo_engine *pfifo = &dev_priv->engine.fifo;
  192. int i;
  193. nv10_fifo_init_reset(dev);
  194. nv10_fifo_init_ramxx(dev);
  195. nv10_fifo_do_load_context(dev, pfifo->channels - 1);
  196. nv_wr32(dev, NV03_PFIFO_CACHE1_PUSH1, pfifo->channels - 1);
  197. nv10_fifo_init_intr(dev);
  198. pfifo->enable(dev);
  199. pfifo->reassign(dev, true);
  200. for (i = 0; i < dev_priv->engine.fifo.channels; i++) {
  201. if (dev_priv->channels.ptr[i]) {
  202. uint32_t mode = nv_rd32(dev, NV04_PFIFO_MODE);
  203. nv_wr32(dev, NV04_PFIFO_MODE, mode | (1 << i));
  204. }
  205. }
  206. return 0;
  207. }