nv04_instmem.c 4.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193
  1. #include "drmP.h"
  2. #include "drm.h"
  3. #include "nouveau_drv.h"
  4. #include "nouveau_ramht.h"
  5. /* returns the size of fifo context */
  6. static int
  7. nouveau_fifo_ctx_size(struct drm_device *dev)
  8. {
  9. struct drm_nouveau_private *dev_priv = dev->dev_private;
  10. if (dev_priv->chipset >= 0x40)
  11. return 128;
  12. else
  13. if (dev_priv->chipset >= 0x17)
  14. return 64;
  15. return 32;
  16. }
  17. int nv04_instmem_init(struct drm_device *dev)
  18. {
  19. struct drm_nouveau_private *dev_priv = dev->dev_private;
  20. struct nouveau_gpuobj *ramht = NULL;
  21. u32 offset, length;
  22. int ret;
  23. /* RAMIN always available */
  24. dev_priv->ramin_available = true;
  25. /* Reserve space at end of VRAM for PRAMIN */
  26. if (dev_priv->card_type >= NV_40) {
  27. u32 vs = hweight8((nv_rd32(dev, 0x001540) & 0x0000ff00) >> 8);
  28. u32 rsvd;
  29. /* estimate grctx size, the magics come from nv40_grctx.c */
  30. if (dev_priv->chipset == 0x40) rsvd = 0x6aa0 * vs;
  31. else if (dev_priv->chipset < 0x43) rsvd = 0x4f00 * vs;
  32. else if (nv44_graph_class(dev)) rsvd = 0x4980 * vs;
  33. else rsvd = 0x4a40 * vs;
  34. rsvd += 16 * 1024;
  35. rsvd *= dev_priv->engine.fifo.channels;
  36. /* pciegart table */
  37. if (pci_is_pcie(dev->pdev))
  38. rsvd += 512 * 1024;
  39. /* object storage */
  40. rsvd += 512 * 1024;
  41. dev_priv->ramin_rsvd_vram = round_up(rsvd, 4096);
  42. } else {
  43. dev_priv->ramin_rsvd_vram = 512 * 1024;
  44. }
  45. /* Setup shared RAMHT */
  46. ret = nouveau_gpuobj_new_fake(dev, 0x10000, ~0, 4096,
  47. NVOBJ_FLAG_ZERO_ALLOC, &ramht);
  48. if (ret)
  49. return ret;
  50. ret = nouveau_ramht_new(dev, ramht, &dev_priv->ramht);
  51. nouveau_gpuobj_ref(NULL, &ramht);
  52. if (ret)
  53. return ret;
  54. /* And RAMRO */
  55. ret = nouveau_gpuobj_new_fake(dev, 0x11200, ~0, 512,
  56. NVOBJ_FLAG_ZERO_ALLOC, &dev_priv->ramro);
  57. if (ret)
  58. return ret;
  59. /* And RAMFC */
  60. length = dev_priv->engine.fifo.channels * nouveau_fifo_ctx_size(dev);
  61. switch (dev_priv->card_type) {
  62. case NV_40:
  63. offset = 0x20000;
  64. break;
  65. default:
  66. offset = 0x11400;
  67. break;
  68. }
  69. ret = nouveau_gpuobj_new_fake(dev, offset, ~0, length,
  70. NVOBJ_FLAG_ZERO_ALLOC, &dev_priv->ramfc);
  71. if (ret)
  72. return ret;
  73. /* Only allow space after RAMFC to be used for object allocation */
  74. offset += length;
  75. /* It appears RAMRO (or something?) is controlled by 0x2220/0x2230
  76. * on certain NV4x chipsets as well as RAMFC. When 0x2230 == 0
  77. * ("new style" control) the upper 16-bits of 0x2220 points at this
  78. * other mysterious table that's clobbering important things.
  79. *
  80. * We're now pointing this at RAMIN+0x30000 to avoid RAMFC getting
  81. * smashed to pieces on us, so reserve 0x30000-0x40000 too..
  82. */
  83. if (dev_priv->card_type >= NV_40) {
  84. if (offset < 0x40000)
  85. offset = 0x40000;
  86. }
  87. ret = drm_mm_init(&dev_priv->ramin_heap, offset,
  88. dev_priv->ramin_rsvd_vram - offset);
  89. if (ret) {
  90. NV_ERROR(dev, "Failed to init RAMIN heap: %d\n", ret);
  91. return ret;
  92. }
  93. return 0;
  94. }
  95. void
  96. nv04_instmem_takedown(struct drm_device *dev)
  97. {
  98. struct drm_nouveau_private *dev_priv = dev->dev_private;
  99. nouveau_ramht_ref(NULL, &dev_priv->ramht, NULL);
  100. nouveau_gpuobj_ref(NULL, &dev_priv->ramro);
  101. nouveau_gpuobj_ref(NULL, &dev_priv->ramfc);
  102. if (drm_mm_initialized(&dev_priv->ramin_heap))
  103. drm_mm_takedown(&dev_priv->ramin_heap);
  104. }
  105. int
  106. nv04_instmem_suspend(struct drm_device *dev)
  107. {
  108. return 0;
  109. }
  110. void
  111. nv04_instmem_resume(struct drm_device *dev)
  112. {
  113. }
  114. int
  115. nv04_instmem_get(struct nouveau_gpuobj *gpuobj, struct nouveau_channel *chan,
  116. u32 size, u32 align)
  117. {
  118. struct drm_nouveau_private *dev_priv = gpuobj->dev->dev_private;
  119. struct drm_mm_node *ramin = NULL;
  120. do {
  121. if (drm_mm_pre_get(&dev_priv->ramin_heap))
  122. return -ENOMEM;
  123. spin_lock(&dev_priv->ramin_lock);
  124. ramin = drm_mm_search_free(&dev_priv->ramin_heap, size, align, 0);
  125. if (ramin == NULL) {
  126. spin_unlock(&dev_priv->ramin_lock);
  127. return -ENOMEM;
  128. }
  129. ramin = drm_mm_get_block_atomic(ramin, size, align);
  130. spin_unlock(&dev_priv->ramin_lock);
  131. } while (ramin == NULL);
  132. gpuobj->node = ramin;
  133. gpuobj->vinst = ramin->start;
  134. return 0;
  135. }
  136. void
  137. nv04_instmem_put(struct nouveau_gpuobj *gpuobj)
  138. {
  139. struct drm_nouveau_private *dev_priv = gpuobj->dev->dev_private;
  140. spin_lock(&dev_priv->ramin_lock);
  141. drm_mm_put_block(gpuobj->node);
  142. gpuobj->node = NULL;
  143. spin_unlock(&dev_priv->ramin_lock);
  144. }
  145. int
  146. nv04_instmem_map(struct nouveau_gpuobj *gpuobj)
  147. {
  148. gpuobj->pinst = gpuobj->vinst;
  149. return 0;
  150. }
  151. void
  152. nv04_instmem_unmap(struct nouveau_gpuobj *gpuobj)
  153. {
  154. }
  155. void
  156. nv04_instmem_flush(struct drm_device *dev)
  157. {
  158. }