nv04_dac.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545
  1. /*
  2. * Copyright 2003 NVIDIA, Corporation
  3. * Copyright 2006 Dave Airlie
  4. * Copyright 2007 Maarten Maathuis
  5. * Copyright 2007-2009 Stuart Bennett
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the "Software"),
  9. * to deal in the Software without restriction, including without limitation
  10. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  11. * and/or sell copies of the Software, and to permit persons to whom the
  12. * Software is furnished to do so, subject to the following conditions:
  13. *
  14. * The above copyright notice and this permission notice (including the next
  15. * paragraph) shall be included in all copies or substantial portions of the
  16. * Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  21. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  22. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  23. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  24. * DEALINGS IN THE SOFTWARE.
  25. */
  26. #include "drmP.h"
  27. #include "drm_crtc_helper.h"
  28. #include "nouveau_drv.h"
  29. #include "nouveau_encoder.h"
  30. #include "nouveau_connector.h"
  31. #include "nouveau_crtc.h"
  32. #include "nouveau_hw.h"
  33. #include "nouveau_gpio.h"
  34. #include "nvreg.h"
  35. int nv04_dac_output_offset(struct drm_encoder *encoder)
  36. {
  37. struct dcb_entry *dcb = nouveau_encoder(encoder)->dcb;
  38. int offset = 0;
  39. if (dcb->or & (8 | OUTPUT_C))
  40. offset += 0x68;
  41. if (dcb->or & (8 | OUTPUT_B))
  42. offset += 0x2000;
  43. return offset;
  44. }
  45. /*
  46. * arbitrary limit to number of sense oscillations tolerated in one sample
  47. * period (observed to be at least 13 in "nvidia")
  48. */
  49. #define MAX_HBLANK_OSC 20
  50. /*
  51. * arbitrary limit to number of conflicting sample pairs to tolerate at a
  52. * voltage step (observed to be at least 5 in "nvidia")
  53. */
  54. #define MAX_SAMPLE_PAIRS 10
  55. static int sample_load_twice(struct drm_device *dev, bool sense[2])
  56. {
  57. int i;
  58. for (i = 0; i < 2; i++) {
  59. bool sense_a, sense_b, sense_b_prime;
  60. int j = 0;
  61. /*
  62. * wait for bit 0 clear -- out of hblank -- (say reg value 0x4),
  63. * then wait for transition 0x4->0x5->0x4: enter hblank, leave
  64. * hblank again
  65. * use a 10ms timeout (guards against crtc being inactive, in
  66. * which case blank state would never change)
  67. */
  68. if (!nouveau_wait_eq(dev, 10000000, NV_PRMCIO_INP0__COLOR,
  69. 0x00000001, 0x00000000))
  70. return -EBUSY;
  71. if (!nouveau_wait_eq(dev, 10000000, NV_PRMCIO_INP0__COLOR,
  72. 0x00000001, 0x00000001))
  73. return -EBUSY;
  74. if (!nouveau_wait_eq(dev, 10000000, NV_PRMCIO_INP0__COLOR,
  75. 0x00000001, 0x00000000))
  76. return -EBUSY;
  77. udelay(100);
  78. /* when level triggers, sense is _LO_ */
  79. sense_a = nv_rd08(dev, NV_PRMCIO_INP0) & 0x10;
  80. /* take another reading until it agrees with sense_a... */
  81. do {
  82. udelay(100);
  83. sense_b = nv_rd08(dev, NV_PRMCIO_INP0) & 0x10;
  84. if (sense_a != sense_b) {
  85. sense_b_prime =
  86. nv_rd08(dev, NV_PRMCIO_INP0) & 0x10;
  87. if (sense_b == sense_b_prime) {
  88. /* ... unless two consecutive subsequent
  89. * samples agree; sense_a is replaced */
  90. sense_a = sense_b;
  91. /* force mis-match so we loop */
  92. sense_b = !sense_a;
  93. }
  94. }
  95. } while ((sense_a != sense_b) && ++j < MAX_HBLANK_OSC);
  96. if (j == MAX_HBLANK_OSC)
  97. /* with so much oscillation, default to sense:LO */
  98. sense[i] = false;
  99. else
  100. sense[i] = sense_a;
  101. }
  102. return 0;
  103. }
  104. static enum drm_connector_status nv04_dac_detect(struct drm_encoder *encoder,
  105. struct drm_connector *connector)
  106. {
  107. struct drm_device *dev = encoder->dev;
  108. uint8_t saved_seq1, saved_pi, saved_rpc1, saved_cr_mode;
  109. uint8_t saved_palette0[3], saved_palette_mask;
  110. uint32_t saved_rtest_ctrl, saved_rgen_ctrl;
  111. int i;
  112. uint8_t blue;
  113. bool sense = true;
  114. /*
  115. * for this detection to work, there needs to be a mode set up on the
  116. * CRTC. this is presumed to be the case
  117. */
  118. if (nv_two_heads(dev))
  119. /* only implemented for head A for now */
  120. NVSetOwner(dev, 0);
  121. saved_cr_mode = NVReadVgaCrtc(dev, 0, NV_CIO_CR_MODE_INDEX);
  122. NVWriteVgaCrtc(dev, 0, NV_CIO_CR_MODE_INDEX, saved_cr_mode | 0x80);
  123. saved_seq1 = NVReadVgaSeq(dev, 0, NV_VIO_SR_CLOCK_INDEX);
  124. NVWriteVgaSeq(dev, 0, NV_VIO_SR_CLOCK_INDEX, saved_seq1 & ~0x20);
  125. saved_rtest_ctrl = NVReadRAMDAC(dev, 0, NV_PRAMDAC_TEST_CONTROL);
  126. NVWriteRAMDAC(dev, 0, NV_PRAMDAC_TEST_CONTROL,
  127. saved_rtest_ctrl & ~NV_PRAMDAC_TEST_CONTROL_PWRDWN_DAC_OFF);
  128. msleep(10);
  129. saved_pi = NVReadVgaCrtc(dev, 0, NV_CIO_CRE_PIXEL_INDEX);
  130. NVWriteVgaCrtc(dev, 0, NV_CIO_CRE_PIXEL_INDEX,
  131. saved_pi & ~(0x80 | MASK(NV_CIO_CRE_PIXEL_FORMAT)));
  132. saved_rpc1 = NVReadVgaCrtc(dev, 0, NV_CIO_CRE_RPC1_INDEX);
  133. NVWriteVgaCrtc(dev, 0, NV_CIO_CRE_RPC1_INDEX, saved_rpc1 & ~0xc0);
  134. nv_wr08(dev, NV_PRMDIO_READ_MODE_ADDRESS, 0x0);
  135. for (i = 0; i < 3; i++)
  136. saved_palette0[i] = nv_rd08(dev, NV_PRMDIO_PALETTE_DATA);
  137. saved_palette_mask = nv_rd08(dev, NV_PRMDIO_PIXEL_MASK);
  138. nv_wr08(dev, NV_PRMDIO_PIXEL_MASK, 0);
  139. saved_rgen_ctrl = NVReadRAMDAC(dev, 0, NV_PRAMDAC_GENERAL_CONTROL);
  140. NVWriteRAMDAC(dev, 0, NV_PRAMDAC_GENERAL_CONTROL,
  141. (saved_rgen_ctrl & ~(NV_PRAMDAC_GENERAL_CONTROL_BPC_8BITS |
  142. NV_PRAMDAC_GENERAL_CONTROL_TERMINATION_75OHM)) |
  143. NV_PRAMDAC_GENERAL_CONTROL_PIXMIX_ON);
  144. blue = 8; /* start of test range */
  145. do {
  146. bool sense_pair[2];
  147. nv_wr08(dev, NV_PRMDIO_WRITE_MODE_ADDRESS, 0);
  148. nv_wr08(dev, NV_PRMDIO_PALETTE_DATA, 0);
  149. nv_wr08(dev, NV_PRMDIO_PALETTE_DATA, 0);
  150. /* testing blue won't find monochrome monitors. I don't care */
  151. nv_wr08(dev, NV_PRMDIO_PALETTE_DATA, blue);
  152. i = 0;
  153. /* take sample pairs until both samples in the pair agree */
  154. do {
  155. if (sample_load_twice(dev, sense_pair))
  156. goto out;
  157. } while ((sense_pair[0] != sense_pair[1]) &&
  158. ++i < MAX_SAMPLE_PAIRS);
  159. if (i == MAX_SAMPLE_PAIRS)
  160. /* too much oscillation defaults to LO */
  161. sense = false;
  162. else
  163. sense = sense_pair[0];
  164. /*
  165. * if sense goes LO before blue ramps to 0x18, monitor is not connected.
  166. * ergo, if blue gets to 0x18, monitor must be connected
  167. */
  168. } while (++blue < 0x18 && sense);
  169. out:
  170. nv_wr08(dev, NV_PRMDIO_PIXEL_MASK, saved_palette_mask);
  171. NVWriteRAMDAC(dev, 0, NV_PRAMDAC_GENERAL_CONTROL, saved_rgen_ctrl);
  172. nv_wr08(dev, NV_PRMDIO_WRITE_MODE_ADDRESS, 0);
  173. for (i = 0; i < 3; i++)
  174. nv_wr08(dev, NV_PRMDIO_PALETTE_DATA, saved_palette0[i]);
  175. NVWriteRAMDAC(dev, 0, NV_PRAMDAC_TEST_CONTROL, saved_rtest_ctrl);
  176. NVWriteVgaCrtc(dev, 0, NV_CIO_CRE_PIXEL_INDEX, saved_pi);
  177. NVWriteVgaCrtc(dev, 0, NV_CIO_CRE_RPC1_INDEX, saved_rpc1);
  178. NVWriteVgaSeq(dev, 0, NV_VIO_SR_CLOCK_INDEX, saved_seq1);
  179. NVWriteVgaCrtc(dev, 0, NV_CIO_CR_MODE_INDEX, saved_cr_mode);
  180. if (blue == 0x18) {
  181. NV_DEBUG(dev, "Load detected on head A\n");
  182. return connector_status_connected;
  183. }
  184. return connector_status_disconnected;
  185. }
  186. uint32_t nv17_dac_sample_load(struct drm_encoder *encoder)
  187. {
  188. struct drm_device *dev = encoder->dev;
  189. struct drm_nouveau_private *dev_priv = dev->dev_private;
  190. struct dcb_entry *dcb = nouveau_encoder(encoder)->dcb;
  191. uint32_t sample, testval, regoffset = nv04_dac_output_offset(encoder);
  192. uint32_t saved_powerctrl_2 = 0, saved_powerctrl_4 = 0, saved_routput,
  193. saved_rtest_ctrl, saved_gpio0, saved_gpio1, temp, routput;
  194. int head;
  195. #define RGB_TEST_DATA(r, g, b) (r << 0 | g << 10 | b << 20)
  196. if (dcb->type == OUTPUT_TV) {
  197. testval = RGB_TEST_DATA(0xa0, 0xa0, 0xa0);
  198. if (dev_priv->vbios.tvdactestval)
  199. testval = dev_priv->vbios.tvdactestval;
  200. } else {
  201. testval = RGB_TEST_DATA(0x140, 0x140, 0x140); /* 0x94050140 */
  202. if (dev_priv->vbios.dactestval)
  203. testval = dev_priv->vbios.dactestval;
  204. }
  205. saved_rtest_ctrl = NVReadRAMDAC(dev, 0, NV_PRAMDAC_TEST_CONTROL + regoffset);
  206. NVWriteRAMDAC(dev, 0, NV_PRAMDAC_TEST_CONTROL + regoffset,
  207. saved_rtest_ctrl & ~NV_PRAMDAC_TEST_CONTROL_PWRDWN_DAC_OFF);
  208. saved_powerctrl_2 = nvReadMC(dev, NV_PBUS_POWERCTRL_2);
  209. nvWriteMC(dev, NV_PBUS_POWERCTRL_2, saved_powerctrl_2 & 0xd7ffffff);
  210. if (regoffset == 0x68) {
  211. saved_powerctrl_4 = nvReadMC(dev, NV_PBUS_POWERCTRL_4);
  212. nvWriteMC(dev, NV_PBUS_POWERCTRL_4, saved_powerctrl_4 & 0xffffffcf);
  213. }
  214. saved_gpio1 = nouveau_gpio_func_get(dev, DCB_GPIO_TVDAC1);
  215. saved_gpio0 = nouveau_gpio_func_get(dev, DCB_GPIO_TVDAC0);
  216. nouveau_gpio_func_set(dev, DCB_GPIO_TVDAC1, dcb->type == OUTPUT_TV);
  217. nouveau_gpio_func_set(dev, DCB_GPIO_TVDAC0, dcb->type == OUTPUT_TV);
  218. msleep(4);
  219. saved_routput = NVReadRAMDAC(dev, 0, NV_PRAMDAC_DACCLK + regoffset);
  220. head = (saved_routput & 0x100) >> 8;
  221. /* if there's a spare crtc, using it will minimise flicker */
  222. if (!(NVReadVgaCrtc(dev, head, NV_CIO_CRE_RPC1_INDEX) & 0xC0))
  223. head ^= 1;
  224. /* nv driver and nv31 use 0xfffffeee, nv34 and 6600 use 0xfffffece */
  225. routput = (saved_routput & 0xfffffece) | head << 8;
  226. if (dev_priv->card_type >= NV_40) {
  227. if (dcb->type == OUTPUT_TV)
  228. routput |= 0x1a << 16;
  229. else
  230. routput &= ~(0x1a << 16);
  231. }
  232. NVWriteRAMDAC(dev, 0, NV_PRAMDAC_DACCLK + regoffset, routput);
  233. msleep(1);
  234. temp = NVReadRAMDAC(dev, 0, NV_PRAMDAC_DACCLK + regoffset);
  235. NVWriteRAMDAC(dev, 0, NV_PRAMDAC_DACCLK + regoffset, temp | 1);
  236. NVWriteRAMDAC(dev, head, NV_PRAMDAC_TESTPOINT_DATA,
  237. NV_PRAMDAC_TESTPOINT_DATA_NOTBLANK | testval);
  238. temp = NVReadRAMDAC(dev, head, NV_PRAMDAC_TEST_CONTROL);
  239. NVWriteRAMDAC(dev, head, NV_PRAMDAC_TEST_CONTROL,
  240. temp | NV_PRAMDAC_TEST_CONTROL_TP_INS_EN_ASSERTED);
  241. msleep(5);
  242. sample = NVReadRAMDAC(dev, 0, NV_PRAMDAC_TEST_CONTROL + regoffset);
  243. /* do it again just in case it's a residual current */
  244. sample &= NVReadRAMDAC(dev, 0, NV_PRAMDAC_TEST_CONTROL + regoffset);
  245. temp = NVReadRAMDAC(dev, head, NV_PRAMDAC_TEST_CONTROL);
  246. NVWriteRAMDAC(dev, head, NV_PRAMDAC_TEST_CONTROL,
  247. temp & ~NV_PRAMDAC_TEST_CONTROL_TP_INS_EN_ASSERTED);
  248. NVWriteRAMDAC(dev, head, NV_PRAMDAC_TESTPOINT_DATA, 0);
  249. /* bios does something more complex for restoring, but I think this is good enough */
  250. NVWriteRAMDAC(dev, 0, NV_PRAMDAC_DACCLK + regoffset, saved_routput);
  251. NVWriteRAMDAC(dev, 0, NV_PRAMDAC_TEST_CONTROL + regoffset, saved_rtest_ctrl);
  252. if (regoffset == 0x68)
  253. nvWriteMC(dev, NV_PBUS_POWERCTRL_4, saved_powerctrl_4);
  254. nvWriteMC(dev, NV_PBUS_POWERCTRL_2, saved_powerctrl_2);
  255. nouveau_gpio_func_set(dev, DCB_GPIO_TVDAC1, saved_gpio1);
  256. nouveau_gpio_func_set(dev, DCB_GPIO_TVDAC0, saved_gpio0);
  257. return sample;
  258. }
  259. static enum drm_connector_status
  260. nv17_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  261. {
  262. struct drm_device *dev = encoder->dev;
  263. struct dcb_entry *dcb = nouveau_encoder(encoder)->dcb;
  264. if (nv04_dac_in_use(encoder))
  265. return connector_status_disconnected;
  266. if (nv17_dac_sample_load(encoder) &
  267. NV_PRAMDAC_TEST_CONTROL_SENSEB_ALLHI) {
  268. NV_DEBUG(dev, "Load detected on output %c\n",
  269. '@' + ffs(dcb->or));
  270. return connector_status_connected;
  271. } else {
  272. return connector_status_disconnected;
  273. }
  274. }
  275. static bool nv04_dac_mode_fixup(struct drm_encoder *encoder,
  276. struct drm_display_mode *mode,
  277. struct drm_display_mode *adjusted_mode)
  278. {
  279. if (nv04_dac_in_use(encoder))
  280. return false;
  281. return true;
  282. }
  283. static void nv04_dac_prepare(struct drm_encoder *encoder)
  284. {
  285. struct drm_encoder_helper_funcs *helper = encoder->helper_private;
  286. struct drm_device *dev = encoder->dev;
  287. int head = nouveau_crtc(encoder->crtc)->index;
  288. helper->dpms(encoder, DRM_MODE_DPMS_OFF);
  289. nv04_dfp_disable(dev, head);
  290. }
  291. static void nv04_dac_mode_set(struct drm_encoder *encoder,
  292. struct drm_display_mode *mode,
  293. struct drm_display_mode *adjusted_mode)
  294. {
  295. struct drm_device *dev = encoder->dev;
  296. struct drm_nouveau_private *dev_priv = dev->dev_private;
  297. int head = nouveau_crtc(encoder->crtc)->index;
  298. if (nv_gf4_disp_arch(dev)) {
  299. struct drm_encoder *rebind;
  300. uint32_t dac_offset = nv04_dac_output_offset(encoder);
  301. uint32_t otherdac;
  302. /* bit 16-19 are bits that are set on some G70 cards,
  303. * but don't seem to have much effect */
  304. NVWriteRAMDAC(dev, 0, NV_PRAMDAC_DACCLK + dac_offset,
  305. head << 8 | NV_PRAMDAC_DACCLK_SEL_DACCLK);
  306. /* force any other vga encoders to bind to the other crtc */
  307. list_for_each_entry(rebind, &dev->mode_config.encoder_list, head) {
  308. if (rebind == encoder
  309. || nouveau_encoder(rebind)->dcb->type != OUTPUT_ANALOG)
  310. continue;
  311. dac_offset = nv04_dac_output_offset(rebind);
  312. otherdac = NVReadRAMDAC(dev, 0, NV_PRAMDAC_DACCLK + dac_offset);
  313. NVWriteRAMDAC(dev, 0, NV_PRAMDAC_DACCLK + dac_offset,
  314. (otherdac & ~0x0100) | (head ^ 1) << 8);
  315. }
  316. }
  317. /* This could use refinement for flatpanels, but it should work this way */
  318. if (dev_priv->chipset < 0x44)
  319. NVWriteRAMDAC(dev, 0, NV_PRAMDAC_TEST_CONTROL + nv04_dac_output_offset(encoder), 0xf0000000);
  320. else
  321. NVWriteRAMDAC(dev, 0, NV_PRAMDAC_TEST_CONTROL + nv04_dac_output_offset(encoder), 0x00100000);
  322. }
  323. static void nv04_dac_commit(struct drm_encoder *encoder)
  324. {
  325. struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
  326. struct drm_device *dev = encoder->dev;
  327. struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
  328. struct drm_encoder_helper_funcs *helper = encoder->helper_private;
  329. helper->dpms(encoder, DRM_MODE_DPMS_ON);
  330. NV_DEBUG(dev, "Output %s is running on CRTC %d using output %c\n",
  331. drm_get_connector_name(&nouveau_encoder_connector_get(nv_encoder)->base),
  332. nv_crtc->index, '@' + ffs(nv_encoder->dcb->or));
  333. }
  334. void nv04_dac_update_dacclk(struct drm_encoder *encoder, bool enable)
  335. {
  336. struct drm_device *dev = encoder->dev;
  337. struct drm_nouveau_private *dev_priv = dev->dev_private;
  338. struct dcb_entry *dcb = nouveau_encoder(encoder)->dcb;
  339. if (nv_gf4_disp_arch(dev)) {
  340. uint32_t *dac_users = &dev_priv->dac_users[ffs(dcb->or) - 1];
  341. int dacclk_off = NV_PRAMDAC_DACCLK + nv04_dac_output_offset(encoder);
  342. uint32_t dacclk = NVReadRAMDAC(dev, 0, dacclk_off);
  343. if (enable) {
  344. *dac_users |= 1 << dcb->index;
  345. NVWriteRAMDAC(dev, 0, dacclk_off, dacclk | NV_PRAMDAC_DACCLK_SEL_DACCLK);
  346. } else {
  347. *dac_users &= ~(1 << dcb->index);
  348. if (!*dac_users)
  349. NVWriteRAMDAC(dev, 0, dacclk_off,
  350. dacclk & ~NV_PRAMDAC_DACCLK_SEL_DACCLK);
  351. }
  352. }
  353. }
  354. /* Check if the DAC corresponding to 'encoder' is being used by
  355. * someone else. */
  356. bool nv04_dac_in_use(struct drm_encoder *encoder)
  357. {
  358. struct drm_nouveau_private *dev_priv = encoder->dev->dev_private;
  359. struct dcb_entry *dcb = nouveau_encoder(encoder)->dcb;
  360. return nv_gf4_disp_arch(encoder->dev) &&
  361. (dev_priv->dac_users[ffs(dcb->or) - 1] & ~(1 << dcb->index));
  362. }
  363. static void nv04_dac_dpms(struct drm_encoder *encoder, int mode)
  364. {
  365. struct drm_device *dev = encoder->dev;
  366. struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
  367. if (nv_encoder->last_dpms == mode)
  368. return;
  369. nv_encoder->last_dpms = mode;
  370. NV_DEBUG(dev, "Setting dpms mode %d on vga encoder (output %d)\n",
  371. mode, nv_encoder->dcb->index);
  372. nv04_dac_update_dacclk(encoder, mode == DRM_MODE_DPMS_ON);
  373. }
  374. static void nv04_dac_save(struct drm_encoder *encoder)
  375. {
  376. struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
  377. struct drm_device *dev = encoder->dev;
  378. if (nv_gf4_disp_arch(dev))
  379. nv_encoder->restore.output = NVReadRAMDAC(dev, 0, NV_PRAMDAC_DACCLK +
  380. nv04_dac_output_offset(encoder));
  381. }
  382. static void nv04_dac_restore(struct drm_encoder *encoder)
  383. {
  384. struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
  385. struct drm_device *dev = encoder->dev;
  386. if (nv_gf4_disp_arch(dev))
  387. NVWriteRAMDAC(dev, 0, NV_PRAMDAC_DACCLK + nv04_dac_output_offset(encoder),
  388. nv_encoder->restore.output);
  389. nv_encoder->last_dpms = NV_DPMS_CLEARED;
  390. }
  391. static void nv04_dac_destroy(struct drm_encoder *encoder)
  392. {
  393. struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
  394. NV_DEBUG_KMS(encoder->dev, "\n");
  395. drm_encoder_cleanup(encoder);
  396. kfree(nv_encoder);
  397. }
  398. static const struct drm_encoder_helper_funcs nv04_dac_helper_funcs = {
  399. .dpms = nv04_dac_dpms,
  400. .save = nv04_dac_save,
  401. .restore = nv04_dac_restore,
  402. .mode_fixup = nv04_dac_mode_fixup,
  403. .prepare = nv04_dac_prepare,
  404. .commit = nv04_dac_commit,
  405. .mode_set = nv04_dac_mode_set,
  406. .detect = nv04_dac_detect
  407. };
  408. static const struct drm_encoder_helper_funcs nv17_dac_helper_funcs = {
  409. .dpms = nv04_dac_dpms,
  410. .save = nv04_dac_save,
  411. .restore = nv04_dac_restore,
  412. .mode_fixup = nv04_dac_mode_fixup,
  413. .prepare = nv04_dac_prepare,
  414. .commit = nv04_dac_commit,
  415. .mode_set = nv04_dac_mode_set,
  416. .detect = nv17_dac_detect
  417. };
  418. static const struct drm_encoder_funcs nv04_dac_funcs = {
  419. .destroy = nv04_dac_destroy,
  420. };
  421. int
  422. nv04_dac_create(struct drm_connector *connector, struct dcb_entry *entry)
  423. {
  424. const struct drm_encoder_helper_funcs *helper;
  425. struct nouveau_encoder *nv_encoder = NULL;
  426. struct drm_device *dev = connector->dev;
  427. struct drm_encoder *encoder;
  428. nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
  429. if (!nv_encoder)
  430. return -ENOMEM;
  431. encoder = to_drm_encoder(nv_encoder);
  432. nv_encoder->dcb = entry;
  433. nv_encoder->or = ffs(entry->or) - 1;
  434. if (nv_gf4_disp_arch(dev))
  435. helper = &nv17_dac_helper_funcs;
  436. else
  437. helper = &nv04_dac_helper_funcs;
  438. drm_encoder_init(dev, encoder, &nv04_dac_funcs, DRM_MODE_ENCODER_DAC);
  439. drm_encoder_helper_add(encoder, helper);
  440. encoder->possible_crtcs = entry->heads;
  441. encoder->possible_clones = 0;
  442. drm_mode_connector_attach_encoder(connector, encoder);
  443. return 0;
  444. }