sata_sil24.c 38 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402
  1. /*
  2. * sata_sil24.c - Driver for Silicon Image 3124/3132 SATA-2 controllers
  3. *
  4. * Copyright 2005 Tejun Heo
  5. *
  6. * Based on preview driver from Silicon Image.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2, or (at your option) any
  11. * later version.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  16. * General Public License for more details.
  17. *
  18. */
  19. #include <linux/kernel.h>
  20. #include <linux/module.h>
  21. #include <linux/gfp.h>
  22. #include <linux/pci.h>
  23. #include <linux/blkdev.h>
  24. #include <linux/delay.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/dma-mapping.h>
  27. #include <linux/device.h>
  28. #include <scsi/scsi_host.h>
  29. #include <scsi/scsi_cmnd.h>
  30. #include <linux/libata.h>
  31. #define DRV_NAME "sata_sil24"
  32. #define DRV_VERSION "1.1"
  33. /*
  34. * Port request block (PRB) 32 bytes
  35. */
  36. struct sil24_prb {
  37. __le16 ctrl;
  38. __le16 prot;
  39. __le32 rx_cnt;
  40. u8 fis[6 * 4];
  41. };
  42. /*
  43. * Scatter gather entry (SGE) 16 bytes
  44. */
  45. struct sil24_sge {
  46. __le64 addr;
  47. __le32 cnt;
  48. __le32 flags;
  49. };
  50. enum {
  51. SIL24_HOST_BAR = 0,
  52. SIL24_PORT_BAR = 2,
  53. /* sil24 fetches in chunks of 64bytes. The first block
  54. * contains the PRB and two SGEs. From the second block, it's
  55. * consisted of four SGEs and called SGT. Calculate the
  56. * number of SGTs that fit into one page.
  57. */
  58. SIL24_PRB_SZ = sizeof(struct sil24_prb)
  59. + 2 * sizeof(struct sil24_sge),
  60. SIL24_MAX_SGT = (PAGE_SIZE - SIL24_PRB_SZ)
  61. / (4 * sizeof(struct sil24_sge)),
  62. /* This will give us one unused SGEs for ATA. This extra SGE
  63. * will be used to store CDB for ATAPI devices.
  64. */
  65. SIL24_MAX_SGE = 4 * SIL24_MAX_SGT + 1,
  66. /*
  67. * Global controller registers (128 bytes @ BAR0)
  68. */
  69. /* 32 bit regs */
  70. HOST_SLOT_STAT = 0x00, /* 32 bit slot stat * 4 */
  71. HOST_CTRL = 0x40,
  72. HOST_IRQ_STAT = 0x44,
  73. HOST_PHY_CFG = 0x48,
  74. HOST_BIST_CTRL = 0x50,
  75. HOST_BIST_PTRN = 0x54,
  76. HOST_BIST_STAT = 0x58,
  77. HOST_MEM_BIST_STAT = 0x5c,
  78. HOST_FLASH_CMD = 0x70,
  79. /* 8 bit regs */
  80. HOST_FLASH_DATA = 0x74,
  81. HOST_TRANSITION_DETECT = 0x75,
  82. HOST_GPIO_CTRL = 0x76,
  83. HOST_I2C_ADDR = 0x78, /* 32 bit */
  84. HOST_I2C_DATA = 0x7c,
  85. HOST_I2C_XFER_CNT = 0x7e,
  86. HOST_I2C_CTRL = 0x7f,
  87. /* HOST_SLOT_STAT bits */
  88. HOST_SSTAT_ATTN = (1 << 31),
  89. /* HOST_CTRL bits */
  90. HOST_CTRL_M66EN = (1 << 16), /* M66EN PCI bus signal */
  91. HOST_CTRL_TRDY = (1 << 17), /* latched PCI TRDY */
  92. HOST_CTRL_STOP = (1 << 18), /* latched PCI STOP */
  93. HOST_CTRL_DEVSEL = (1 << 19), /* latched PCI DEVSEL */
  94. HOST_CTRL_REQ64 = (1 << 20), /* latched PCI REQ64 */
  95. HOST_CTRL_GLOBAL_RST = (1 << 31), /* global reset */
  96. /*
  97. * Port registers
  98. * (8192 bytes @ +0x0000, +0x2000, +0x4000 and +0x6000 @ BAR2)
  99. */
  100. PORT_REGS_SIZE = 0x2000,
  101. PORT_LRAM = 0x0000, /* 31 LRAM slots and PMP regs */
  102. PORT_LRAM_SLOT_SZ = 0x0080, /* 32 bytes PRB + 2 SGE, ACT... */
  103. PORT_PMP = 0x0f80, /* 8 bytes PMP * 16 (128 bytes) */
  104. PORT_PMP_STATUS = 0x0000, /* port device status offset */
  105. PORT_PMP_QACTIVE = 0x0004, /* port device QActive offset */
  106. PORT_PMP_SIZE = 0x0008, /* 8 bytes per PMP */
  107. /* 32 bit regs */
  108. PORT_CTRL_STAT = 0x1000, /* write: ctrl-set, read: stat */
  109. PORT_CTRL_CLR = 0x1004, /* write: ctrl-clear */
  110. PORT_IRQ_STAT = 0x1008, /* high: status, low: interrupt */
  111. PORT_IRQ_ENABLE_SET = 0x1010, /* write: enable-set */
  112. PORT_IRQ_ENABLE_CLR = 0x1014, /* write: enable-clear */
  113. PORT_ACTIVATE_UPPER_ADDR= 0x101c,
  114. PORT_EXEC_FIFO = 0x1020, /* command execution fifo */
  115. PORT_CMD_ERR = 0x1024, /* command error number */
  116. PORT_FIS_CFG = 0x1028,
  117. PORT_FIFO_THRES = 0x102c,
  118. /* 16 bit regs */
  119. PORT_DECODE_ERR_CNT = 0x1040,
  120. PORT_DECODE_ERR_THRESH = 0x1042,
  121. PORT_CRC_ERR_CNT = 0x1044,
  122. PORT_CRC_ERR_THRESH = 0x1046,
  123. PORT_HSHK_ERR_CNT = 0x1048,
  124. PORT_HSHK_ERR_THRESH = 0x104a,
  125. /* 32 bit regs */
  126. PORT_PHY_CFG = 0x1050,
  127. PORT_SLOT_STAT = 0x1800,
  128. PORT_CMD_ACTIVATE = 0x1c00, /* 64 bit cmd activate * 31 (248 bytes) */
  129. PORT_CONTEXT = 0x1e04,
  130. PORT_EXEC_DIAG = 0x1e00, /* 32bit exec diag * 16 (64 bytes, 0-10 used on 3124) */
  131. PORT_PSD_DIAG = 0x1e40, /* 32bit psd diag * 16 (64 bytes, 0-8 used on 3124) */
  132. PORT_SCONTROL = 0x1f00,
  133. PORT_SSTATUS = 0x1f04,
  134. PORT_SERROR = 0x1f08,
  135. PORT_SACTIVE = 0x1f0c,
  136. /* PORT_CTRL_STAT bits */
  137. PORT_CS_PORT_RST = (1 << 0), /* port reset */
  138. PORT_CS_DEV_RST = (1 << 1), /* device reset */
  139. PORT_CS_INIT = (1 << 2), /* port initialize */
  140. PORT_CS_IRQ_WOC = (1 << 3), /* interrupt write one to clear */
  141. PORT_CS_CDB16 = (1 << 5), /* 0=12b cdb, 1=16b cdb */
  142. PORT_CS_PMP_RESUME = (1 << 6), /* PMP resume */
  143. PORT_CS_32BIT_ACTV = (1 << 10), /* 32-bit activation */
  144. PORT_CS_PMP_EN = (1 << 13), /* port multiplier enable */
  145. PORT_CS_RDY = (1 << 31), /* port ready to accept commands */
  146. /* PORT_IRQ_STAT/ENABLE_SET/CLR */
  147. /* bits[11:0] are masked */
  148. PORT_IRQ_COMPLETE = (1 << 0), /* command(s) completed */
  149. PORT_IRQ_ERROR = (1 << 1), /* command execution error */
  150. PORT_IRQ_PORTRDY_CHG = (1 << 2), /* port ready change */
  151. PORT_IRQ_PWR_CHG = (1 << 3), /* power management change */
  152. PORT_IRQ_PHYRDY_CHG = (1 << 4), /* PHY ready change */
  153. PORT_IRQ_COMWAKE = (1 << 5), /* COMWAKE received */
  154. PORT_IRQ_UNK_FIS = (1 << 6), /* unknown FIS received */
  155. PORT_IRQ_DEV_XCHG = (1 << 7), /* device exchanged */
  156. PORT_IRQ_8B10B = (1 << 8), /* 8b/10b decode error threshold */
  157. PORT_IRQ_CRC = (1 << 9), /* CRC error threshold */
  158. PORT_IRQ_HANDSHAKE = (1 << 10), /* handshake error threshold */
  159. PORT_IRQ_SDB_NOTIFY = (1 << 11), /* SDB notify received */
  160. DEF_PORT_IRQ = PORT_IRQ_COMPLETE | PORT_IRQ_ERROR |
  161. PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG |
  162. PORT_IRQ_UNK_FIS | PORT_IRQ_SDB_NOTIFY,
  163. /* bits[27:16] are unmasked (raw) */
  164. PORT_IRQ_RAW_SHIFT = 16,
  165. PORT_IRQ_MASKED_MASK = 0x7ff,
  166. PORT_IRQ_RAW_MASK = (0x7ff << PORT_IRQ_RAW_SHIFT),
  167. /* ENABLE_SET/CLR specific, intr steering - 2 bit field */
  168. PORT_IRQ_STEER_SHIFT = 30,
  169. PORT_IRQ_STEER_MASK = (3 << PORT_IRQ_STEER_SHIFT),
  170. /* PORT_CMD_ERR constants */
  171. PORT_CERR_DEV = 1, /* Error bit in D2H Register FIS */
  172. PORT_CERR_SDB = 2, /* Error bit in SDB FIS */
  173. PORT_CERR_DATA = 3, /* Error in data FIS not detected by dev */
  174. PORT_CERR_SEND = 4, /* Initial cmd FIS transmission failure */
  175. PORT_CERR_INCONSISTENT = 5, /* Protocol mismatch */
  176. PORT_CERR_DIRECTION = 6, /* Data direction mismatch */
  177. PORT_CERR_UNDERRUN = 7, /* Ran out of SGEs while writing */
  178. PORT_CERR_OVERRUN = 8, /* Ran out of SGEs while reading */
  179. PORT_CERR_PKT_PROT = 11, /* DIR invalid in 1st PIO setup of ATAPI */
  180. PORT_CERR_SGT_BOUNDARY = 16, /* PLD ecode 00 - SGT not on qword boundary */
  181. PORT_CERR_SGT_TGTABRT = 17, /* PLD ecode 01 - target abort */
  182. PORT_CERR_SGT_MSTABRT = 18, /* PLD ecode 10 - master abort */
  183. PORT_CERR_SGT_PCIPERR = 19, /* PLD ecode 11 - PCI parity err while fetching SGT */
  184. PORT_CERR_CMD_BOUNDARY = 24, /* ctrl[15:13] 001 - PRB not on qword boundary */
  185. PORT_CERR_CMD_TGTABRT = 25, /* ctrl[15:13] 010 - target abort */
  186. PORT_CERR_CMD_MSTABRT = 26, /* ctrl[15:13] 100 - master abort */
  187. PORT_CERR_CMD_PCIPERR = 27, /* ctrl[15:13] 110 - PCI parity err while fetching PRB */
  188. PORT_CERR_XFR_UNDEF = 32, /* PSD ecode 00 - undefined */
  189. PORT_CERR_XFR_TGTABRT = 33, /* PSD ecode 01 - target abort */
  190. PORT_CERR_XFR_MSTABRT = 34, /* PSD ecode 10 - master abort */
  191. PORT_CERR_XFR_PCIPERR = 35, /* PSD ecode 11 - PCI prity err during transfer */
  192. PORT_CERR_SENDSERVICE = 36, /* FIS received while sending service */
  193. /* bits of PRB control field */
  194. PRB_CTRL_PROTOCOL = (1 << 0), /* override def. ATA protocol */
  195. PRB_CTRL_PACKET_READ = (1 << 4), /* PACKET cmd read */
  196. PRB_CTRL_PACKET_WRITE = (1 << 5), /* PACKET cmd write */
  197. PRB_CTRL_NIEN = (1 << 6), /* Mask completion irq */
  198. PRB_CTRL_SRST = (1 << 7), /* Soft reset request (ign BSY?) */
  199. /* PRB protocol field */
  200. PRB_PROT_PACKET = (1 << 0),
  201. PRB_PROT_TCQ = (1 << 1),
  202. PRB_PROT_NCQ = (1 << 2),
  203. PRB_PROT_READ = (1 << 3),
  204. PRB_PROT_WRITE = (1 << 4),
  205. PRB_PROT_TRANSPARENT = (1 << 5),
  206. /*
  207. * Other constants
  208. */
  209. SGE_TRM = (1 << 31), /* Last SGE in chain */
  210. SGE_LNK = (1 << 30), /* linked list
  211. Points to SGT, not SGE */
  212. SGE_DRD = (1 << 29), /* discard data read (/dev/null)
  213. data address ignored */
  214. SIL24_MAX_CMDS = 31,
  215. /* board id */
  216. BID_SIL3124 = 0,
  217. BID_SIL3132 = 1,
  218. BID_SIL3131 = 2,
  219. /* host flags */
  220. SIL24_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_PIO_DMA |
  221. ATA_FLAG_NCQ | ATA_FLAG_ACPI_SATA |
  222. ATA_FLAG_AN | ATA_FLAG_PMP | ATA_FLAG_LOWTAG,
  223. SIL24_FLAG_PCIX_IRQ_WOC = (1 << 24), /* IRQ loss errata on PCI-X */
  224. IRQ_STAT_4PORTS = 0xf,
  225. };
  226. struct sil24_ata_block {
  227. struct sil24_prb prb;
  228. struct sil24_sge sge[SIL24_MAX_SGE];
  229. };
  230. struct sil24_atapi_block {
  231. struct sil24_prb prb;
  232. u8 cdb[16];
  233. struct sil24_sge sge[SIL24_MAX_SGE];
  234. };
  235. union sil24_cmd_block {
  236. struct sil24_ata_block ata;
  237. struct sil24_atapi_block atapi;
  238. };
  239. static const struct sil24_cerr_info {
  240. unsigned int err_mask, action;
  241. const char *desc;
  242. } sil24_cerr_db[] = {
  243. [0] = { AC_ERR_DEV, 0,
  244. "device error" },
  245. [PORT_CERR_DEV] = { AC_ERR_DEV, 0,
  246. "device error via D2H FIS" },
  247. [PORT_CERR_SDB] = { AC_ERR_DEV, 0,
  248. "device error via SDB FIS" },
  249. [PORT_CERR_DATA] = { AC_ERR_ATA_BUS, ATA_EH_RESET,
  250. "error in data FIS" },
  251. [PORT_CERR_SEND] = { AC_ERR_ATA_BUS, ATA_EH_RESET,
  252. "failed to transmit command FIS" },
  253. [PORT_CERR_INCONSISTENT] = { AC_ERR_HSM, ATA_EH_RESET,
  254. "protocol mismatch" },
  255. [PORT_CERR_DIRECTION] = { AC_ERR_HSM, ATA_EH_RESET,
  256. "data directon mismatch" },
  257. [PORT_CERR_UNDERRUN] = { AC_ERR_HSM, ATA_EH_RESET,
  258. "ran out of SGEs while writing" },
  259. [PORT_CERR_OVERRUN] = { AC_ERR_HSM, ATA_EH_RESET,
  260. "ran out of SGEs while reading" },
  261. [PORT_CERR_PKT_PROT] = { AC_ERR_HSM, ATA_EH_RESET,
  262. "invalid data directon for ATAPI CDB" },
  263. [PORT_CERR_SGT_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_RESET,
  264. "SGT not on qword boundary" },
  265. [PORT_CERR_SGT_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  266. "PCI target abort while fetching SGT" },
  267. [PORT_CERR_SGT_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  268. "PCI master abort while fetching SGT" },
  269. [PORT_CERR_SGT_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  270. "PCI parity error while fetching SGT" },
  271. [PORT_CERR_CMD_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_RESET,
  272. "PRB not on qword boundary" },
  273. [PORT_CERR_CMD_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  274. "PCI target abort while fetching PRB" },
  275. [PORT_CERR_CMD_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  276. "PCI master abort while fetching PRB" },
  277. [PORT_CERR_CMD_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  278. "PCI parity error while fetching PRB" },
  279. [PORT_CERR_XFR_UNDEF] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  280. "undefined error while transferring data" },
  281. [PORT_CERR_XFR_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  282. "PCI target abort while transferring data" },
  283. [PORT_CERR_XFR_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  284. "PCI master abort while transferring data" },
  285. [PORT_CERR_XFR_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  286. "PCI parity error while transferring data" },
  287. [PORT_CERR_SENDSERVICE] = { AC_ERR_HSM, ATA_EH_RESET,
  288. "FIS received while sending service FIS" },
  289. };
  290. /*
  291. * ap->private_data
  292. *
  293. * The preview driver always returned 0 for status. We emulate it
  294. * here from the previous interrupt.
  295. */
  296. struct sil24_port_priv {
  297. union sil24_cmd_block *cmd_block; /* 32 cmd blocks */
  298. dma_addr_t cmd_block_dma; /* DMA base addr for them */
  299. int do_port_rst;
  300. };
  301. static void sil24_dev_config(struct ata_device *dev);
  302. static int sil24_scr_read(struct ata_link *link, unsigned sc_reg, u32 *val);
  303. static int sil24_scr_write(struct ata_link *link, unsigned sc_reg, u32 val);
  304. static int sil24_qc_defer(struct ata_queued_cmd *qc);
  305. static void sil24_qc_prep(struct ata_queued_cmd *qc);
  306. static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc);
  307. static bool sil24_qc_fill_rtf(struct ata_queued_cmd *qc);
  308. static void sil24_pmp_attach(struct ata_port *ap);
  309. static void sil24_pmp_detach(struct ata_port *ap);
  310. static void sil24_freeze(struct ata_port *ap);
  311. static void sil24_thaw(struct ata_port *ap);
  312. static int sil24_softreset(struct ata_link *link, unsigned int *class,
  313. unsigned long deadline);
  314. static int sil24_hardreset(struct ata_link *link, unsigned int *class,
  315. unsigned long deadline);
  316. static int sil24_pmp_hardreset(struct ata_link *link, unsigned int *class,
  317. unsigned long deadline);
  318. static void sil24_error_handler(struct ata_port *ap);
  319. static void sil24_post_internal_cmd(struct ata_queued_cmd *qc);
  320. static int sil24_port_start(struct ata_port *ap);
  321. static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
  322. #ifdef CONFIG_PM
  323. static int sil24_pci_device_resume(struct pci_dev *pdev);
  324. static int sil24_port_resume(struct ata_port *ap);
  325. #endif
  326. static const struct pci_device_id sil24_pci_tbl[] = {
  327. { PCI_VDEVICE(CMD, 0x3124), BID_SIL3124 },
  328. { PCI_VDEVICE(INTEL, 0x3124), BID_SIL3124 },
  329. { PCI_VDEVICE(CMD, 0x3132), BID_SIL3132 },
  330. { PCI_VDEVICE(CMD, 0x0242), BID_SIL3132 },
  331. { PCI_VDEVICE(CMD, 0x0244), BID_SIL3132 },
  332. { PCI_VDEVICE(CMD, 0x3131), BID_SIL3131 },
  333. { PCI_VDEVICE(CMD, 0x3531), BID_SIL3131 },
  334. { } /* terminate list */
  335. };
  336. static struct pci_driver sil24_pci_driver = {
  337. .name = DRV_NAME,
  338. .id_table = sil24_pci_tbl,
  339. .probe = sil24_init_one,
  340. .remove = ata_pci_remove_one,
  341. #ifdef CONFIG_PM
  342. .suspend = ata_pci_device_suspend,
  343. .resume = sil24_pci_device_resume,
  344. #endif
  345. };
  346. static struct scsi_host_template sil24_sht = {
  347. ATA_NCQ_SHT(DRV_NAME),
  348. .can_queue = SIL24_MAX_CMDS,
  349. .sg_tablesize = SIL24_MAX_SGE,
  350. .dma_boundary = ATA_DMA_BOUNDARY,
  351. };
  352. static struct ata_port_operations sil24_ops = {
  353. .inherits = &sata_pmp_port_ops,
  354. .qc_defer = sil24_qc_defer,
  355. .qc_prep = sil24_qc_prep,
  356. .qc_issue = sil24_qc_issue,
  357. .qc_fill_rtf = sil24_qc_fill_rtf,
  358. .freeze = sil24_freeze,
  359. .thaw = sil24_thaw,
  360. .softreset = sil24_softreset,
  361. .hardreset = sil24_hardreset,
  362. .pmp_softreset = sil24_softreset,
  363. .pmp_hardreset = sil24_pmp_hardreset,
  364. .error_handler = sil24_error_handler,
  365. .post_internal_cmd = sil24_post_internal_cmd,
  366. .dev_config = sil24_dev_config,
  367. .scr_read = sil24_scr_read,
  368. .scr_write = sil24_scr_write,
  369. .pmp_attach = sil24_pmp_attach,
  370. .pmp_detach = sil24_pmp_detach,
  371. .port_start = sil24_port_start,
  372. #ifdef CONFIG_PM
  373. .port_resume = sil24_port_resume,
  374. #endif
  375. };
  376. static bool sata_sil24_msi; /* Disable MSI */
  377. module_param_named(msi, sata_sil24_msi, bool, S_IRUGO);
  378. MODULE_PARM_DESC(msi, "Enable MSI (Default: false)");
  379. /*
  380. * Use bits 30-31 of port_flags to encode available port numbers.
  381. * Current maxium is 4.
  382. */
  383. #define SIL24_NPORTS2FLAG(nports) ((((unsigned)(nports) - 1) & 0x3) << 30)
  384. #define SIL24_FLAG2NPORTS(flag) ((((flag) >> 30) & 0x3) + 1)
  385. static const struct ata_port_info sil24_port_info[] = {
  386. /* sil_3124 */
  387. {
  388. .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(4) |
  389. SIL24_FLAG_PCIX_IRQ_WOC,
  390. .pio_mask = ATA_PIO4,
  391. .mwdma_mask = ATA_MWDMA2,
  392. .udma_mask = ATA_UDMA5,
  393. .port_ops = &sil24_ops,
  394. },
  395. /* sil_3132 */
  396. {
  397. .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(2),
  398. .pio_mask = ATA_PIO4,
  399. .mwdma_mask = ATA_MWDMA2,
  400. .udma_mask = ATA_UDMA5,
  401. .port_ops = &sil24_ops,
  402. },
  403. /* sil_3131/sil_3531 */
  404. {
  405. .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(1),
  406. .pio_mask = ATA_PIO4,
  407. .mwdma_mask = ATA_MWDMA2,
  408. .udma_mask = ATA_UDMA5,
  409. .port_ops = &sil24_ops,
  410. },
  411. };
  412. static int sil24_tag(int tag)
  413. {
  414. if (unlikely(ata_tag_internal(tag)))
  415. return 0;
  416. return tag;
  417. }
  418. static unsigned long sil24_port_offset(struct ata_port *ap)
  419. {
  420. return ap->port_no * PORT_REGS_SIZE;
  421. }
  422. static void __iomem *sil24_port_base(struct ata_port *ap)
  423. {
  424. return ap->host->iomap[SIL24_PORT_BAR] + sil24_port_offset(ap);
  425. }
  426. static void sil24_dev_config(struct ata_device *dev)
  427. {
  428. void __iomem *port = sil24_port_base(dev->link->ap);
  429. if (dev->cdb_len == 16)
  430. writel(PORT_CS_CDB16, port + PORT_CTRL_STAT);
  431. else
  432. writel(PORT_CS_CDB16, port + PORT_CTRL_CLR);
  433. }
  434. static void sil24_read_tf(struct ata_port *ap, int tag, struct ata_taskfile *tf)
  435. {
  436. void __iomem *port = sil24_port_base(ap);
  437. struct sil24_prb __iomem *prb;
  438. u8 fis[6 * 4];
  439. prb = port + PORT_LRAM + sil24_tag(tag) * PORT_LRAM_SLOT_SZ;
  440. memcpy_fromio(fis, prb->fis, sizeof(fis));
  441. ata_tf_from_fis(fis, tf);
  442. }
  443. static int sil24_scr_map[] = {
  444. [SCR_CONTROL] = 0,
  445. [SCR_STATUS] = 1,
  446. [SCR_ERROR] = 2,
  447. [SCR_ACTIVE] = 3,
  448. };
  449. static int sil24_scr_read(struct ata_link *link, unsigned sc_reg, u32 *val)
  450. {
  451. void __iomem *scr_addr = sil24_port_base(link->ap) + PORT_SCONTROL;
  452. if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
  453. void __iomem *addr;
  454. addr = scr_addr + sil24_scr_map[sc_reg] * 4;
  455. *val = readl(scr_addr + sil24_scr_map[sc_reg] * 4);
  456. return 0;
  457. }
  458. return -EINVAL;
  459. }
  460. static int sil24_scr_write(struct ata_link *link, unsigned sc_reg, u32 val)
  461. {
  462. void __iomem *scr_addr = sil24_port_base(link->ap) + PORT_SCONTROL;
  463. if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
  464. void __iomem *addr;
  465. addr = scr_addr + sil24_scr_map[sc_reg] * 4;
  466. writel(val, scr_addr + sil24_scr_map[sc_reg] * 4);
  467. return 0;
  468. }
  469. return -EINVAL;
  470. }
  471. static void sil24_config_port(struct ata_port *ap)
  472. {
  473. void __iomem *port = sil24_port_base(ap);
  474. /* configure IRQ WoC */
  475. if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
  476. writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_STAT);
  477. else
  478. writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_CLR);
  479. /* zero error counters. */
  480. writew(0x8000, port + PORT_DECODE_ERR_THRESH);
  481. writew(0x8000, port + PORT_CRC_ERR_THRESH);
  482. writew(0x8000, port + PORT_HSHK_ERR_THRESH);
  483. writew(0x0000, port + PORT_DECODE_ERR_CNT);
  484. writew(0x0000, port + PORT_CRC_ERR_CNT);
  485. writew(0x0000, port + PORT_HSHK_ERR_CNT);
  486. /* always use 64bit activation */
  487. writel(PORT_CS_32BIT_ACTV, port + PORT_CTRL_CLR);
  488. /* clear port multiplier enable and resume bits */
  489. writel(PORT_CS_PMP_EN | PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR);
  490. }
  491. static void sil24_config_pmp(struct ata_port *ap, int attached)
  492. {
  493. void __iomem *port = sil24_port_base(ap);
  494. if (attached)
  495. writel(PORT_CS_PMP_EN, port + PORT_CTRL_STAT);
  496. else
  497. writel(PORT_CS_PMP_EN, port + PORT_CTRL_CLR);
  498. }
  499. static void sil24_clear_pmp(struct ata_port *ap)
  500. {
  501. void __iomem *port = sil24_port_base(ap);
  502. int i;
  503. writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR);
  504. for (i = 0; i < SATA_PMP_MAX_PORTS; i++) {
  505. void __iomem *pmp_base = port + PORT_PMP + i * PORT_PMP_SIZE;
  506. writel(0, pmp_base + PORT_PMP_STATUS);
  507. writel(0, pmp_base + PORT_PMP_QACTIVE);
  508. }
  509. }
  510. static int sil24_init_port(struct ata_port *ap)
  511. {
  512. void __iomem *port = sil24_port_base(ap);
  513. struct sil24_port_priv *pp = ap->private_data;
  514. u32 tmp;
  515. /* clear PMP error status */
  516. if (sata_pmp_attached(ap))
  517. sil24_clear_pmp(ap);
  518. writel(PORT_CS_INIT, port + PORT_CTRL_STAT);
  519. ata_wait_register(ap, port + PORT_CTRL_STAT,
  520. PORT_CS_INIT, PORT_CS_INIT, 10, 100);
  521. tmp = ata_wait_register(ap, port + PORT_CTRL_STAT,
  522. PORT_CS_RDY, 0, 10, 100);
  523. if ((tmp & (PORT_CS_INIT | PORT_CS_RDY)) != PORT_CS_RDY) {
  524. pp->do_port_rst = 1;
  525. ap->link.eh_context.i.action |= ATA_EH_RESET;
  526. return -EIO;
  527. }
  528. return 0;
  529. }
  530. static int sil24_exec_polled_cmd(struct ata_port *ap, int pmp,
  531. const struct ata_taskfile *tf,
  532. int is_cmd, u32 ctrl,
  533. unsigned long timeout_msec)
  534. {
  535. void __iomem *port = sil24_port_base(ap);
  536. struct sil24_port_priv *pp = ap->private_data;
  537. struct sil24_prb *prb = &pp->cmd_block[0].ata.prb;
  538. dma_addr_t paddr = pp->cmd_block_dma;
  539. u32 irq_enabled, irq_mask, irq_stat;
  540. int rc;
  541. prb->ctrl = cpu_to_le16(ctrl);
  542. ata_tf_to_fis(tf, pmp, is_cmd, prb->fis);
  543. /* temporarily plug completion and error interrupts */
  544. irq_enabled = readl(port + PORT_IRQ_ENABLE_SET);
  545. writel(PORT_IRQ_COMPLETE | PORT_IRQ_ERROR, port + PORT_IRQ_ENABLE_CLR);
  546. /*
  547. * The barrier is required to ensure that writes to cmd_block reach
  548. * the memory before the write to PORT_CMD_ACTIVATE.
  549. */
  550. wmb();
  551. writel((u32)paddr, port + PORT_CMD_ACTIVATE);
  552. writel((u64)paddr >> 32, port + PORT_CMD_ACTIVATE + 4);
  553. irq_mask = (PORT_IRQ_COMPLETE | PORT_IRQ_ERROR) << PORT_IRQ_RAW_SHIFT;
  554. irq_stat = ata_wait_register(ap, port + PORT_IRQ_STAT, irq_mask, 0x0,
  555. 10, timeout_msec);
  556. writel(irq_mask, port + PORT_IRQ_STAT); /* clear IRQs */
  557. irq_stat >>= PORT_IRQ_RAW_SHIFT;
  558. if (irq_stat & PORT_IRQ_COMPLETE)
  559. rc = 0;
  560. else {
  561. /* force port into known state */
  562. sil24_init_port(ap);
  563. if (irq_stat & PORT_IRQ_ERROR)
  564. rc = -EIO;
  565. else
  566. rc = -EBUSY;
  567. }
  568. /* restore IRQ enabled */
  569. writel(irq_enabled, port + PORT_IRQ_ENABLE_SET);
  570. return rc;
  571. }
  572. static int sil24_softreset(struct ata_link *link, unsigned int *class,
  573. unsigned long deadline)
  574. {
  575. struct ata_port *ap = link->ap;
  576. int pmp = sata_srst_pmp(link);
  577. unsigned long timeout_msec = 0;
  578. struct ata_taskfile tf;
  579. const char *reason;
  580. int rc;
  581. DPRINTK("ENTER\n");
  582. /* put the port into known state */
  583. if (sil24_init_port(ap)) {
  584. reason = "port not ready";
  585. goto err;
  586. }
  587. /* do SRST */
  588. if (time_after(deadline, jiffies))
  589. timeout_msec = jiffies_to_msecs(deadline - jiffies);
  590. ata_tf_init(link->device, &tf); /* doesn't really matter */
  591. rc = sil24_exec_polled_cmd(ap, pmp, &tf, 0, PRB_CTRL_SRST,
  592. timeout_msec);
  593. if (rc == -EBUSY) {
  594. reason = "timeout";
  595. goto err;
  596. } else if (rc) {
  597. reason = "SRST command error";
  598. goto err;
  599. }
  600. sil24_read_tf(ap, 0, &tf);
  601. *class = ata_dev_classify(&tf);
  602. DPRINTK("EXIT, class=%u\n", *class);
  603. return 0;
  604. err:
  605. ata_link_err(link, "softreset failed (%s)\n", reason);
  606. return -EIO;
  607. }
  608. static int sil24_hardreset(struct ata_link *link, unsigned int *class,
  609. unsigned long deadline)
  610. {
  611. struct ata_port *ap = link->ap;
  612. void __iomem *port = sil24_port_base(ap);
  613. struct sil24_port_priv *pp = ap->private_data;
  614. int did_port_rst = 0;
  615. const char *reason;
  616. int tout_msec, rc;
  617. u32 tmp;
  618. retry:
  619. /* Sometimes, DEV_RST is not enough to recover the controller.
  620. * This happens often after PM DMA CS errata.
  621. */
  622. if (pp->do_port_rst) {
  623. ata_port_warn(ap,
  624. "controller in dubious state, performing PORT_RST\n");
  625. writel(PORT_CS_PORT_RST, port + PORT_CTRL_STAT);
  626. ata_msleep(ap, 10);
  627. writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
  628. ata_wait_register(ap, port + PORT_CTRL_STAT, PORT_CS_RDY, 0,
  629. 10, 5000);
  630. /* restore port configuration */
  631. sil24_config_port(ap);
  632. sil24_config_pmp(ap, ap->nr_pmp_links);
  633. pp->do_port_rst = 0;
  634. did_port_rst = 1;
  635. }
  636. /* sil24 does the right thing(tm) without any protection */
  637. sata_set_spd(link);
  638. tout_msec = 100;
  639. if (ata_link_online(link))
  640. tout_msec = 5000;
  641. writel(PORT_CS_DEV_RST, port + PORT_CTRL_STAT);
  642. tmp = ata_wait_register(ap, port + PORT_CTRL_STAT,
  643. PORT_CS_DEV_RST, PORT_CS_DEV_RST, 10,
  644. tout_msec);
  645. /* SStatus oscillates between zero and valid status after
  646. * DEV_RST, debounce it.
  647. */
  648. rc = sata_link_debounce(link, sata_deb_timing_long, deadline);
  649. if (rc) {
  650. reason = "PHY debouncing failed";
  651. goto err;
  652. }
  653. if (tmp & PORT_CS_DEV_RST) {
  654. if (ata_link_offline(link))
  655. return 0;
  656. reason = "link not ready";
  657. goto err;
  658. }
  659. /* Sil24 doesn't store signature FIS after hardreset, so we
  660. * can't wait for BSY to clear. Some devices take a long time
  661. * to get ready and those devices will choke if we don't wait
  662. * for BSY clearance here. Tell libata to perform follow-up
  663. * softreset.
  664. */
  665. return -EAGAIN;
  666. err:
  667. if (!did_port_rst) {
  668. pp->do_port_rst = 1;
  669. goto retry;
  670. }
  671. ata_link_err(link, "hardreset failed (%s)\n", reason);
  672. return -EIO;
  673. }
  674. static inline void sil24_fill_sg(struct ata_queued_cmd *qc,
  675. struct sil24_sge *sge)
  676. {
  677. struct scatterlist *sg;
  678. struct sil24_sge *last_sge = NULL;
  679. unsigned int si;
  680. for_each_sg(qc->sg, sg, qc->n_elem, si) {
  681. sge->addr = cpu_to_le64(sg_dma_address(sg));
  682. sge->cnt = cpu_to_le32(sg_dma_len(sg));
  683. sge->flags = 0;
  684. last_sge = sge;
  685. sge++;
  686. }
  687. last_sge->flags = cpu_to_le32(SGE_TRM);
  688. }
  689. static int sil24_qc_defer(struct ata_queued_cmd *qc)
  690. {
  691. struct ata_link *link = qc->dev->link;
  692. struct ata_port *ap = link->ap;
  693. u8 prot = qc->tf.protocol;
  694. /*
  695. * There is a bug in the chip:
  696. * Port LRAM Causes the PRB/SGT Data to be Corrupted
  697. * If the host issues a read request for LRAM and SActive registers
  698. * while active commands are available in the port, PRB/SGT data in
  699. * the LRAM can become corrupted. This issue applies only when
  700. * reading from, but not writing to, the LRAM.
  701. *
  702. * Therefore, reading LRAM when there is no particular error [and
  703. * other commands may be outstanding] is prohibited.
  704. *
  705. * To avoid this bug there are two situations where a command must run
  706. * exclusive of any other commands on the port:
  707. *
  708. * - ATAPI commands which check the sense data
  709. * - Passthrough ATA commands which always have ATA_QCFLAG_RESULT_TF
  710. * set.
  711. *
  712. */
  713. int is_excl = (ata_is_atapi(prot) ||
  714. (qc->flags & ATA_QCFLAG_RESULT_TF));
  715. if (unlikely(ap->excl_link)) {
  716. if (link == ap->excl_link) {
  717. if (ap->nr_active_links)
  718. return ATA_DEFER_PORT;
  719. qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
  720. } else
  721. return ATA_DEFER_PORT;
  722. } else if (unlikely(is_excl)) {
  723. ap->excl_link = link;
  724. if (ap->nr_active_links)
  725. return ATA_DEFER_PORT;
  726. qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
  727. }
  728. return ata_std_qc_defer(qc);
  729. }
  730. static void sil24_qc_prep(struct ata_queued_cmd *qc)
  731. {
  732. struct ata_port *ap = qc->ap;
  733. struct sil24_port_priv *pp = ap->private_data;
  734. union sil24_cmd_block *cb;
  735. struct sil24_prb *prb;
  736. struct sil24_sge *sge;
  737. u16 ctrl = 0;
  738. cb = &pp->cmd_block[sil24_tag(qc->tag)];
  739. if (!ata_is_atapi(qc->tf.protocol)) {
  740. prb = &cb->ata.prb;
  741. sge = cb->ata.sge;
  742. if (ata_is_data(qc->tf.protocol)) {
  743. u16 prot = 0;
  744. ctrl = PRB_CTRL_PROTOCOL;
  745. if (ata_is_ncq(qc->tf.protocol))
  746. prot |= PRB_PROT_NCQ;
  747. if (qc->tf.flags & ATA_TFLAG_WRITE)
  748. prot |= PRB_PROT_WRITE;
  749. else
  750. prot |= PRB_PROT_READ;
  751. prb->prot = cpu_to_le16(prot);
  752. }
  753. } else {
  754. prb = &cb->atapi.prb;
  755. sge = cb->atapi.sge;
  756. memset(cb->atapi.cdb, 0, sizeof(cb->atapi.cdb));
  757. memcpy(cb->atapi.cdb, qc->cdb, qc->dev->cdb_len);
  758. if (ata_is_data(qc->tf.protocol)) {
  759. if (qc->tf.flags & ATA_TFLAG_WRITE)
  760. ctrl = PRB_CTRL_PACKET_WRITE;
  761. else
  762. ctrl = PRB_CTRL_PACKET_READ;
  763. }
  764. }
  765. prb->ctrl = cpu_to_le16(ctrl);
  766. ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, prb->fis);
  767. if (qc->flags & ATA_QCFLAG_DMAMAP)
  768. sil24_fill_sg(qc, sge);
  769. }
  770. static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc)
  771. {
  772. struct ata_port *ap = qc->ap;
  773. struct sil24_port_priv *pp = ap->private_data;
  774. void __iomem *port = sil24_port_base(ap);
  775. unsigned int tag = sil24_tag(qc->tag);
  776. dma_addr_t paddr;
  777. void __iomem *activate;
  778. paddr = pp->cmd_block_dma + tag * sizeof(*pp->cmd_block);
  779. activate = port + PORT_CMD_ACTIVATE + tag * 8;
  780. /*
  781. * The barrier is required to ensure that writes to cmd_block reach
  782. * the memory before the write to PORT_CMD_ACTIVATE.
  783. */
  784. wmb();
  785. writel((u32)paddr, activate);
  786. writel((u64)paddr >> 32, activate + 4);
  787. return 0;
  788. }
  789. static bool sil24_qc_fill_rtf(struct ata_queued_cmd *qc)
  790. {
  791. sil24_read_tf(qc->ap, qc->tag, &qc->result_tf);
  792. return true;
  793. }
  794. static void sil24_pmp_attach(struct ata_port *ap)
  795. {
  796. u32 *gscr = ap->link.device->gscr;
  797. sil24_config_pmp(ap, 1);
  798. sil24_init_port(ap);
  799. if (sata_pmp_gscr_vendor(gscr) == 0x11ab &&
  800. sata_pmp_gscr_devid(gscr) == 0x4140) {
  801. ata_port_info(ap,
  802. "disabling NCQ support due to sil24-mv4140 quirk\n");
  803. ap->flags &= ~ATA_FLAG_NCQ;
  804. }
  805. }
  806. static void sil24_pmp_detach(struct ata_port *ap)
  807. {
  808. sil24_init_port(ap);
  809. sil24_config_pmp(ap, 0);
  810. ap->flags |= ATA_FLAG_NCQ;
  811. }
  812. static int sil24_pmp_hardreset(struct ata_link *link, unsigned int *class,
  813. unsigned long deadline)
  814. {
  815. int rc;
  816. rc = sil24_init_port(link->ap);
  817. if (rc) {
  818. ata_link_err(link, "hardreset failed (port not ready)\n");
  819. return rc;
  820. }
  821. return sata_std_hardreset(link, class, deadline);
  822. }
  823. static void sil24_freeze(struct ata_port *ap)
  824. {
  825. void __iomem *port = sil24_port_base(ap);
  826. /* Port-wide IRQ mask in HOST_CTRL doesn't really work, clear
  827. * PORT_IRQ_ENABLE instead.
  828. */
  829. writel(0xffff, port + PORT_IRQ_ENABLE_CLR);
  830. }
  831. static void sil24_thaw(struct ata_port *ap)
  832. {
  833. void __iomem *port = sil24_port_base(ap);
  834. u32 tmp;
  835. /* clear IRQ */
  836. tmp = readl(port + PORT_IRQ_STAT);
  837. writel(tmp, port + PORT_IRQ_STAT);
  838. /* turn IRQ back on */
  839. writel(DEF_PORT_IRQ, port + PORT_IRQ_ENABLE_SET);
  840. }
  841. static void sil24_error_intr(struct ata_port *ap)
  842. {
  843. void __iomem *port = sil24_port_base(ap);
  844. struct sil24_port_priv *pp = ap->private_data;
  845. struct ata_queued_cmd *qc = NULL;
  846. struct ata_link *link;
  847. struct ata_eh_info *ehi;
  848. int abort = 0, freeze = 0;
  849. u32 irq_stat;
  850. /* on error, we need to clear IRQ explicitly */
  851. irq_stat = readl(port + PORT_IRQ_STAT);
  852. writel(irq_stat, port + PORT_IRQ_STAT);
  853. /* first, analyze and record host port events */
  854. link = &ap->link;
  855. ehi = &link->eh_info;
  856. ata_ehi_clear_desc(ehi);
  857. ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
  858. if (irq_stat & PORT_IRQ_SDB_NOTIFY) {
  859. ata_ehi_push_desc(ehi, "SDB notify");
  860. sata_async_notification(ap);
  861. }
  862. if (irq_stat & (PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG)) {
  863. ata_ehi_hotplugged(ehi);
  864. ata_ehi_push_desc(ehi, "%s",
  865. irq_stat & PORT_IRQ_PHYRDY_CHG ?
  866. "PHY RDY changed" : "device exchanged");
  867. freeze = 1;
  868. }
  869. if (irq_stat & PORT_IRQ_UNK_FIS) {
  870. ehi->err_mask |= AC_ERR_HSM;
  871. ehi->action |= ATA_EH_RESET;
  872. ata_ehi_push_desc(ehi, "unknown FIS");
  873. freeze = 1;
  874. }
  875. /* deal with command error */
  876. if (irq_stat & PORT_IRQ_ERROR) {
  877. const struct sil24_cerr_info *ci = NULL;
  878. unsigned int err_mask = 0, action = 0;
  879. u32 context, cerr;
  880. int pmp;
  881. abort = 1;
  882. /* DMA Context Switch Failure in Port Multiplier Mode
  883. * errata. If we have active commands to 3 or more
  884. * devices, any error condition on active devices can
  885. * corrupt DMA context switching.
  886. */
  887. if (ap->nr_active_links >= 3) {
  888. ehi->err_mask |= AC_ERR_OTHER;
  889. ehi->action |= ATA_EH_RESET;
  890. ata_ehi_push_desc(ehi, "PMP DMA CS errata");
  891. pp->do_port_rst = 1;
  892. freeze = 1;
  893. }
  894. /* find out the offending link and qc */
  895. if (sata_pmp_attached(ap)) {
  896. context = readl(port + PORT_CONTEXT);
  897. pmp = (context >> 5) & 0xf;
  898. if (pmp < ap->nr_pmp_links) {
  899. link = &ap->pmp_link[pmp];
  900. ehi = &link->eh_info;
  901. qc = ata_qc_from_tag(ap, link->active_tag);
  902. ata_ehi_clear_desc(ehi);
  903. ata_ehi_push_desc(ehi, "irq_stat 0x%08x",
  904. irq_stat);
  905. } else {
  906. err_mask |= AC_ERR_HSM;
  907. action |= ATA_EH_RESET;
  908. freeze = 1;
  909. }
  910. } else
  911. qc = ata_qc_from_tag(ap, link->active_tag);
  912. /* analyze CMD_ERR */
  913. cerr = readl(port + PORT_CMD_ERR);
  914. if (cerr < ARRAY_SIZE(sil24_cerr_db))
  915. ci = &sil24_cerr_db[cerr];
  916. if (ci && ci->desc) {
  917. err_mask |= ci->err_mask;
  918. action |= ci->action;
  919. if (action & ATA_EH_RESET)
  920. freeze = 1;
  921. ata_ehi_push_desc(ehi, "%s", ci->desc);
  922. } else {
  923. err_mask |= AC_ERR_OTHER;
  924. action |= ATA_EH_RESET;
  925. freeze = 1;
  926. ata_ehi_push_desc(ehi, "unknown command error %d",
  927. cerr);
  928. }
  929. /* record error info */
  930. if (qc)
  931. qc->err_mask |= err_mask;
  932. else
  933. ehi->err_mask |= err_mask;
  934. ehi->action |= action;
  935. /* if PMP, resume */
  936. if (sata_pmp_attached(ap))
  937. writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_STAT);
  938. }
  939. /* freeze or abort */
  940. if (freeze)
  941. ata_port_freeze(ap);
  942. else if (abort) {
  943. if (qc)
  944. ata_link_abort(qc->dev->link);
  945. else
  946. ata_port_abort(ap);
  947. }
  948. }
  949. static inline void sil24_host_intr(struct ata_port *ap)
  950. {
  951. void __iomem *port = sil24_port_base(ap);
  952. u32 slot_stat, qc_active;
  953. int rc;
  954. /* If PCIX_IRQ_WOC, there's an inherent race window between
  955. * clearing IRQ pending status and reading PORT_SLOT_STAT
  956. * which may cause spurious interrupts afterwards. This is
  957. * unavoidable and much better than losing interrupts which
  958. * happens if IRQ pending is cleared after reading
  959. * PORT_SLOT_STAT.
  960. */
  961. if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
  962. writel(PORT_IRQ_COMPLETE, port + PORT_IRQ_STAT);
  963. slot_stat = readl(port + PORT_SLOT_STAT);
  964. if (unlikely(slot_stat & HOST_SSTAT_ATTN)) {
  965. sil24_error_intr(ap);
  966. return;
  967. }
  968. qc_active = slot_stat & ~HOST_SSTAT_ATTN;
  969. rc = ata_qc_complete_multiple(ap, qc_active);
  970. if (rc > 0)
  971. return;
  972. if (rc < 0) {
  973. struct ata_eh_info *ehi = &ap->link.eh_info;
  974. ehi->err_mask |= AC_ERR_HSM;
  975. ehi->action |= ATA_EH_RESET;
  976. ata_port_freeze(ap);
  977. return;
  978. }
  979. /* spurious interrupts are expected if PCIX_IRQ_WOC */
  980. if (!(ap->flags & SIL24_FLAG_PCIX_IRQ_WOC) && ata_ratelimit())
  981. ata_port_info(ap,
  982. "spurious interrupt (slot_stat 0x%x active_tag %d sactive 0x%x)\n",
  983. slot_stat, ap->link.active_tag, ap->link.sactive);
  984. }
  985. static irqreturn_t sil24_interrupt(int irq, void *dev_instance)
  986. {
  987. struct ata_host *host = dev_instance;
  988. void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
  989. unsigned handled = 0;
  990. u32 status;
  991. int i;
  992. status = readl(host_base + HOST_IRQ_STAT);
  993. if (status == 0xffffffff) {
  994. printk(KERN_ERR DRV_NAME ": IRQ status == 0xffffffff, "
  995. "PCI fault or device removal?\n");
  996. goto out;
  997. }
  998. if (!(status & IRQ_STAT_4PORTS))
  999. goto out;
  1000. spin_lock(&host->lock);
  1001. for (i = 0; i < host->n_ports; i++)
  1002. if (status & (1 << i)) {
  1003. sil24_host_intr(host->ports[i]);
  1004. handled++;
  1005. }
  1006. spin_unlock(&host->lock);
  1007. out:
  1008. return IRQ_RETVAL(handled);
  1009. }
  1010. static void sil24_error_handler(struct ata_port *ap)
  1011. {
  1012. struct sil24_port_priv *pp = ap->private_data;
  1013. if (sil24_init_port(ap))
  1014. ata_eh_freeze_port(ap);
  1015. sata_pmp_error_handler(ap);
  1016. pp->do_port_rst = 0;
  1017. }
  1018. static void sil24_post_internal_cmd(struct ata_queued_cmd *qc)
  1019. {
  1020. struct ata_port *ap = qc->ap;
  1021. /* make DMA engine forget about the failed command */
  1022. if ((qc->flags & ATA_QCFLAG_FAILED) && sil24_init_port(ap))
  1023. ata_eh_freeze_port(ap);
  1024. }
  1025. static int sil24_port_start(struct ata_port *ap)
  1026. {
  1027. struct device *dev = ap->host->dev;
  1028. struct sil24_port_priv *pp;
  1029. union sil24_cmd_block *cb;
  1030. size_t cb_size = sizeof(*cb) * SIL24_MAX_CMDS;
  1031. dma_addr_t cb_dma;
  1032. pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
  1033. if (!pp)
  1034. return -ENOMEM;
  1035. cb = dmam_alloc_coherent(dev, cb_size, &cb_dma, GFP_KERNEL);
  1036. if (!cb)
  1037. return -ENOMEM;
  1038. memset(cb, 0, cb_size);
  1039. pp->cmd_block = cb;
  1040. pp->cmd_block_dma = cb_dma;
  1041. ap->private_data = pp;
  1042. ata_port_pbar_desc(ap, SIL24_HOST_BAR, -1, "host");
  1043. ata_port_pbar_desc(ap, SIL24_PORT_BAR, sil24_port_offset(ap), "port");
  1044. return 0;
  1045. }
  1046. static void sil24_init_controller(struct ata_host *host)
  1047. {
  1048. void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
  1049. u32 tmp;
  1050. int i;
  1051. /* GPIO off */
  1052. writel(0, host_base + HOST_FLASH_CMD);
  1053. /* clear global reset & mask interrupts during initialization */
  1054. writel(0, host_base + HOST_CTRL);
  1055. /* init ports */
  1056. for (i = 0; i < host->n_ports; i++) {
  1057. struct ata_port *ap = host->ports[i];
  1058. void __iomem *port = sil24_port_base(ap);
  1059. /* Initial PHY setting */
  1060. writel(0x20c, port + PORT_PHY_CFG);
  1061. /* Clear port RST */
  1062. tmp = readl(port + PORT_CTRL_STAT);
  1063. if (tmp & PORT_CS_PORT_RST) {
  1064. writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
  1065. tmp = ata_wait_register(NULL, port + PORT_CTRL_STAT,
  1066. PORT_CS_PORT_RST,
  1067. PORT_CS_PORT_RST, 10, 100);
  1068. if (tmp & PORT_CS_PORT_RST)
  1069. dev_err(host->dev,
  1070. "failed to clear port RST\n");
  1071. }
  1072. /* configure port */
  1073. sil24_config_port(ap);
  1074. }
  1075. /* Turn on interrupts */
  1076. writel(IRQ_STAT_4PORTS, host_base + HOST_CTRL);
  1077. }
  1078. static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  1079. {
  1080. extern int __MARKER__sil24_cmd_block_is_sized_wrongly;
  1081. struct ata_port_info pi = sil24_port_info[ent->driver_data];
  1082. const struct ata_port_info *ppi[] = { &pi, NULL };
  1083. void __iomem * const *iomap;
  1084. struct ata_host *host;
  1085. int rc;
  1086. u32 tmp;
  1087. /* cause link error if sil24_cmd_block is sized wrongly */
  1088. if (sizeof(union sil24_cmd_block) != PAGE_SIZE)
  1089. __MARKER__sil24_cmd_block_is_sized_wrongly = 1;
  1090. ata_print_version_once(&pdev->dev, DRV_VERSION);
  1091. /* acquire resources */
  1092. rc = pcim_enable_device(pdev);
  1093. if (rc)
  1094. return rc;
  1095. rc = pcim_iomap_regions(pdev,
  1096. (1 << SIL24_HOST_BAR) | (1 << SIL24_PORT_BAR),
  1097. DRV_NAME);
  1098. if (rc)
  1099. return rc;
  1100. iomap = pcim_iomap_table(pdev);
  1101. /* apply workaround for completion IRQ loss on PCI-X errata */
  1102. if (pi.flags & SIL24_FLAG_PCIX_IRQ_WOC) {
  1103. tmp = readl(iomap[SIL24_HOST_BAR] + HOST_CTRL);
  1104. if (tmp & (HOST_CTRL_TRDY | HOST_CTRL_STOP | HOST_CTRL_DEVSEL))
  1105. dev_info(&pdev->dev,
  1106. "Applying completion IRQ loss on PCI-X errata fix\n");
  1107. else
  1108. pi.flags &= ~SIL24_FLAG_PCIX_IRQ_WOC;
  1109. }
  1110. /* allocate and fill host */
  1111. host = ata_host_alloc_pinfo(&pdev->dev, ppi,
  1112. SIL24_FLAG2NPORTS(ppi[0]->flags));
  1113. if (!host)
  1114. return -ENOMEM;
  1115. host->iomap = iomap;
  1116. /* configure and activate the device */
  1117. if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
  1118. rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
  1119. if (rc) {
  1120. rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  1121. if (rc) {
  1122. dev_err(&pdev->dev,
  1123. "64-bit DMA enable failed\n");
  1124. return rc;
  1125. }
  1126. }
  1127. } else {
  1128. rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  1129. if (rc) {
  1130. dev_err(&pdev->dev, "32-bit DMA enable failed\n");
  1131. return rc;
  1132. }
  1133. rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  1134. if (rc) {
  1135. dev_err(&pdev->dev,
  1136. "32-bit consistent DMA enable failed\n");
  1137. return rc;
  1138. }
  1139. }
  1140. /* Set max read request size to 4096. This slightly increases
  1141. * write throughput for pci-e variants.
  1142. */
  1143. pcie_set_readrq(pdev, 4096);
  1144. sil24_init_controller(host);
  1145. if (sata_sil24_msi && !pci_enable_msi(pdev)) {
  1146. dev_info(&pdev->dev, "Using MSI\n");
  1147. pci_intx(pdev, 0);
  1148. }
  1149. pci_set_master(pdev);
  1150. return ata_host_activate(host, pdev->irq, sil24_interrupt, IRQF_SHARED,
  1151. &sil24_sht);
  1152. }
  1153. #ifdef CONFIG_PM
  1154. static int sil24_pci_device_resume(struct pci_dev *pdev)
  1155. {
  1156. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1157. void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
  1158. int rc;
  1159. rc = ata_pci_device_do_resume(pdev);
  1160. if (rc)
  1161. return rc;
  1162. if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND)
  1163. writel(HOST_CTRL_GLOBAL_RST, host_base + HOST_CTRL);
  1164. sil24_init_controller(host);
  1165. ata_host_resume(host);
  1166. return 0;
  1167. }
  1168. static int sil24_port_resume(struct ata_port *ap)
  1169. {
  1170. sil24_config_pmp(ap, ap->nr_pmp_links);
  1171. return 0;
  1172. }
  1173. #endif
  1174. static int __init sil24_init(void)
  1175. {
  1176. return pci_register_driver(&sil24_pci_driver);
  1177. }
  1178. static void __exit sil24_exit(void)
  1179. {
  1180. pci_unregister_driver(&sil24_pci_driver);
  1181. }
  1182. MODULE_AUTHOR("Tejun Heo");
  1183. MODULE_DESCRIPTION("Silicon Image 3124/3132 SATA low-level driver");
  1184. MODULE_LICENSE("GPL");
  1185. MODULE_DEVICE_TABLE(pci, sil24_pci_tbl);
  1186. module_init(sil24_init);
  1187. module_exit(sil24_exit);