pata_cs5530.c 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384
  1. /*
  2. * pata-cs5530.c - CS5530 PATA for new ATA layer
  3. * (C) 2005 Red Hat Inc
  4. *
  5. * based upon cs5530.c by Mark Lord.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  19. *
  20. * Loosely based on the piix & svwks drivers.
  21. *
  22. * Documentation:
  23. * Available from AMD web site.
  24. */
  25. #include <linux/kernel.h>
  26. #include <linux/module.h>
  27. #include <linux/pci.h>
  28. #include <linux/init.h>
  29. #include <linux/blkdev.h>
  30. #include <linux/delay.h>
  31. #include <scsi/scsi_host.h>
  32. #include <linux/libata.h>
  33. #include <linux/dmi.h>
  34. #define DRV_NAME "pata_cs5530"
  35. #define DRV_VERSION "0.7.4"
  36. static void __iomem *cs5530_port_base(struct ata_port *ap)
  37. {
  38. unsigned long bmdma = (unsigned long)ap->ioaddr.bmdma_addr;
  39. return (void __iomem *)((bmdma & ~0x0F) + 0x20 + 0x10 * ap->port_no);
  40. }
  41. /**
  42. * cs5530_set_piomode - PIO setup
  43. * @ap: ATA interface
  44. * @adev: device on the interface
  45. *
  46. * Set our PIO requirements. This is fairly simple on the CS5530
  47. * chips.
  48. */
  49. static void cs5530_set_piomode(struct ata_port *ap, struct ata_device *adev)
  50. {
  51. static const unsigned int cs5530_pio_timings[2][5] = {
  52. {0x00009172, 0x00012171, 0x00020080, 0x00032010, 0x00040010},
  53. {0xd1329172, 0x71212171, 0x30200080, 0x20102010, 0x00100010}
  54. };
  55. void __iomem *base = cs5530_port_base(ap);
  56. u32 tuning;
  57. int format;
  58. /* Find out which table to use */
  59. tuning = ioread32(base + 0x04);
  60. format = (tuning & 0x80000000UL) ? 1 : 0;
  61. /* Now load the right timing register */
  62. if (adev->devno)
  63. base += 0x08;
  64. iowrite32(cs5530_pio_timings[format][adev->pio_mode - XFER_PIO_0], base);
  65. }
  66. /**
  67. * cs5530_set_dmamode - DMA timing setup
  68. * @ap: ATA interface
  69. * @adev: Device being configured
  70. *
  71. * We cannot mix MWDMA and UDMA without reloading timings each switch
  72. * master to slave. We track the last DMA setup in order to minimise
  73. * reloads.
  74. */
  75. static void cs5530_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  76. {
  77. void __iomem *base = cs5530_port_base(ap);
  78. u32 tuning, timing = 0;
  79. u8 reg;
  80. /* Find out which table to use */
  81. tuning = ioread32(base + 0x04);
  82. switch(adev->dma_mode) {
  83. case XFER_UDMA_0:
  84. timing = 0x00921250;break;
  85. case XFER_UDMA_1:
  86. timing = 0x00911140;break;
  87. case XFER_UDMA_2:
  88. timing = 0x00911030;break;
  89. case XFER_MW_DMA_0:
  90. timing = 0x00077771;break;
  91. case XFER_MW_DMA_1:
  92. timing = 0x00012121;break;
  93. case XFER_MW_DMA_2:
  94. timing = 0x00002020;break;
  95. default:
  96. BUG();
  97. }
  98. /* Merge in the PIO format bit */
  99. timing |= (tuning & 0x80000000UL);
  100. if (adev->devno == 0) /* Master */
  101. iowrite32(timing, base + 0x04);
  102. else {
  103. if (timing & 0x00100000)
  104. tuning |= 0x00100000; /* UDMA for both */
  105. else
  106. tuning &= ~0x00100000; /* MWDMA for both */
  107. iowrite32(tuning, base + 0x04);
  108. iowrite32(timing, base + 0x0C);
  109. }
  110. /* Set the DMA capable bit in the BMDMA area */
  111. reg = ioread8(ap->ioaddr.bmdma_addr + ATA_DMA_STATUS);
  112. reg |= (1 << (5 + adev->devno));
  113. iowrite8(reg, ap->ioaddr.bmdma_addr + ATA_DMA_STATUS);
  114. /* Remember the last DMA setup we did */
  115. ap->private_data = adev;
  116. }
  117. /**
  118. * cs5530_qc_issue - command issue
  119. * @qc: command pending
  120. *
  121. * Called when the libata layer is about to issue a command. We wrap
  122. * this interface so that we can load the correct ATA timings if
  123. * necessary. Specifically we have a problem that there is only
  124. * one MWDMA/UDMA bit.
  125. */
  126. static unsigned int cs5530_qc_issue(struct ata_queued_cmd *qc)
  127. {
  128. struct ata_port *ap = qc->ap;
  129. struct ata_device *adev = qc->dev;
  130. struct ata_device *prev = ap->private_data;
  131. /* See if the DMA settings could be wrong */
  132. if (ata_dma_enabled(adev) && adev != prev && prev != NULL) {
  133. /* Maybe, but do the channels match MWDMA/UDMA ? */
  134. if ((ata_using_udma(adev) && !ata_using_udma(prev)) ||
  135. (ata_using_udma(prev) && !ata_using_udma(adev)))
  136. /* Switch the mode bits */
  137. cs5530_set_dmamode(ap, adev);
  138. }
  139. return ata_bmdma_qc_issue(qc);
  140. }
  141. static struct scsi_host_template cs5530_sht = {
  142. ATA_BMDMA_SHT(DRV_NAME),
  143. .sg_tablesize = LIBATA_DUMB_MAX_PRD,
  144. };
  145. static struct ata_port_operations cs5530_port_ops = {
  146. .inherits = &ata_bmdma_port_ops,
  147. .qc_prep = ata_bmdma_dumb_qc_prep,
  148. .qc_issue = cs5530_qc_issue,
  149. .cable_detect = ata_cable_40wire,
  150. .set_piomode = cs5530_set_piomode,
  151. .set_dmamode = cs5530_set_dmamode,
  152. };
  153. static const struct dmi_system_id palmax_dmi_table[] = {
  154. {
  155. .ident = "Palmax PD1100",
  156. .matches = {
  157. DMI_MATCH(DMI_SYS_VENDOR, "Cyrix"),
  158. DMI_MATCH(DMI_PRODUCT_NAME, "Caddis"),
  159. },
  160. },
  161. { }
  162. };
  163. static int cs5530_is_palmax(void)
  164. {
  165. if (dmi_check_system(palmax_dmi_table)) {
  166. printk(KERN_INFO "Palmax PD1100: Disabling DMA on docking port.\n");
  167. return 1;
  168. }
  169. return 0;
  170. }
  171. /**
  172. * cs5530_init_chip - Chipset init
  173. *
  174. * Perform the chip initialisation work that is shared between both
  175. * setup and resume paths
  176. */
  177. static int cs5530_init_chip(void)
  178. {
  179. struct pci_dev *master_0 = NULL, *cs5530_0 = NULL, *dev = NULL;
  180. while ((dev = pci_get_device(PCI_VENDOR_ID_CYRIX, PCI_ANY_ID, dev)) != NULL) {
  181. switch (dev->device) {
  182. case PCI_DEVICE_ID_CYRIX_PCI_MASTER:
  183. master_0 = pci_dev_get(dev);
  184. break;
  185. case PCI_DEVICE_ID_CYRIX_5530_LEGACY:
  186. cs5530_0 = pci_dev_get(dev);
  187. break;
  188. }
  189. }
  190. if (!master_0) {
  191. printk(KERN_ERR DRV_NAME ": unable to locate PCI MASTER function\n");
  192. goto fail_put;
  193. }
  194. if (!cs5530_0) {
  195. printk(KERN_ERR DRV_NAME ": unable to locate CS5530 LEGACY function\n");
  196. goto fail_put;
  197. }
  198. pci_set_master(cs5530_0);
  199. pci_try_set_mwi(cs5530_0);
  200. /*
  201. * Set PCI CacheLineSize to 16-bytes:
  202. * --> Write 0x04 into 8-bit PCI CACHELINESIZE reg of function 0 of the cs5530
  203. *
  204. * Note: This value is constant because the 5530 is only a Geode companion
  205. */
  206. pci_write_config_byte(cs5530_0, PCI_CACHE_LINE_SIZE, 0x04);
  207. /*
  208. * Disable trapping of UDMA register accesses (Win98 hack):
  209. * --> Write 0x5006 into 16-bit reg at offset 0xd0 of function 0 of the cs5530
  210. */
  211. pci_write_config_word(cs5530_0, 0xd0, 0x5006);
  212. /*
  213. * Bit-1 at 0x40 enables MemoryWriteAndInvalidate on internal X-bus:
  214. * The other settings are what is necessary to get the register
  215. * into a sane state for IDE DMA operation.
  216. */
  217. pci_write_config_byte(master_0, 0x40, 0x1e);
  218. /*
  219. * Set max PCI burst size (16-bytes seems to work best):
  220. * 16bytes: set bit-1 at 0x41 (reg value of 0x16)
  221. * all others: clear bit-1 at 0x41, and do:
  222. * 128bytes: OR 0x00 at 0x41
  223. * 256bytes: OR 0x04 at 0x41
  224. * 512bytes: OR 0x08 at 0x41
  225. * 1024bytes: OR 0x0c at 0x41
  226. */
  227. pci_write_config_byte(master_0, 0x41, 0x14);
  228. /*
  229. * These settings are necessary to get the chip
  230. * into a sane state for IDE DMA operation.
  231. */
  232. pci_write_config_byte(master_0, 0x42, 0x00);
  233. pci_write_config_byte(master_0, 0x43, 0xc1);
  234. pci_dev_put(master_0);
  235. pci_dev_put(cs5530_0);
  236. return 0;
  237. fail_put:
  238. if (master_0)
  239. pci_dev_put(master_0);
  240. if (cs5530_0)
  241. pci_dev_put(cs5530_0);
  242. return -ENODEV;
  243. }
  244. /**
  245. * cs5530_init_one - Initialise a CS5530
  246. * @dev: PCI device
  247. * @id: Entry in match table
  248. *
  249. * Install a driver for the newly found CS5530 companion chip. Most of
  250. * this is just housekeeping. We have to set the chip up correctly and
  251. * turn off various bits of emulation magic.
  252. */
  253. static int cs5530_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
  254. {
  255. static const struct ata_port_info info = {
  256. .flags = ATA_FLAG_SLAVE_POSS,
  257. .pio_mask = ATA_PIO4,
  258. .mwdma_mask = ATA_MWDMA2,
  259. .udma_mask = ATA_UDMA2,
  260. .port_ops = &cs5530_port_ops
  261. };
  262. /* The docking connector doesn't do UDMA, and it seems not MWDMA */
  263. static const struct ata_port_info info_palmax_secondary = {
  264. .flags = ATA_FLAG_SLAVE_POSS,
  265. .pio_mask = ATA_PIO4,
  266. .port_ops = &cs5530_port_ops
  267. };
  268. const struct ata_port_info *ppi[] = { &info, NULL };
  269. int rc;
  270. rc = pcim_enable_device(pdev);
  271. if (rc)
  272. return rc;
  273. /* Chip initialisation */
  274. if (cs5530_init_chip())
  275. return -ENODEV;
  276. if (cs5530_is_palmax())
  277. ppi[1] = &info_palmax_secondary;
  278. /* Now kick off ATA set up */
  279. return ata_pci_bmdma_init_one(pdev, ppi, &cs5530_sht, NULL, 0);
  280. }
  281. #ifdef CONFIG_PM
  282. static int cs5530_reinit_one(struct pci_dev *pdev)
  283. {
  284. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  285. int rc;
  286. rc = ata_pci_device_do_resume(pdev);
  287. if (rc)
  288. return rc;
  289. /* If we fail on resume we are doomed */
  290. if (cs5530_init_chip())
  291. return -EIO;
  292. ata_host_resume(host);
  293. return 0;
  294. }
  295. #endif /* CONFIG_PM */
  296. static const struct pci_device_id cs5530[] = {
  297. { PCI_VDEVICE(CYRIX, PCI_DEVICE_ID_CYRIX_5530_IDE), },
  298. { },
  299. };
  300. static struct pci_driver cs5530_pci_driver = {
  301. .name = DRV_NAME,
  302. .id_table = cs5530,
  303. .probe = cs5530_init_one,
  304. .remove = ata_pci_remove_one,
  305. #ifdef CONFIG_PM
  306. .suspend = ata_pci_device_suspend,
  307. .resume = cs5530_reinit_one,
  308. #endif
  309. };
  310. static int __init cs5530_init(void)
  311. {
  312. return pci_register_driver(&cs5530_pci_driver);
  313. }
  314. static void __exit cs5530_exit(void)
  315. {
  316. pci_unregister_driver(&cs5530_pci_driver);
  317. }
  318. MODULE_AUTHOR("Alan Cox");
  319. MODULE_DESCRIPTION("low-level driver for the Cyrix/NS/AMD 5530");
  320. MODULE_LICENSE("GPL");
  321. MODULE_DEVICE_TABLE(pci, cs5530);
  322. MODULE_VERSION(DRV_VERSION);
  323. module_init(cs5530_init);
  324. module_exit(cs5530_exit);