iop.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625
  1. /*
  2. * I/O Processor (IOP) management
  3. * Written and (C) 1999 by Joshua M. Thompson (funaho@jurai.org)
  4. *
  5. * Redistribution and use in source and binary forms, with or without
  6. * modification, are permitted provided that the following conditions
  7. * are met:
  8. * 1. Redistributions of source code must retain the above copyright
  9. * notice and this list of conditions.
  10. * 2. Redistributions in binary form must reproduce the above copyright
  11. * notice and this list of conditions in the documentation and/or other
  12. * materials provided with the distribution.
  13. */
  14. /*
  15. * The IOP chips are used in the IIfx and some Quadras (900, 950) to manage
  16. * serial and ADB. They are actually a 6502 processor and some glue logic.
  17. *
  18. * 990429 (jmt) - Initial implementation, just enough to knock the SCC IOP
  19. * into compatible mode so nobody has to fiddle with the
  20. * Serial Switch control panel anymore.
  21. * 990603 (jmt) - Added code to grab the correct ISM IOP interrupt for OSS
  22. * and non-OSS machines (at least I hope it's correct on a
  23. * non-OSS machine -- someone with a Q900 or Q950 needs to
  24. * check this.)
  25. * 990605 (jmt) - Rearranged things a bit wrt IOP detection; iop_present is
  26. * gone, IOP base addresses are now in an array and the
  27. * globally-visible functions take an IOP number instead of an
  28. * an actual base address.
  29. * 990610 (jmt) - Finished the message passing framework and it seems to work.
  30. * Sending _definitely_ works; my adb-bus.c mods can send
  31. * messages and receive the MSG_COMPLETED status back from the
  32. * IOP. The trick now is figuring out the message formats.
  33. * 990611 (jmt) - More cleanups. Fixed problem where unclaimed messages on a
  34. * receive channel were never properly acknowledged. Bracketed
  35. * the remaining debug printk's with #ifdef's and disabled
  36. * debugging. I can now type on the console.
  37. * 990612 (jmt) - Copyright notice added. Reworked the way replies are handled.
  38. * It turns out that replies are placed back in the send buffer
  39. * for that channel; messages on the receive channels are always
  40. * unsolicited messages from the IOP (and our replies to them
  41. * should go back in the receive channel.) Also added tracking
  42. * of device names to the listener functions ala the interrupt
  43. * handlers.
  44. * 990729 (jmt) - Added passing of pt_regs structure to IOP handlers. This is
  45. * used by the new unified ADB driver.
  46. *
  47. * TODO:
  48. *
  49. * o Something should be periodically checking iop_alive() to make sure the
  50. * IOP hasn't died.
  51. * o Some of the IOP manager routines need better error checking and
  52. * return codes. Nothing major, just prettying up.
  53. */
  54. /*
  55. * -----------------------
  56. * IOP Message Passing 101
  57. * -----------------------
  58. *
  59. * The host talks to the IOPs using a rather simple message-passing scheme via
  60. * a shared memory area in the IOP RAM. Each IOP has seven "channels"; each
  61. * channel is conneced to a specific software driver on the IOP. For example
  62. * on the SCC IOP there is one channel for each serial port. Each channel has
  63. * an incoming and and outgoing message queue with a depth of one.
  64. *
  65. * A message is 32 bytes plus a state byte for the channel (MSG_IDLE, MSG_NEW,
  66. * MSG_RCVD, MSG_COMPLETE). To send a message you copy the message into the
  67. * buffer, set the state to MSG_NEW and signal the IOP by setting the IRQ flag
  68. * in the IOP control to 1. The IOP will move the state to MSG_RCVD when it
  69. * receives the message and then to MSG_COMPLETE when the message processing
  70. * has completed. It is the host's responsibility at that point to read the
  71. * reply back out of the send channel buffer and reset the channel state back
  72. * to MSG_IDLE.
  73. *
  74. * To receive message from the IOP the same procedure is used except the roles
  75. * are reversed. That is, the IOP puts message in the channel with a state of
  76. * MSG_NEW, and the host receives the message and move its state to MSG_RCVD
  77. * and then to MSG_COMPLETE when processing is completed and the reply (if any)
  78. * has been placed back in the receive channel. The IOP will then reset the
  79. * channel state to MSG_IDLE.
  80. *
  81. * Two sets of host interrupts are provided, INT0 and INT1. Both appear on one
  82. * interrupt level; they are distinguished by a pair of bits in the IOP status
  83. * register. The IOP will raise INT0 when one or more messages in the send
  84. * channels have gone to the MSG_COMPLETE state and it will raise INT1 when one
  85. * or more messages on the receive channels have gone to the MSG_NEW state.
  86. *
  87. * Since each channel handles only one message we have to implement a small
  88. * interrupt-driven queue on our end. Messages to be sent are placed on the
  89. * queue for sending and contain a pointer to an optional callback function.
  90. * The handler for a message is called when the message state goes to
  91. * MSG_COMPLETE.
  92. *
  93. * For receiving message we maintain a list of handler functions to call when
  94. * a message is received on that IOP/channel combination. The handlers are
  95. * called much like an interrupt handler and are passed a copy of the message
  96. * from the IOP. The message state will be in MSG_RCVD while the handler runs;
  97. * it is the handler's responsibility to call iop_complete_message() when
  98. * finished; this function moves the message state to MSG_COMPLETE and signals
  99. * the IOP. This two-step process is provided to allow the handler to defer
  100. * message processing to a bottom-half handler if the processing will take
  101. * a significant amount of time (handlers are called at interrupt time so they
  102. * should execute quickly.)
  103. */
  104. #include <linux/types.h>
  105. #include <linux/kernel.h>
  106. #include <linux/mm.h>
  107. #include <linux/delay.h>
  108. #include <linux/init.h>
  109. #include <linux/interrupt.h>
  110. #include <asm/bootinfo.h>
  111. #include <asm/macintosh.h>
  112. #include <asm/macints.h>
  113. #include <asm/mac_iop.h>
  114. /*#define DEBUG_IOP*/
  115. /* Set to non-zero if the IOPs are present. Set by iop_init() */
  116. int iop_scc_present,iop_ism_present;
  117. /* structure for tracking channel listeners */
  118. struct listener {
  119. const char *devname;
  120. void (*handler)(struct iop_msg *);
  121. };
  122. /*
  123. * IOP structures for the two IOPs
  124. *
  125. * The SCC IOP controls both serial ports (A and B) as its two functions.
  126. * The ISM IOP controls the SWIM (floppy drive) and ADB.
  127. */
  128. static volatile struct mac_iop *iop_base[NUM_IOPS];
  129. /*
  130. * IOP message queues
  131. */
  132. static struct iop_msg iop_msg_pool[NUM_IOP_MSGS];
  133. static struct iop_msg *iop_send_queue[NUM_IOPS][NUM_IOP_CHAN];
  134. static struct listener iop_listeners[NUM_IOPS][NUM_IOP_CHAN];
  135. irqreturn_t iop_ism_irq(int, void *);
  136. /*
  137. * Private access functions
  138. */
  139. static __inline__ void iop_loadaddr(volatile struct mac_iop *iop, __u16 addr)
  140. {
  141. iop->ram_addr_lo = addr;
  142. iop->ram_addr_hi = addr >> 8;
  143. }
  144. static __inline__ __u8 iop_readb(volatile struct mac_iop *iop, __u16 addr)
  145. {
  146. iop->ram_addr_lo = addr;
  147. iop->ram_addr_hi = addr >> 8;
  148. return iop->ram_data;
  149. }
  150. static __inline__ void iop_writeb(volatile struct mac_iop *iop, __u16 addr, __u8 data)
  151. {
  152. iop->ram_addr_lo = addr;
  153. iop->ram_addr_hi = addr >> 8;
  154. iop->ram_data = data;
  155. }
  156. static __inline__ void iop_stop(volatile struct mac_iop *iop)
  157. {
  158. iop->status_ctrl &= ~IOP_RUN;
  159. }
  160. static __inline__ void iop_start(volatile struct mac_iop *iop)
  161. {
  162. iop->status_ctrl = IOP_RUN | IOP_AUTOINC;
  163. }
  164. static __inline__ void iop_bypass(volatile struct mac_iop *iop)
  165. {
  166. iop->status_ctrl |= IOP_BYPASS;
  167. }
  168. static __inline__ void iop_interrupt(volatile struct mac_iop *iop)
  169. {
  170. iop->status_ctrl |= IOP_IRQ;
  171. }
  172. static int iop_alive(volatile struct mac_iop *iop)
  173. {
  174. int retval;
  175. retval = (iop_readb(iop, IOP_ADDR_ALIVE) == 0xFF);
  176. iop_writeb(iop, IOP_ADDR_ALIVE, 0);
  177. return retval;
  178. }
  179. static struct iop_msg *iop_alloc_msg(void)
  180. {
  181. int i;
  182. unsigned long flags;
  183. local_irq_save(flags);
  184. for (i = 0 ; i < NUM_IOP_MSGS ; i++) {
  185. if (iop_msg_pool[i].status == IOP_MSGSTATUS_UNUSED) {
  186. iop_msg_pool[i].status = IOP_MSGSTATUS_WAITING;
  187. local_irq_restore(flags);
  188. return &iop_msg_pool[i];
  189. }
  190. }
  191. local_irq_restore(flags);
  192. return NULL;
  193. }
  194. static void iop_free_msg(struct iop_msg *msg)
  195. {
  196. msg->status = IOP_MSGSTATUS_UNUSED;
  197. }
  198. /*
  199. * This is called by the startup code before anything else. Its purpose
  200. * is to find and initialize the IOPs early in the boot sequence, so that
  201. * the serial IOP can be placed into bypass mode _before_ we try to
  202. * initialize the serial console.
  203. */
  204. void __init iop_preinit(void)
  205. {
  206. if (macintosh_config->scc_type == MAC_SCC_IOP) {
  207. if (macintosh_config->ident == MAC_MODEL_IIFX) {
  208. iop_base[IOP_NUM_SCC] = (struct mac_iop *) SCC_IOP_BASE_IIFX;
  209. } else {
  210. iop_base[IOP_NUM_SCC] = (struct mac_iop *) SCC_IOP_BASE_QUADRA;
  211. }
  212. iop_base[IOP_NUM_SCC]->status_ctrl = 0x87;
  213. iop_scc_present = 1;
  214. } else {
  215. iop_base[IOP_NUM_SCC] = NULL;
  216. iop_scc_present = 0;
  217. }
  218. if (macintosh_config->adb_type == MAC_ADB_IOP) {
  219. if (macintosh_config->ident == MAC_MODEL_IIFX) {
  220. iop_base[IOP_NUM_ISM] = (struct mac_iop *) ISM_IOP_BASE_IIFX;
  221. } else {
  222. iop_base[IOP_NUM_ISM] = (struct mac_iop *) ISM_IOP_BASE_QUADRA;
  223. }
  224. iop_base[IOP_NUM_ISM]->status_ctrl = 0;
  225. iop_ism_present = 1;
  226. } else {
  227. iop_base[IOP_NUM_ISM] = NULL;
  228. iop_ism_present = 0;
  229. }
  230. }
  231. /*
  232. * Initialize the IOPs, if present.
  233. */
  234. void __init iop_init(void)
  235. {
  236. int i;
  237. if (iop_scc_present) {
  238. printk("IOP: detected SCC IOP at %p\n", iop_base[IOP_NUM_SCC]);
  239. }
  240. if (iop_ism_present) {
  241. printk("IOP: detected ISM IOP at %p\n", iop_base[IOP_NUM_ISM]);
  242. iop_start(iop_base[IOP_NUM_ISM]);
  243. iop_alive(iop_base[IOP_NUM_ISM]); /* clears the alive flag */
  244. }
  245. /* Make the whole pool available and empty the queues */
  246. for (i = 0 ; i < NUM_IOP_MSGS ; i++) {
  247. iop_msg_pool[i].status = IOP_MSGSTATUS_UNUSED;
  248. }
  249. for (i = 0 ; i < NUM_IOP_CHAN ; i++) {
  250. iop_send_queue[IOP_NUM_SCC][i] = NULL;
  251. iop_send_queue[IOP_NUM_ISM][i] = NULL;
  252. iop_listeners[IOP_NUM_SCC][i].devname = NULL;
  253. iop_listeners[IOP_NUM_SCC][i].handler = NULL;
  254. iop_listeners[IOP_NUM_ISM][i].devname = NULL;
  255. iop_listeners[IOP_NUM_ISM][i].handler = NULL;
  256. }
  257. }
  258. /*
  259. * Register the interrupt handler for the IOPs.
  260. * TODO: might be wrong for non-OSS machines. Anyone?
  261. */
  262. void __init iop_register_interrupts(void)
  263. {
  264. if (iop_ism_present) {
  265. if (macintosh_config->ident == MAC_MODEL_IIFX) {
  266. if (request_irq(IRQ_MAC_ADB, iop_ism_irq, 0,
  267. "ISM IOP", (void *)IOP_NUM_ISM))
  268. pr_err("Couldn't register ISM IOP interrupt\n");
  269. } else {
  270. if (request_irq(IRQ_VIA2_0, iop_ism_irq, 0, "ISM IOP",
  271. (void *)IOP_NUM_ISM))
  272. pr_err("Couldn't register ISM IOP interrupt\n");
  273. }
  274. if (!iop_alive(iop_base[IOP_NUM_ISM])) {
  275. printk("IOP: oh my god, they killed the ISM IOP!\n");
  276. } else {
  277. printk("IOP: the ISM IOP seems to be alive.\n");
  278. }
  279. }
  280. }
  281. /*
  282. * Register or unregister a listener for a specific IOP and channel
  283. *
  284. * If the handler pointer is NULL the current listener (if any) is
  285. * unregistered. Otherwise the new listener is registered provided
  286. * there is no existing listener registered.
  287. */
  288. int iop_listen(uint iop_num, uint chan,
  289. void (*handler)(struct iop_msg *),
  290. const char *devname)
  291. {
  292. if ((iop_num >= NUM_IOPS) || !iop_base[iop_num]) return -EINVAL;
  293. if (chan >= NUM_IOP_CHAN) return -EINVAL;
  294. if (iop_listeners[iop_num][chan].handler && handler) return -EINVAL;
  295. iop_listeners[iop_num][chan].devname = devname;
  296. iop_listeners[iop_num][chan].handler = handler;
  297. return 0;
  298. }
  299. /*
  300. * Complete reception of a message, which just means copying the reply
  301. * into the buffer, setting the channel state to MSG_COMPLETE and
  302. * notifying the IOP.
  303. */
  304. void iop_complete_message(struct iop_msg *msg)
  305. {
  306. int iop_num = msg->iop_num;
  307. int chan = msg->channel;
  308. int i,offset;
  309. #ifdef DEBUG_IOP
  310. printk("iop_complete(%p): iop %d chan %d\n", msg, msg->iop_num, msg->channel);
  311. #endif
  312. offset = IOP_ADDR_RECV_MSG + (msg->channel * IOP_MSG_LEN);
  313. for (i = 0 ; i < IOP_MSG_LEN ; i++, offset++) {
  314. iop_writeb(iop_base[iop_num], offset, msg->reply[i]);
  315. }
  316. iop_writeb(iop_base[iop_num],
  317. IOP_ADDR_RECV_STATE + chan, IOP_MSG_COMPLETE);
  318. iop_interrupt(iop_base[msg->iop_num]);
  319. iop_free_msg(msg);
  320. }
  321. /*
  322. * Actually put a message into a send channel buffer
  323. */
  324. static void iop_do_send(struct iop_msg *msg)
  325. {
  326. volatile struct mac_iop *iop = iop_base[msg->iop_num];
  327. int i,offset;
  328. offset = IOP_ADDR_SEND_MSG + (msg->channel * IOP_MSG_LEN);
  329. for (i = 0 ; i < IOP_MSG_LEN ; i++, offset++) {
  330. iop_writeb(iop, offset, msg->message[i]);
  331. }
  332. iop_writeb(iop, IOP_ADDR_SEND_STATE + msg->channel, IOP_MSG_NEW);
  333. iop_interrupt(iop);
  334. }
  335. /*
  336. * Handle sending a message on a channel that
  337. * has gone into the IOP_MSG_COMPLETE state.
  338. */
  339. static void iop_handle_send(uint iop_num, uint chan)
  340. {
  341. volatile struct mac_iop *iop = iop_base[iop_num];
  342. struct iop_msg *msg,*msg2;
  343. int i,offset;
  344. #ifdef DEBUG_IOP
  345. printk("iop_handle_send: iop %d channel %d\n", iop_num, chan);
  346. #endif
  347. iop_writeb(iop, IOP_ADDR_SEND_STATE + chan, IOP_MSG_IDLE);
  348. if (!(msg = iop_send_queue[iop_num][chan])) return;
  349. msg->status = IOP_MSGSTATUS_COMPLETE;
  350. offset = IOP_ADDR_SEND_MSG + (chan * IOP_MSG_LEN);
  351. for (i = 0 ; i < IOP_MSG_LEN ; i++, offset++) {
  352. msg->reply[i] = iop_readb(iop, offset);
  353. }
  354. if (msg->handler) (*msg->handler)(msg);
  355. msg2 = msg;
  356. msg = msg->next;
  357. iop_free_msg(msg2);
  358. iop_send_queue[iop_num][chan] = msg;
  359. if (msg) iop_do_send(msg);
  360. }
  361. /*
  362. * Handle reception of a message on a channel that has
  363. * gone into the IOP_MSG_NEW state.
  364. */
  365. static void iop_handle_recv(uint iop_num, uint chan)
  366. {
  367. volatile struct mac_iop *iop = iop_base[iop_num];
  368. int i,offset;
  369. struct iop_msg *msg;
  370. #ifdef DEBUG_IOP
  371. printk("iop_handle_recv: iop %d channel %d\n", iop_num, chan);
  372. #endif
  373. msg = iop_alloc_msg();
  374. msg->iop_num = iop_num;
  375. msg->channel = chan;
  376. msg->status = IOP_MSGSTATUS_UNSOL;
  377. msg->handler = iop_listeners[iop_num][chan].handler;
  378. offset = IOP_ADDR_RECV_MSG + (chan * IOP_MSG_LEN);
  379. for (i = 0 ; i < IOP_MSG_LEN ; i++, offset++) {
  380. msg->message[i] = iop_readb(iop, offset);
  381. }
  382. iop_writeb(iop, IOP_ADDR_RECV_STATE + chan, IOP_MSG_RCVD);
  383. /* If there is a listener, call it now. Otherwise complete */
  384. /* the message ourselves to avoid possible stalls. */
  385. if (msg->handler) {
  386. (*msg->handler)(msg);
  387. } else {
  388. #ifdef DEBUG_IOP
  389. printk("iop_handle_recv: unclaimed message on iop %d channel %d\n", iop_num, chan);
  390. printk("iop_handle_recv:");
  391. for (i = 0 ; i < IOP_MSG_LEN ; i++) {
  392. printk(" %02X", (uint) msg->message[i]);
  393. }
  394. printk("\n");
  395. #endif
  396. iop_complete_message(msg);
  397. }
  398. }
  399. /*
  400. * Send a message
  401. *
  402. * The message is placed at the end of the send queue. Afterwards if the
  403. * channel is idle we force an immediate send of the next message in the
  404. * queue.
  405. */
  406. int iop_send_message(uint iop_num, uint chan, void *privdata,
  407. uint msg_len, __u8 *msg_data,
  408. void (*handler)(struct iop_msg *))
  409. {
  410. struct iop_msg *msg, *q;
  411. if ((iop_num >= NUM_IOPS) || !iop_base[iop_num]) return -EINVAL;
  412. if (chan >= NUM_IOP_CHAN) return -EINVAL;
  413. if (msg_len > IOP_MSG_LEN) return -EINVAL;
  414. msg = iop_alloc_msg();
  415. if (!msg) return -ENOMEM;
  416. msg->next = NULL;
  417. msg->status = IOP_MSGSTATUS_WAITING;
  418. msg->iop_num = iop_num;
  419. msg->channel = chan;
  420. msg->caller_priv = privdata;
  421. memcpy(msg->message, msg_data, msg_len);
  422. msg->handler = handler;
  423. if (!(q = iop_send_queue[iop_num][chan])) {
  424. iop_send_queue[iop_num][chan] = msg;
  425. } else {
  426. while (q->next) q = q->next;
  427. q->next = msg;
  428. }
  429. if (iop_readb(iop_base[iop_num],
  430. IOP_ADDR_SEND_STATE + chan) == IOP_MSG_IDLE) {
  431. iop_do_send(msg);
  432. }
  433. return 0;
  434. }
  435. /*
  436. * Upload code to the shared RAM of an IOP.
  437. */
  438. void iop_upload_code(uint iop_num, __u8 *code_start,
  439. uint code_len, __u16 shared_ram_start)
  440. {
  441. if ((iop_num >= NUM_IOPS) || !iop_base[iop_num]) return;
  442. iop_loadaddr(iop_base[iop_num], shared_ram_start);
  443. while (code_len--) {
  444. iop_base[iop_num]->ram_data = *code_start++;
  445. }
  446. }
  447. /*
  448. * Download code from the shared RAM of an IOP.
  449. */
  450. void iop_download_code(uint iop_num, __u8 *code_start,
  451. uint code_len, __u16 shared_ram_start)
  452. {
  453. if ((iop_num >= NUM_IOPS) || !iop_base[iop_num]) return;
  454. iop_loadaddr(iop_base[iop_num], shared_ram_start);
  455. while (code_len--) {
  456. *code_start++ = iop_base[iop_num]->ram_data;
  457. }
  458. }
  459. /*
  460. * Compare the code in the shared RAM of an IOP with a copy in system memory
  461. * and return 0 on match or the first nonmatching system memory address on
  462. * failure.
  463. */
  464. __u8 *iop_compare_code(uint iop_num, __u8 *code_start,
  465. uint code_len, __u16 shared_ram_start)
  466. {
  467. if ((iop_num >= NUM_IOPS) || !iop_base[iop_num]) return code_start;
  468. iop_loadaddr(iop_base[iop_num], shared_ram_start);
  469. while (code_len--) {
  470. if (*code_start != iop_base[iop_num]->ram_data) {
  471. return code_start;
  472. }
  473. code_start++;
  474. }
  475. return (__u8 *) 0;
  476. }
  477. /*
  478. * Handle an ISM IOP interrupt
  479. */
  480. irqreturn_t iop_ism_irq(int irq, void *dev_id)
  481. {
  482. uint iop_num = (uint) dev_id;
  483. volatile struct mac_iop *iop = iop_base[iop_num];
  484. int i,state;
  485. #ifdef DEBUG_IOP
  486. printk("iop_ism_irq: status = %02X\n", (uint) iop->status_ctrl);
  487. #endif
  488. /* INT0 indicates a state change on an outgoing message channel */
  489. if (iop->status_ctrl & IOP_INT0) {
  490. iop->status_ctrl = IOP_INT0 | IOP_RUN | IOP_AUTOINC;
  491. #ifdef DEBUG_IOP
  492. printk("iop_ism_irq: new status = %02X, send states",
  493. (uint) iop->status_ctrl);
  494. #endif
  495. for (i = 0 ; i < NUM_IOP_CHAN ; i++) {
  496. state = iop_readb(iop, IOP_ADDR_SEND_STATE + i);
  497. #ifdef DEBUG_IOP
  498. printk(" %02X", state);
  499. #endif
  500. if (state == IOP_MSG_COMPLETE) {
  501. iop_handle_send(iop_num, i);
  502. }
  503. }
  504. #ifdef DEBUG_IOP
  505. printk("\n");
  506. #endif
  507. }
  508. if (iop->status_ctrl & IOP_INT1) { /* INT1 for incoming msgs */
  509. iop->status_ctrl = IOP_INT1 | IOP_RUN | IOP_AUTOINC;
  510. #ifdef DEBUG_IOP
  511. printk("iop_ism_irq: new status = %02X, recv states",
  512. (uint) iop->status_ctrl);
  513. #endif
  514. for (i = 0 ; i < NUM_IOP_CHAN ; i++) {
  515. state = iop_readb(iop, IOP_ADDR_RECV_STATE + i);
  516. #ifdef DEBUG_IOP
  517. printk(" %02X", state);
  518. #endif
  519. if (state == IOP_MSG_NEW) {
  520. iop_handle_recv(iop_num, i);
  521. }
  522. }
  523. #ifdef DEBUG_IOP
  524. printk("\n");
  525. #endif
  526. }
  527. return IRQ_HANDLED;
  528. }