cevt-bcm1480.c 4.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155
  1. /*
  2. * Copyright (C) 2000,2001,2004 Broadcom Corporation
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * as published by the Free Software Foundation; either version 2
  7. * of the License, or (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. */
  18. #include <linux/clockchips.h>
  19. #include <linux/interrupt.h>
  20. #include <linux/percpu.h>
  21. #include <linux/smp.h>
  22. #include <linux/irq.h>
  23. #include <asm/addrspace.h>
  24. #include <asm/io.h>
  25. #include <asm/time.h>
  26. #include <asm/sibyte/bcm1480_regs.h>
  27. #include <asm/sibyte/sb1250_regs.h>
  28. #include <asm/sibyte/bcm1480_int.h>
  29. #include <asm/sibyte/bcm1480_scd.h>
  30. #include <asm/sibyte/sb1250.h>
  31. #define IMR_IP2_VAL K_BCM1480_INT_MAP_I0
  32. #define IMR_IP3_VAL K_BCM1480_INT_MAP_I1
  33. #define IMR_IP4_VAL K_BCM1480_INT_MAP_I2
  34. /*
  35. * The general purpose timer ticks at 1MHz independent if
  36. * the rest of the system
  37. */
  38. static void sibyte_set_mode(enum clock_event_mode mode,
  39. struct clock_event_device *evt)
  40. {
  41. unsigned int cpu = smp_processor_id();
  42. void __iomem *cfg, *init;
  43. cfg = IOADDR(A_SCD_TIMER_REGISTER(cpu, R_SCD_TIMER_CFG));
  44. init = IOADDR(A_SCD_TIMER_REGISTER(cpu, R_SCD_TIMER_INIT));
  45. switch (mode) {
  46. case CLOCK_EVT_MODE_PERIODIC:
  47. __raw_writeq(0, cfg);
  48. __raw_writeq((V_SCD_TIMER_FREQ / HZ) - 1, init);
  49. __raw_writeq(M_SCD_TIMER_ENABLE | M_SCD_TIMER_MODE_CONTINUOUS,
  50. cfg);
  51. break;
  52. case CLOCK_EVT_MODE_ONESHOT:
  53. /* Stop the timer until we actually program a shot */
  54. case CLOCK_EVT_MODE_SHUTDOWN:
  55. __raw_writeq(0, cfg);
  56. break;
  57. case CLOCK_EVT_MODE_UNUSED: /* shuddup gcc */
  58. case CLOCK_EVT_MODE_RESUME:
  59. ;
  60. }
  61. }
  62. static int sibyte_next_event(unsigned long delta, struct clock_event_device *cd)
  63. {
  64. unsigned int cpu = smp_processor_id();
  65. void __iomem *cfg, *init;
  66. cfg = IOADDR(A_SCD_TIMER_REGISTER(cpu, R_SCD_TIMER_CFG));
  67. init = IOADDR(A_SCD_TIMER_REGISTER(cpu, R_SCD_TIMER_INIT));
  68. __raw_writeq(0, cfg);
  69. __raw_writeq(delta - 1, init);
  70. __raw_writeq(M_SCD_TIMER_ENABLE, cfg);
  71. return 0;
  72. }
  73. static irqreturn_t sibyte_counter_handler(int irq, void *dev_id)
  74. {
  75. unsigned int cpu = smp_processor_id();
  76. struct clock_event_device *cd = dev_id;
  77. void __iomem *cfg;
  78. unsigned long tmode;
  79. if (cd->mode == CLOCK_EVT_MODE_PERIODIC)
  80. tmode = M_SCD_TIMER_ENABLE | M_SCD_TIMER_MODE_CONTINUOUS;
  81. else
  82. tmode = 0;
  83. /* ACK interrupt */
  84. cfg = IOADDR(A_SCD_TIMER_REGISTER(cpu, R_SCD_TIMER_CFG));
  85. ____raw_writeq(tmode, cfg);
  86. cd->event_handler(cd);
  87. return IRQ_HANDLED;
  88. }
  89. static DEFINE_PER_CPU(struct clock_event_device, sibyte_hpt_clockevent);
  90. static DEFINE_PER_CPU(struct irqaction, sibyte_hpt_irqaction);
  91. static DEFINE_PER_CPU(char [18], sibyte_hpt_name);
  92. void __cpuinit sb1480_clockevent_init(void)
  93. {
  94. unsigned int cpu = smp_processor_id();
  95. unsigned int irq = K_BCM1480_INT_TIMER_0 + cpu;
  96. struct irqaction *action = &per_cpu(sibyte_hpt_irqaction, cpu);
  97. struct clock_event_device *cd = &per_cpu(sibyte_hpt_clockevent, cpu);
  98. unsigned char *name = per_cpu(sibyte_hpt_name, cpu);
  99. BUG_ON(cpu > 3); /* Only have 4 general purpose timers */
  100. sprintf(name, "bcm1480-counter-%d", cpu);
  101. cd->name = name;
  102. cd->features = CLOCK_EVT_FEAT_PERIODIC |
  103. CLOCK_EVT_FEAT_ONESHOT;
  104. clockevent_set_clock(cd, V_SCD_TIMER_FREQ);
  105. cd->max_delta_ns = clockevent_delta2ns(0x7fffff, cd);
  106. cd->min_delta_ns = clockevent_delta2ns(2, cd);
  107. cd->rating = 200;
  108. cd->irq = irq;
  109. cd->cpumask = cpumask_of(cpu);
  110. cd->set_next_event = sibyte_next_event;
  111. cd->set_mode = sibyte_set_mode;
  112. clockevents_register_device(cd);
  113. bcm1480_mask_irq(cpu, irq);
  114. /*
  115. * Map the timer interrupt to IP[4] of this cpu
  116. */
  117. __raw_writeq(IMR_IP4_VAL,
  118. IOADDR(A_BCM1480_IMR_REGISTER(cpu,
  119. R_BCM1480_IMR_INTERRUPT_MAP_BASE_H) + (irq << 3)));
  120. bcm1480_unmask_irq(cpu, irq);
  121. action->handler = sibyte_counter_handler;
  122. action->flags = IRQF_PERCPU | IRQF_TIMER;
  123. action->name = name;
  124. action->dev_id = cd;
  125. irq_set_affinity(irq, cpumask_of(cpu));
  126. setup_irq(irq, action);
  127. }