pll.h 1.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687
  1. /*
  2. * Copyright 2005-2010 Analog Devices Inc.
  3. *
  4. * Licensed under the GPL-2 or later.
  5. */
  6. #ifndef _MACH_COMMON_PLL_H
  7. #define _MACH_COMMON_PLL_H
  8. #ifndef __ASSEMBLY__
  9. #include <asm/blackfin.h>
  10. #include <asm/irqflags.h>
  11. #ifndef bfin_iwr_restore
  12. static inline void
  13. bfin_iwr_restore(unsigned long iwr0, unsigned long iwr1, unsigned long iwr2)
  14. {
  15. #ifdef SIC_IWR
  16. bfin_write_SIC_IWR(iwr0);
  17. #else
  18. bfin_write_SIC_IWR0(iwr0);
  19. # ifdef SIC_IWR1
  20. bfin_write_SIC_IWR1(iwr1);
  21. # endif
  22. # ifdef SIC_IWR2
  23. bfin_write_SIC_IWR2(iwr2);
  24. # endif
  25. #endif
  26. }
  27. #endif
  28. #ifndef bfin_iwr_save
  29. static inline void
  30. bfin_iwr_save(unsigned long niwr0, unsigned long niwr1, unsigned long niwr2,
  31. unsigned long *iwr0, unsigned long *iwr1, unsigned long *iwr2)
  32. {
  33. #ifdef SIC_IWR
  34. *iwr0 = bfin_read_SIC_IWR();
  35. #else
  36. *iwr0 = bfin_read_SIC_IWR0();
  37. # ifdef SIC_IWR1
  38. *iwr1 = bfin_read_SIC_IWR1();
  39. # endif
  40. # ifdef SIC_IWR2
  41. *iwr2 = bfin_read_SIC_IWR2();
  42. # endif
  43. #endif
  44. bfin_iwr_restore(niwr0, niwr1, niwr2);
  45. }
  46. #endif
  47. static inline void _bfin_write_pll_relock(u32 addr, unsigned int val)
  48. {
  49. unsigned long flags, iwr0, iwr1, iwr2;
  50. if (val == bfin_read_PLL_CTL())
  51. return;
  52. flags = hard_local_irq_save();
  53. /* Enable the PLL Wakeup bit in SIC IWR */
  54. bfin_iwr_save(IWR_ENABLE(0), 0, 0, &iwr0, &iwr1, &iwr2);
  55. bfin_write16(addr, val);
  56. SSYNC();
  57. asm("IDLE;");
  58. bfin_iwr_restore(iwr0, iwr1, iwr2);
  59. hard_local_irq_restore(flags);
  60. }
  61. /* Writing to PLL_CTL initiates a PLL relock sequence */
  62. static inline void bfin_write_PLL_CTL(unsigned int val)
  63. {
  64. _bfin_write_pll_relock(PLL_CTL, val);
  65. }
  66. /* Writing to VR_CTL initiates a PLL relock sequence */
  67. static inline void bfin_write_VR_CTL(unsigned int val)
  68. {
  69. _bfin_write_pll_relock(VR_CTL, val);
  70. }
  71. #endif
  72. #endif