bfin_dma.h 2.6 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192
  1. /*
  2. * bfin_dma.h - Blackfin DMA defines/structures/etc...
  3. *
  4. * Copyright 2004-2010 Analog Devices Inc.
  5. *
  6. * Licensed under the GPL-2 or later.
  7. */
  8. #ifndef __ASM_BFIN_DMA_H__
  9. #define __ASM_BFIN_DMA_H__
  10. #include <linux/types.h>
  11. /* DMA_CONFIG Masks */
  12. #define DMAEN 0x0001 /* DMA Channel Enable */
  13. #define WNR 0x0002 /* Channel Direction (W/R*) */
  14. #define WDSIZE_8 0x0000 /* Transfer Word Size = 8 */
  15. #define WDSIZE_16 0x0004 /* Transfer Word Size = 16 */
  16. #define WDSIZE_32 0x0008 /* Transfer Word Size = 32 */
  17. #define DMA2D 0x0010 /* DMA Mode (2D/1D*) */
  18. #define RESTART 0x0020 /* DMA Buffer Clear */
  19. #define DI_SEL 0x0040 /* Data Interrupt Timing Select */
  20. #define DI_EN 0x0080 /* Data Interrupt Enable */
  21. #define NDSIZE_0 0x0000 /* Next Descriptor Size = 0 (Stop/Autobuffer) */
  22. #define NDSIZE_1 0x0100 /* Next Descriptor Size = 1 */
  23. #define NDSIZE_2 0x0200 /* Next Descriptor Size = 2 */
  24. #define NDSIZE_3 0x0300 /* Next Descriptor Size = 3 */
  25. #define NDSIZE_4 0x0400 /* Next Descriptor Size = 4 */
  26. #define NDSIZE_5 0x0500 /* Next Descriptor Size = 5 */
  27. #define NDSIZE_6 0x0600 /* Next Descriptor Size = 6 */
  28. #define NDSIZE_7 0x0700 /* Next Descriptor Size = 7 */
  29. #define NDSIZE_8 0x0800 /* Next Descriptor Size = 8 */
  30. #define NDSIZE_9 0x0900 /* Next Descriptor Size = 9 */
  31. #define NDSIZE 0x0f00 /* Next Descriptor Size */
  32. #define DMAFLOW 0x7000 /* Flow Control */
  33. #define DMAFLOW_STOP 0x0000 /* Stop Mode */
  34. #define DMAFLOW_AUTO 0x1000 /* Autobuffer Mode */
  35. #define DMAFLOW_ARRAY 0x4000 /* Descriptor Array Mode */
  36. #define DMAFLOW_SMALL 0x6000 /* Small Model Descriptor List Mode */
  37. #define DMAFLOW_LARGE 0x7000 /* Large Model Descriptor List Mode */
  38. /* DMA_IRQ_STATUS Masks */
  39. #define DMA_DONE 0x0001 /* DMA Completion Interrupt Status */
  40. #define DMA_ERR 0x0002 /* DMA Error Interrupt Status */
  41. #define DFETCH 0x0004 /* DMA Descriptor Fetch Indicator */
  42. #define DMA_RUN 0x0008 /* DMA Channel Running Indicator */
  43. /*
  44. * All Blackfin system MMRs are padded to 32bits even if the register
  45. * itself is only 16bits. So use a helper macro to streamline this.
  46. */
  47. #define __BFP(m) u16 m; u16 __pad_##m
  48. /*
  49. * bfin dma registers layout
  50. */
  51. struct bfin_dma_regs {
  52. u32 next_desc_ptr;
  53. u32 start_addr;
  54. __BFP(config);
  55. u32 __pad0;
  56. __BFP(x_count);
  57. __BFP(x_modify);
  58. __BFP(y_count);
  59. __BFP(y_modify);
  60. u32 curr_desc_ptr;
  61. u32 curr_addr;
  62. __BFP(irq_status);
  63. __BFP(peripheral_map);
  64. __BFP(curr_x_count);
  65. u32 __pad1;
  66. __BFP(curr_y_count);
  67. u32 __pad2;
  68. };
  69. /*
  70. * bfin handshake mdma registers layout
  71. */
  72. struct bfin_hmdma_regs {
  73. __BFP(control);
  74. __BFP(ecinit);
  75. __BFP(bcinit);
  76. __BFP(ecurgent);
  77. __BFP(ecoverflow);
  78. __BFP(ecount);
  79. __BFP(bcount);
  80. };
  81. #undef __BFP
  82. #endif