timpani-audio.h 195 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017
  1. #ifndef __LINUX_MFD_TIMPANI_AUDIO_H
  2. #define __LINUX_MFD_TIMPANI_AUDIO_H
  3. /*
  4. * MREF
  5. */
  6. #define TIMPANI_A_MREF (0x3)
  7. #define TIMPANI_MREF_RWC "RW"
  8. #define TIMPANI_MREF_POR 0xe2
  9. #define TIMPANI_MREF_S 0
  10. #define TIMPANI_MREF_M 0xFF
  11. #define TIMPANI_MREF_MREF_BG_EN_S 7
  12. #define TIMPANI_MREF_MREF_BG_EN_M 0x80
  13. #define TIMPANI_MREF_MREF_BG_EN_ENABLE 0x0
  14. #define TIMPANI_MREF_MREF_BG_EN_DISABLE 0x1
  15. #define TIMPANI_MREF_MREF_BG_REF_CUR_EN_S 6
  16. #define TIMPANI_MREF_MREF_BG_REF_CUR_EN_M 0x40
  17. #define TIMPANI_MREF_MREF_BG_REF_CUR_EN_ENABLE_NORMAL_OP 0x0
  18. #define TIMPANI_MREF_MREF_BG_REF_CUR_EN_DISABLE 0x1
  19. #define TIMPANI_MREF_MREF_200K_MODE_EN_S 5
  20. #define TIMPANI_MREF_MREF_200K_MODE_EN_M 0x20
  21. #define TIMPANI_MREF_MREF_200K_MODE_EN_ENABLE 0x0
  22. #define TIMPANI_MREF_MREF_200K_MODE_EN_DISABLE 0x1
  23. #define TIMPANI_MREF_MREF_PRE_CHARGE_EN_S 4
  24. #define TIMPANI_MREF_MREF_PRE_CHARGE_EN_M 0x10
  25. #define TIMPANI_MREF_MREF_PRE_CHARGE_EN_DISABLE 0x0
  26. #define TIMPANI_MREF_MREF_PRE_CHARGE_EN_ENABLE 0x1
  27. #define TIMPANI_MREF_MREF_100UA_CUR_CONN_S 3
  28. #define TIMPANI_MREF_MREF_100UA_CUR_CONN_M 0x8
  29. #define TIMPANI_MREF_MREF_100UA_CUR_CONN_ON_CHIP_RESISTOR_NORMAL_OP 0x0
  30. #define TIMPANI_MREF_MREF_100UA_CUR_CONN_ATEST 0x1
  31. #define TIMPANI_MREF_MREF_PTAT_CURRENT_S 2
  32. #define TIMPANI_MREF_MREF_PTAT_CURRENT_M 0x4
  33. #define TIMPANI_MREF_MREF_PTAT_CURRENT_V_10UA_PTAT_NORMAL_OP 0x0
  34. #define TIMPANI_MREF_MREF_PTAT_CURRENT_V_5UA_PTAT_BIAS_CURRENT 0x1
  35. #define TIMPANI_MREF_MREF_400K_MODE_EN_S 1
  36. #define TIMPANI_MREF_MREF_400K_MODE_EN_M 0x2
  37. #define TIMPANI_MREF_MREF_400K_MODE_EN_ENABLE 0x0
  38. #define TIMPANI_MREF_MREF_400K_MODE_EN_DISABLE 0x1
  39. #define TIMPANI_MREF_RESERVED_S 0
  40. #define TIMPANI_MREF_RESERVED_M 0x1
  41. /* For CDAC_IDAC_REF_CUR */
  42. #define TIMPANI_A_CDAC_IDAC_REF_CUR (0x4)
  43. #define TIMPANI_CDAC_IDAC_REF_CUR_RWC "RW"
  44. #define TIMPANI_CDAC_IDAC_REF_CUR_POR 0x8c
  45. #define TIMPANI_CDAC_IDAC_REF_CUR_S 0
  46. #define TIMPANI_CDAC_IDAC_REF_CUR_M 0xFF
  47. #define TIMPANI_CDAC_IDAC_REF_CUR_CDAC_REF_BUFF_CUR_S 5
  48. #define TIMPANI_CDAC_IDAC_REF_CUR_CDAC_REF_BUFF_CUR_M 0xE0
  49. #define TIMPANI_CDAC_IDAC_REF_CUR_CDAC_REF_BUFF_CUR_V_4UA 0x0
  50. #define TIMPANI_CDAC_IDAC_REF_CUR_CDAC_REF_BUFF_CUR_V_6UA 0x1
  51. #define TIMPANI_CDAC_IDAC_REF_CUR_CDAC_REF_BUFF_CUR_V_8UA 0x2
  52. #define TIMPANI_CDAC_IDAC_REF_CUR_CDAC_REF_BUFF_CUR_V_9UA 0x3
  53. #define TIMPANI_CDAC_IDAC_REF_CUR_CDAC_REF_BUFF_CUR_V_10UA_NORMAL_OP 0x4
  54. #define TIMPANI_CDAC_IDAC_REF_CUR_CDAC_REF_BUFF_CUR_V_11UA 0x5
  55. #define TIMPANI_CDAC_IDAC_REF_CUR_CDAC_REF_BUFF_CUR_V_13UA 0x6
  56. #define TIMPANI_CDAC_IDAC_REF_CUR_CDAC_REF_BUFF_CUR_V_15UA 0x7
  57. #define TIMPANI_CDAC_IDAC_REF_CUR_CDAC_BIAS_CUR_S 2
  58. #define TIMPANI_CDAC_IDAC_REF_CUR_CDAC_BIAS_CUR_M 0x1C
  59. #define TIMPANI_CDAC_IDAC_REF_CUR_CDAC_BIAS_CUR_V_8_5UA 0x0
  60. #define TIMPANI_CDAC_IDAC_REF_CUR_CDAC_BIAS_CUR_V_9_0UA 0x1
  61. #define TIMPANI_CDAC_IDAC_REF_CUR_CDAC_BIAS_CUR_V_9_5UA 0x2
  62. #define TIMPANI_CDAC_IDAC_REF_CUR_CDAC_BIAS_CUR_V_10_0UA_NORMAL_OP 0x3
  63. #define TIMPANI_CDAC_IDAC_REF_CUR_CDAC_BIAS_CUR_V_10_5UA 0x4
  64. #define TIMPANI_CDAC_IDAC_REF_CUR_CDAC_BIAS_CUR_V_11_0UA 0x5
  65. #define TIMPANI_CDAC_IDAC_REF_CUR_CDAC_BIAS_CUR_V_11_5UA 0x6
  66. #define TIMPANI_CDAC_IDAC_REF_CUR_CDAC_BIAS_CUR_V_12_0UA 0x7
  67. #define TIMPANI_CDAC_IDAC_REF_CUR_IDAC_REF_CUR_S 0
  68. #define TIMPANI_CDAC_IDAC_REF_CUR_IDAC_REF_CUR_M 0x3
  69. #define TIMPANI_CDAC_IDAC_REF_CUR_IDAC_REF_CUR_V_2UA 0x0
  70. #define TIMPANI_CDAC_IDAC_REF_CUR_IDAC_REF_CUR_V_3UA 0x1
  71. #define TIMPANI_CDAC_IDAC_REF_CUR_IDAC_REF_CUR_V_5UA_NORMAL_OP 0x2
  72. #define TIMPANI_CDAC_IDAC_REF_CUR_IDAC_REF_CUR_V_8UA 0x3
  73. /* -- For TXADC12_REF_CURR */
  74. #define TIMPANI_A_TXADC12_REF_CURR (0x5)
  75. #define TIMPANI_TXADC12_REF_CURR_RWC "RW"
  76. #define TIMPANI_TXADC12_REF_CURR_POR 0xa0
  77. #define TIMPANI_TXADC12_REF_CURR_S 0
  78. #define TIMPANI_TXADC12_REF_CURR_M 0xFF
  79. #define TIMPANI_TXADC12_REF_CURR_TXADC1_REF_BUFF_CUR_S 6
  80. #define TIMPANI_TXADC12_REF_CURR_TXADC1_REF_BUFF_CUR_M 0xC0
  81. #define TIMPANI_TXADC12_REF_CURR_TXADC1_REF_BUFF_CUR_V_50UA 0x0
  82. #define TIMPANI_TXADC12_REF_CURR_TXADC1_REF_BUFF_CUR_V_45UA 0x1
  83. #define TIMPANI_TXADC12_REF_CURR_TXADC1_REF_BUFF_CUR_V_40UA_NORMAL_OP 0x2
  84. #define TIMPANI_TXADC12_REF_CURR_TXADC1_REF_BUFF_CUR_V_35UA 0x3
  85. #define TIMPANI_TXADC12_REF_CURR_TXADC2_REF_BUFF_CUR_S 4
  86. #define TIMPANI_TXADC12_REF_CURR_TXADC2_REF_BUFF_CUR_M 0x30
  87. #define TIMPANI_TXADC12_REF_CURR_TXADC2_REF_BUFF_CUR_V_50UA 0x0
  88. #define TIMPANI_TXADC12_REF_CURR_TXADC2_REF_BUFF_CUR_V_45UA 0x1
  89. #define TIMPANI_TXADC12_REF_CURR_TXADC2_REF_BUFF_CUR_V_40UA_NORMAL_OP 0x2
  90. #define TIMPANI_TXADC12_REF_CURR_TXADC2_REF_BUFF_CUR_V_35UA 0x3
  91. #define TIMPANI_TXADC12_REF_CURR_RESERVED_S 0
  92. #define TIMPANI_TXADC12_REF_CURR_RESERVED_M 0xF
  93. /* -- For TXADC3_EN */
  94. #define TIMPANI_A_TXADC3_EN (0x9)
  95. #define TIMPANI_TXADC3_EN_RWC "RW"
  96. #define TIMPANI_TXADC3_EN_POR 0
  97. #define TIMPANI_TXADC3_EN_S 0
  98. #define TIMPANI_TXADC3_EN_M 0xFF
  99. #define TIMPANI_TXADC3_EN_TXADC3_REF_EN_S 7
  100. #define TIMPANI_TXADC3_EN_TXADC3_REF_EN_M 0x80
  101. #define TIMPANI_TXADC3_EN_TXADC3_REF_EN_DISABLE 0x0
  102. #define TIMPANI_TXADC3_EN_TXADC3_REF_EN_ENABLE 0x1
  103. #define TIMPANI_TXADC3_EN_TXADC3_DAC_REF_CUR_COMPENSATION_EN_S 6
  104. #define TIMPANI_TXADC3_EN_TXADC3_DAC_REF_CUR_COMPENSATION_EN_M 0x40
  105. #define TIMPANI_TXADC3_EN_TXADC3_DAC_REF_CUR_COMPENSATION_EN_DISABLE 0x0
  106. #define TIMPANI_TXADC3_EN_TXADC3_DAC_REF_CUR_COMPENSATION_EN_ENABLE 0x1
  107. #define TIMPANI_TXADC3_EN_TXADC3_OTA1_EN_S 5
  108. #define TIMPANI_TXADC3_EN_TXADC3_OTA1_EN_M 0x20
  109. #define TIMPANI_TXADC3_EN_TXADC3_OTA1_EN_DISABLE 0x0
  110. #define TIMPANI_TXADC3_EN_TXADC3_OTA1_EN_ENABLE 0x1
  111. #define TIMPANI_TXADC3_EN_TXADC3_OTA2_EN_S 4
  112. #define TIMPANI_TXADC3_EN_TXADC3_OTA2_EN_M 0x10
  113. #define TIMPANI_TXADC3_EN_TXADC3_OTA2_EN_DISABLE 0x0
  114. #define TIMPANI_TXADC3_EN_TXADC3_OTA2_EN_ENABLE 0x1
  115. #define TIMPANI_TXADC3_EN_TXADC3_COMP_EN_S 3
  116. #define TIMPANI_TXADC3_EN_TXADC3_COMP_EN_M 0x8
  117. #define TIMPANI_TXADC3_EN_TXADC3_COMP_EN_DISABLE 0x0
  118. #define TIMPANI_TXADC3_EN_TXADC3_COMP_EN_ENABLE 0x1
  119. #define TIMPANI_TXADC3_EN_TXADC3_DEM_EN_S 2
  120. #define TIMPANI_TXADC3_EN_TXADC3_DEM_EN_M 0x4
  121. #define TIMPANI_TXADC3_EN_TXADC3_DEM_EN_DISABLE 0x0
  122. #define TIMPANI_TXADC3_EN_TXADC3_DEM_EN_ENABLE 0x1
  123. #define TIMPANI_TXADC3_EN_TXADC3_DEM_ERROR_DET_EN_S 1
  124. #define TIMPANI_TXADC3_EN_TXADC3_DEM_ERROR_DET_EN_M 0x2
  125. #define TIMPANI_TXADC3_EN_TXADC3_DEM_ERROR_DET_EN_DISABLE 0x0
  126. #define TIMPANI_TXADC3_EN_TXADC3_DEM_ERROR_DET_EN_ENABLE 0x1
  127. #define TIMPANI_TXADC3_EN_RESERVED_S 0
  128. #define TIMPANI_TXADC3_EN_RESERVED_M 0x1
  129. /* -- For TXADC4_EN */
  130. #define TIMPANI_A_TXADC4_EN (0xA)
  131. #define TIMPANI_TXADC4_EN_RWC "RW"
  132. #define TIMPANI_TXADC4_EN_POR 0
  133. #define TIMPANI_TXADC4_EN_S 0
  134. #define TIMPANI_TXADC4_EN_M 0xFF
  135. #define TIMPANI_TXADC4_EN_TXADC4_REF_EN_S 7
  136. #define TIMPANI_TXADC4_EN_TXADC4_REF_EN_M 0x80
  137. #define TIMPANI_TXADC4_EN_TXADC4_REF_EN_DISABLE 0x0
  138. #define TIMPANI_TXADC4_EN_TXADC4_REF_EN_ENABLE 0x1
  139. #define TIMPANI_TXADC4_EN_TXADC4_DAC_REF_CUR_COMPENSATION_EN_S 6
  140. #define TIMPANI_TXADC4_EN_TXADC4_DAC_REF_CUR_COMPENSATION_EN_M 0x40
  141. #define TIMPANI_TXADC4_EN_TXADC4_DAC_REF_CUR_COMPENSATION_EN_DISABLE 0x0
  142. #define TIMPANI_TXADC4_EN_TXADC4_DAC_REF_CUR_COMPENSATION_EN_ENABLE 0x1
  143. #define TIMPANI_TXADC4_EN_TXADC4_OTA1_EN_S 5
  144. #define TIMPANI_TXADC4_EN_TXADC4_OTA1_EN_M 0x20
  145. #define TIMPANI_TXADC4_EN_TXADC4_OTA1_EN_DISABLE 0x0
  146. #define TIMPANI_TXADC4_EN_TXADC4_OTA1_EN_ENABLE 0x1
  147. #define TIMPANI_TXADC4_EN_TXADC4_OTA2_EN_S 4
  148. #define TIMPANI_TXADC4_EN_TXADC4_OTA2_EN_M 0x10
  149. #define TIMPANI_TXADC4_EN_TXADC4_OTA2_EN_DISABLE 0x0
  150. #define TIMPANI_TXADC4_EN_TXADC4_OTA2_EN_ENABLE 0x1
  151. #define TIMPANI_TXADC4_EN_TXADC4_COMP_EN_S 3
  152. #define TIMPANI_TXADC4_EN_TXADC4_COMP_EN_M 0x8
  153. #define TIMPANI_TXADC4_EN_TXADC4_COMP_EN_DISABLE 0x0
  154. #define TIMPANI_TXADC4_EN_TXADC4_COMP_EN_ENABLE 0x1
  155. #define TIMPANI_TXADC4_EN_TXADC4_DEM_EN_S 2
  156. #define TIMPANI_TXADC4_EN_TXADC4_DEM_EN_M 0x4
  157. #define TIMPANI_TXADC4_EN_TXADC4_DEM_EN_DISABLE 0x0
  158. #define TIMPANI_TXADC4_EN_TXADC4_DEM_EN_ENABLE 0x1
  159. #define TIMPANI_TXADC4_EN_TXADC4_DEM_ERROR_DET_EN_S 1
  160. #define TIMPANI_TXADC4_EN_TXADC4_DEM_ERROR_DET_EN_M 0x2
  161. #define TIMPANI_TXADC4_EN_TXADC4_DEM_ERROR_DET_EN_DISABLE 0x0
  162. #define TIMPANI_TXADC4_EN_TXADC4_DEM_ERROR_DET_EN_ENABLE 0x1
  163. #define TIMPANI_TXADC4_EN_RESERVED_S 0
  164. #define TIMPANI_TXADC4_EN_RESERVED_M 0x1
  165. /* -- For CODEC_TXADC_STATUS_REGISTER_1 */
  166. #define TIMPANI_A_CODEC_TXADC_STATUS_REGISTER_1 (0xB)
  167. #define TIMPANI_CODEC_TXADC_STATUS_REGISTER_1_RWC "R"
  168. #define TIMPANI_CODEC_TXADC_STATUS_REGISTER_1_POR 0
  169. #define TIMPANI_CODEC_TXADC_STATUS_REGISTER_1_S 0
  170. #define TIMPANI_CODEC_TXADC_STATUS_REGISTER_1_M 0xFF
  171. #define TIMPANI_CODEC_TXADC_STATUS_REGISTER_1_TXADC1_DEM_ERROR_S 7
  172. #define TIMPANI_CODEC_TXADC_STATUS_REGISTER_1_TXADC1_DEM_ERROR_M 0x80
  173. #define TIMPANI_CODEC_TXADC_STATUS_REGISTER_1_TXADC2_DEM_ERROR_S 6
  174. #define TIMPANI_CODEC_TXADC_STATUS_REGISTER_1_TXADC2_DEM_ERROR_M 0x40
  175. #define TIMPANI_CODEC_TXADC_STATUS_REGISTER_1_TXADC3_DEM_ERROR_S 5
  176. #define TIMPANI_CODEC_TXADC_STATUS_REGISTER_1_TXADC3_DEM_ERROR_M 0x20
  177. #define TIMPANI_CODEC_TXADC_STATUS_REGISTER_1_TXADC4_DEM_ERROR_S 4
  178. #define TIMPANI_CODEC_TXADC_STATUS_REGISTER_1_TXADC4_DEM_ERROR_M 0x10
  179. #define TIMPANI_CODEC_TXADC_STATUS_REGISTER_1_RESERVED_S 0
  180. #define TIMPANI_CODEC_TXADC_STATUS_REGISTER_1_RESERVED_M 0xF
  181. /* -- For TXFE1 */
  182. #define TIMPANI_A_TXFE1 (0xD)
  183. #define TIMPANI_TXFE1_RWC "RW"
  184. #define TIMPANI_TXFE1_POR 0
  185. #define TIMPANI_TXFE1_S 0
  186. #define TIMPANI_TXFE1_M 0xFF
  187. #define TIMPANI_TXFE1_TXFE1_EN_S 7
  188. #define TIMPANI_TXFE1_TXFE1_EN_M 0x80
  189. #define TIMPANI_TXFE1_TXFE1_EN_DISABLE 0x0
  190. #define TIMPANI_TXFE1_TXFE1_EN_ENABLE 0x1
  191. #define TIMPANI_TXFE1_TXFE1_GAIN_S 5
  192. #define TIMPANI_TXFE1_TXFE1_GAIN_M 0x60
  193. #define TIMPANI_TXFE1_TXFE1_GAIN_V_0DB 0x0
  194. #define TIMPANI_TXFE1_TXFE1_GAIN_V_4_5DB 0x1
  195. #define TIMPANI_TXFE1_TXFE1_GAIN_V_24DB_1 0x2
  196. #define TIMPANI_TXFE1_TXFE1_GAIN_V_24DB_2 0x3
  197. #define TIMPANI_TXFE1_TXFE1_IN_MIC1_CONN_S 4
  198. #define TIMPANI_TXFE1_TXFE1_IN_MIC1_CONN_M 0x10
  199. #define TIMPANI_TXFE1_TXFE1_IN_MIC1_CONN_NO_CONNECT 0x0
  200. #define TIMPANI_TXFE1_TXFE1_IN_MIC1_CONN_CONNECT 0x1
  201. #define TIMPANI_TXFE1_TXFE1_IN_MIC2_CONN_S 3
  202. #define TIMPANI_TXFE1_TXFE1_IN_MIC2_CONN_M 0x8
  203. #define TIMPANI_TXFE1_TXFE1_IN_MIC2_CONN_NO_CONNECT 0x0
  204. #define TIMPANI_TXFE1_TXFE1_IN_MIC2_CONN_CONNECT 0x1
  205. #define TIMPANI_TXFE1_TXFE1_IN_LINE_I_L_CONN_S 2
  206. #define TIMPANI_TXFE1_TXFE1_IN_LINE_I_L_CONN_M 0x4
  207. #define TIMPANI_TXFE1_TXFE1_IN_LINE_I_L_CONN_NO_CONNECT 0x0
  208. #define TIMPANI_TXFE1_TXFE1_IN_LINE_I_L_CONN_CONNECT 0x1
  209. #define TIMPANI_TXFE1_TXFE1_IN_LINE_I_R_CONN_S 1
  210. #define TIMPANI_TXFE1_TXFE1_IN_LINE_I_R_CONN_M 0x2
  211. #define TIMPANI_TXFE1_TXFE1_IN_LINE_I_R_CONN_NO_CONNECT 0x0
  212. #define TIMPANI_TXFE1_TXFE1_IN_LINE_I_R_CONN_CONNECT 0x1
  213. #define TIMPANI_TXFE1_TXFE1_IN_AUXI_CONN_S 0
  214. #define TIMPANI_TXFE1_TXFE1_IN_AUXI_CONN_M 0x1
  215. #define TIMPANI_TXFE1_TXFE1_IN_AUXI_CONN_NO_CONNECT 0x0
  216. #define TIMPANI_TXFE1_TXFE1_IN_AUXI_CONN_CONNECT 0x1
  217. /* -- For TXFE2 */
  218. #define TIMPANI_A_TXFE2 (0xE)
  219. #define TIMPANI_TXFE2_RWC "RW"
  220. #define TIMPANI_TXFE2_POR 0
  221. #define TIMPANI_TXFE2_S 0
  222. #define TIMPANI_TXFE2_M 0xFF
  223. #define TIMPANI_TXFE2_TXFE2_EN_S 7
  224. #define TIMPANI_TXFE2_TXFE2_EN_M 0x80
  225. #define TIMPANI_TXFE2_TXFE2_EN_DISABLE 0x0
  226. #define TIMPANI_TXFE2_TXFE2_EN_ENABLE 0x1
  227. #define TIMPANI_TXFE2_TXFE2_GAIN_S 5
  228. #define TIMPANI_TXFE2_TXFE2_GAIN_M 0x60
  229. #define TIMPANI_TXFE2_TXFE2_GAIN_V_0DB 0x0
  230. #define TIMPANI_TXFE2_TXFE2_GAIN_V_4_5DB 0x1
  231. #define TIMPANI_TXFE2_TXFE2_GAIN_V_24DB_1 0x2
  232. #define TIMPANI_TXFE2_TXFE2_GAIN_V_24DB_2 0x3
  233. #define TIMPANI_TXFE2_TXFE2_IN_MIC1_CONN_S 4
  234. #define TIMPANI_TXFE2_TXFE2_IN_MIC1_CONN_M 0x10
  235. #define TIMPANI_TXFE2_TXFE2_IN_MIC1_CONN_NO_CONNECT 0x0
  236. #define TIMPANI_TXFE2_TXFE2_IN_MIC1_CONN_CONNECT 0x1
  237. #define TIMPANI_TXFE2_TXFE2_IN_MIC2_CONN_S 3
  238. #define TIMPANI_TXFE2_TXFE2_IN_MIC2_CONN_M 0x8
  239. #define TIMPANI_TXFE2_TXFE2_IN_MIC2_CONN_NO_CONNECT 0x0
  240. #define TIMPANI_TXFE2_TXFE2_IN_MIC2_CONN_CONNECT 0x1
  241. #define TIMPANI_TXFE2_TXFE2_IN_LINE_I_L_CONN_S 2
  242. #define TIMPANI_TXFE2_TXFE2_IN_LINE_I_L_CONN_M 0x4
  243. #define TIMPANI_TXFE2_TXFE2_IN_LINE_I_L_CONN_NO_CONNECT 0x0
  244. #define TIMPANI_TXFE2_TXFE2_IN_LINE_I_L_CONN_CONNECT 0x1
  245. #define TIMPANI_TXFE2_TXFE2_IN_LINE_I_R_CONN_S 1
  246. #define TIMPANI_TXFE2_TXFE2_IN_LINE_I_R_CONN_M 0x2
  247. #define TIMPANI_TXFE2_TXFE2_IN_LINE_I_R_CONN_NO_CONNECT 0x0
  248. #define TIMPANI_TXFE2_TXFE2_IN_LINE_I_R_CONN_CONNECT 0x1
  249. #define TIMPANI_TXFE2_TXFE2_IN_AUXI_CONN_S 0
  250. #define TIMPANI_TXFE2_TXFE2_IN_AUXI_CONN_M 0x1
  251. #define TIMPANI_TXFE2_TXFE2_IN_AUXI_CONN_NO_CONNECT 0x0
  252. #define TIMPANI_TXFE2_TXFE2_IN_AUXI_CONN_CONNECT 0x1
  253. /* -- For TXFE12_ATEST */
  254. #define TIMPANI_A_TXFE12_ATEST (0xF)
  255. #define TIMPANI_TXFE12_ATEST_RWC "RW"
  256. #define TIMPANI_TXFE12_ATEST_POR 0
  257. #define TIMPANI_TXFE12_ATEST_S 0
  258. #define TIMPANI_TXFE12_ATEST_M 0xFF
  259. #define TIMPANI_TXFE12_ATEST_TXFE1_OUT_SHORT_TO_VICM_EN_S 7
  260. #define TIMPANI_TXFE12_ATEST_TXFE1_OUT_SHORT_TO_VICM_EN_M 0x80
  261. #define TIMPANI_TXFE12_ATEST_TXFE1_OUT_SHORT_TO_VICM_EN_DISABLE 0x0
  262. #define TIMPANI_TXFE12_ATEST_TXFE1_OUT_SHORT_TO_VICM_EN_ENABLE 0x1
  263. #define TIMPANI_TXFE12_ATEST_TXFE1_BYPASS_EN_S 6
  264. #define TIMPANI_TXFE12_ATEST_TXFE1_BYPASS_EN_M 0x40
  265. #define TIMPANI_TXFE12_ATEST_TXFE1_BYPASS_EN_DISABLE 0x0
  266. #define TIMPANI_TXFE12_ATEST_TXFE1_BYPASS_EN_ENABLE 0x1
  267. #define TIMPANI_TXFE12_ATEST_TXFE1_CMOUT_ATEST_CONN_S 5
  268. #define TIMPANI_TXFE12_ATEST_TXFE1_CMOUT_ATEST_CONN_M 0x20
  269. #define TIMPANI_TXFE12_ATEST_TXFE1_CMOUT_ATEST_CONN_NO_CONNECT 0x0
  270. #define TIMPANI_TXFE12_ATEST_TXFE1_CMOUT_ATEST_CONN_CONNECT 0x1
  271. #define TIMPANI_TXFE12_ATEST_TXFE1_OUT_ATEST_CONN_S 4
  272. #define TIMPANI_TXFE12_ATEST_TXFE1_OUT_ATEST_CONN_M 0x10
  273. #define TIMPANI_TXFE12_ATEST_TXFE1_OUT_ATEST_CONN_NO_CONNECT 0x0
  274. #define TIMPANI_TXFE12_ATEST_TXFE1_OUT_ATEST_CONN_CONNECT 0x1
  275. #define TIMPANI_TXFE12_ATEST_TXFE2_OUT_SHORT_TO_VICM_EN_S 3
  276. #define TIMPANI_TXFE12_ATEST_TXFE2_OUT_SHORT_TO_VICM_EN_M 0x8
  277. #define TIMPANI_TXFE12_ATEST_TXFE2_OUT_SHORT_TO_VICM_EN_DISABLE 0x0
  278. #define TIMPANI_TXFE12_ATEST_TXFE2_OUT_SHORT_TO_VICM_EN_ENABLE 0x1
  279. #define TIMPANI_TXFE12_ATEST_TXFE2_BYPASS_EN_S 2
  280. #define TIMPANI_TXFE12_ATEST_TXFE2_BYPASS_EN_M 0x4
  281. #define TIMPANI_TXFE12_ATEST_TXFE2_BYPASS_EN_DISABLE 0x0
  282. #define TIMPANI_TXFE12_ATEST_TXFE2_BYPASS_EN_ENABLE 0x1
  283. #define TIMPANI_TXFE12_ATEST_TXFE2_CMOUT_ATEST_CONN_S 1
  284. #define TIMPANI_TXFE12_ATEST_TXFE2_CMOUT_ATEST_CONN_M 0x2
  285. #define TIMPANI_TXFE12_ATEST_TXFE2_CMOUT_ATEST_CONN_NO_CONNECT 0x0
  286. #define TIMPANI_TXFE12_ATEST_TXFE2_CMOUT_ATEST_CONN_CONNECT 0x1
  287. #define TIMPANI_TXFE12_ATEST_TXFE2_OUT_ATEST_CONN_S 0
  288. #define TIMPANI_TXFE12_ATEST_TXFE2_OUT_ATEST_CONN_M 0x1
  289. #define TIMPANI_TXFE12_ATEST_TXFE2_OUT_ATEST_CONN_NO_CONNECT 0x0
  290. #define TIMPANI_TXFE12_ATEST_TXFE2_OUT_ATEST_CONN_CONNECT 0x1
  291. /* -- For TXFE_CLT */
  292. #define TIMPANI_A_TXFE_CLT (0x10)
  293. #define TIMPANI_TXFE_CLT_RWC "RW"
  294. #define TIMPANI_TXFE_CLT_POR 0x68
  295. #define TIMPANI_TXFE_CLT_S 0
  296. #define TIMPANI_TXFE_CLT_M 0xFF
  297. #define TIMPANI_TXFE_CLT_TXFE_OUT_CM_VOLT_S 5
  298. #define TIMPANI_TXFE_CLT_TXFE_OUT_CM_VOLT_M 0xE0
  299. #define TIMPANI_TXFE_CLT_TXFE_OUT_CM_VOLT_V_1_125V 0x0
  300. #define TIMPANI_TXFE_CLT_TXFE_OUT_CM_VOLT_V_1_100V 0x1
  301. #define TIMPANI_TXFE_CLT_TXFE_OUT_CM_VOLT_V_1_075V 0x2
  302. #define TIMPANI_TXFE_CLT_TXFE_OUT_CM_VOLT_V_1_050V_NORMAL_OP 0x3
  303. #define TIMPANI_TXFE_CLT_TXFE_OUT_CM_VOLT_V_1_025V 0x4
  304. #define TIMPANI_TXFE_CLT_TXFE_OUT_CM_VOLT_V_1_000V 0x5
  305. #define TIMPANI_TXFE_CLT_TXFE_OUT_CM_VOLT_V_0_975V 0x6
  306. #define TIMPANI_TXFE_CLT_TXFE_OUT_CM_VOLT_V_0_950V 0x7
  307. #define TIMPANI_TXFE_CLT_TXFE_BIAS_CUR_S 3
  308. #define TIMPANI_TXFE_CLT_TXFE_BIAS_CUR_M 0x18
  309. #define TIMPANI_TXFE_CLT_TXFE_BIAS_CUR_V_3UA 0x0
  310. #define TIMPANI_TXFE_CLT_TXFE_BIAS_CUR_V_4UA_NORMAL_OP 0x1
  311. #define TIMPANI_TXFE_CLT_TXFE_BIAS_CUR_V_6UA 0x2
  312. #define TIMPANI_TXFE_CLT_TXFE_BIAS_CUR_V_8UA 0x3
  313. #define TIMPANI_TXFE_CLT_RESERVED_S 0
  314. #define TIMPANI_TXFE_CLT_RESERVED_M 0x7
  315. /* -- For TXADC1_EN */
  316. #define TIMPANI_A_TXADC1_EN (0x11)
  317. #define TIMPANI_TXADC1_EN_RWC "RW"
  318. #define TIMPANI_TXADC1_EN_POR 0
  319. #define TIMPANI_TXADC1_EN_S 0
  320. #define TIMPANI_TXADC1_EN_M 0xFF
  321. #define TIMPANI_TXADC1_EN_TXADC1_REF_EN_S 7
  322. #define TIMPANI_TXADC1_EN_TXADC1_REF_EN_M 0x80
  323. #define TIMPANI_TXADC1_EN_TXADC1_REF_EN_DISABLE 0x0
  324. #define TIMPANI_TXADC1_EN_TXADC1_REF_EN_ENABLE 0x1
  325. #define TIMPANI_TXADC1_EN_TXADC1_DAC_REF_CUR_COMPENSATION_EN_S 6
  326. #define TIMPANI_TXADC1_EN_TXADC1_DAC_REF_CUR_COMPENSATION_EN_M 0x40
  327. #define TIMPANI_TXADC1_EN_TXADC1_DAC_REF_CUR_COMPENSATION_EN_DISABLE 0x0
  328. #define TIMPANI_TXADC1_EN_TXADC1_DAC_REF_CUR_COMPENSATION_EN_ENABLE 0x1
  329. #define TIMPANI_TXADC1_EN_TXADC1_OTA1_EN_S 5
  330. #define TIMPANI_TXADC1_EN_TXADC1_OTA1_EN_M 0x20
  331. #define TIMPANI_TXADC1_EN_TXADC1_OTA1_EN_DISABLE 0x0
  332. #define TIMPANI_TXADC1_EN_TXADC1_OTA1_EN_ENABLE 0x1
  333. #define TIMPANI_TXADC1_EN_TXADC1_OTA2_EN_S 4
  334. #define TIMPANI_TXADC1_EN_TXADC1_OTA2_EN_M 0x10
  335. #define TIMPANI_TXADC1_EN_TXADC1_OTA2_EN_DISABLE 0x0
  336. #define TIMPANI_TXADC1_EN_TXADC1_OTA2_EN_ENABLE 0x1
  337. #define TIMPANI_TXADC1_EN_TXADC1_COMP_EN_S 3
  338. #define TIMPANI_TXADC1_EN_TXADC1_COMP_EN_M 0x8
  339. #define TIMPANI_TXADC1_EN_TXADC1_COMP_EN_DISABLE 0x0
  340. #define TIMPANI_TXADC1_EN_TXADC1_COMP_EN_ENABLE 0x1
  341. #define TIMPANI_TXADC1_EN_TXADC1_DEM_EN_S 2
  342. #define TIMPANI_TXADC1_EN_TXADC1_DEM_EN_M 0x4
  343. #define TIMPANI_TXADC1_EN_TXADC1_DEM_EN_DISABLE 0x0
  344. #define TIMPANI_TXADC1_EN_TXADC1_DEM_EN_ENABLE 0x1
  345. #define TIMPANI_TXADC1_EN_TXADC1_DEM_ERROR_DET_EN_S 1
  346. #define TIMPANI_TXADC1_EN_TXADC1_DEM_ERROR_DET_EN_M 0x2
  347. #define TIMPANI_TXADC1_EN_TXADC1_DEM_ERROR_DET_EN_DISABLE 0x0
  348. #define TIMPANI_TXADC1_EN_TXADC1_DEM_ERROR_DET_EN_ENABLE 0x1
  349. #define TIMPANI_TXADC1_EN_RESERVED_S 0
  350. #define TIMPANI_TXADC1_EN_RESERVED_M 0x1
  351. /* -- For TXADC2_EN */
  352. #define TIMPANI_A_TXADC2_EN (0x12)
  353. #define TIMPANI_TXADC2_EN_RWC "RW"
  354. #define TIMPANI_TXADC2_EN_POR 0
  355. #define TIMPANI_TXADC2_EN_S 0
  356. #define TIMPANI_TXADC2_EN_M 0xFF
  357. #define TIMPANI_TXADC2_EN_TXADC2_REF_EN_S 7
  358. #define TIMPANI_TXADC2_EN_TXADC2_REF_EN_M 0x80
  359. #define TIMPANI_TXADC2_EN_TXADC2_REF_EN_DISABLE 0x0
  360. #define TIMPANI_TXADC2_EN_TXADC2_REF_EN_ENABLE 0x1
  361. #define TIMPANI_TXADC2_EN_TXADC2_DAC_REF_CUR_COMPENSATION_EN_S 6
  362. #define TIMPANI_TXADC2_EN_TXADC2_DAC_REF_CUR_COMPENSATION_EN_M 0x40
  363. #define TIMPANI_TXADC2_EN_TXADC2_DAC_REF_CUR_COMPENSATION_EN_DISABLE 0x0
  364. #define TIMPANI_TXADC2_EN_TXADC2_DAC_REF_CUR_COMPENSATION_EN_ENABLE 0x1
  365. #define TIMPANI_TXADC2_EN_TXADC2_OTA1_EN_S 5
  366. #define TIMPANI_TXADC2_EN_TXADC2_OTA1_EN_M 0x20
  367. #define TIMPANI_TXADC2_EN_TXADC2_OTA1_EN_DISABLE 0x0
  368. #define TIMPANI_TXADC2_EN_TXADC2_OTA1_EN_ENABLE 0x1
  369. #define TIMPANI_TXADC2_EN_TXADC2_OTA2_EN_S 4
  370. #define TIMPANI_TXADC2_EN_TXADC2_OTA2_EN_M 0x10
  371. #define TIMPANI_TXADC2_EN_TXADC2_OTA2_EN_DISABLE 0x0
  372. #define TIMPANI_TXADC2_EN_TXADC2_OTA2_EN_ENABLE 0x1
  373. #define TIMPANI_TXADC2_EN_TXADC2_COMP_EN_S 3
  374. #define TIMPANI_TXADC2_EN_TXADC2_COMP_EN_M 0x8
  375. #define TIMPANI_TXADC2_EN_TXADC2_COMP_EN_DISABLE 0x0
  376. #define TIMPANI_TXADC2_EN_TXADC2_COMP_EN_ENABLE 0x1
  377. #define TIMPANI_TXADC2_EN_TXADC2_DEM_EN_S 2
  378. #define TIMPANI_TXADC2_EN_TXADC2_DEM_EN_M 0x4
  379. #define TIMPANI_TXADC2_EN_TXADC2_DEM_EN_DISABLE 0x0
  380. #define TIMPANI_TXADC2_EN_TXADC2_DEM_EN_ENABLE 0x1
  381. #define TIMPANI_TXADC2_EN_TXADC2_DEM_ERROR_DET_EN_S 1
  382. #define TIMPANI_TXADC2_EN_TXADC2_DEM_ERROR_DET_EN_M 0x2
  383. #define TIMPANI_TXADC2_EN_TXADC2_DEM_ERROR_DET_EN_DISABLE 0x0
  384. #define TIMPANI_TXADC2_EN_TXADC2_DEM_ERROR_DET_EN_ENABLE 0x1
  385. #define TIMPANI_TXADC2_EN_RESERVED_S 0
  386. #define TIMPANI_TXADC2_EN_RESERVED_M 0x1
  387. /* -- For TXADC_CTL */
  388. #define TIMPANI_A_TXADC_CTL (0x13)
  389. #define TIMPANI_TXADC_CTL_RWC "RW"
  390. #define TIMPANI_TXADC_CTL_POR 0x58
  391. #define TIMPANI_TXADC_CTL_S 0
  392. #define TIMPANI_TXADC_CTL_M 0xFF
  393. #define TIMPANI_TXADC_CTL_TXADC_DAC_REF_DDA_AMP_BIAS_CUR_S 6
  394. #define TIMPANI_TXADC_CTL_TXADC_DAC_REF_DDA_AMP_BIAS_CUR_M 0xC0
  395. #define TIMPANI_TXADC_CTL_TXADC_DAC_REF_DDA_AMP_BIAS_CUR_V_5UA 0x0
  396. #define TIMPANI_TXADC_CTL_TXADC_DAC_REF_DDA_AMP_BIAS_CUR_V_10UA_NORMAL_OP 0x1
  397. #define TIMPANI_TXADC_CTL_TXADC_DAC_REF_DDA_AMP_BIAS_CUR_V_15UA 0x2
  398. #define TIMPANI_TXADC_CTL_TXADC_DAC_REF_DDA_AMP_BIAS_CUR_V_20UA 0x3
  399. #define TIMPANI_TXADC_CTL_TXADC_DAC_REF_SRC_FOLLOWER_BIAS_CUR_S 4
  400. #define TIMPANI_TXADC_CTL_TXADC_DAC_REF_SRC_FOLLOWER_BIAS_CUR_M 0x30
  401. #define TIMPANI_TXADC_CTL_TXADC_DAC_REF_SRC_FOLLOWER_BIAS_CUR_V_40UA 0x0
  402. #define TIMPANI_TXADC_CTL_TXADC_DAC_REF_SRC_FOLLOWER_BIAS_CUR_V_80UA 0x1
  403. #define TIMPANI_TXADC_CTL_TXADC_DAC_REF_SRC_FOLLOWER_BIAS_CUR_V_120UA 0x2
  404. #define TIMPANI_TXADC_CTL_TXADC_DAC_REF_SRC_FOLLOWER_BIAS_CUR_V_160UA 0x3
  405. #define TIMPANI_TXADC_CTL_TXADC_DAC_REF_VOLT_S 2
  406. #define TIMPANI_TXADC_CTL_TXADC_DAC_REF_VOLT_M 0xC
  407. #define TIMPANI_TXADC_CTL_TXADC_DAC_REF_VOLT_V_1_8V 0x0
  408. #define TIMPANI_TXADC_CTL_TXADC_DAC_REF_VOLT_V_1_7V 0x1
  409. #define TIMPANI_TXADC_CTL_TXADC_DAC_REF_VOLT_V_1_6V_NORMAL_OP 0x2
  410. #define TIMPANI_TXADC_CTL_TXADC_DAC_REF_VOLT_V_1_5V 0x3
  411. #define TIMPANI_TXADC_CTL_TXADC_VREFMID_BIAS_CUR_S 0
  412. #define TIMPANI_TXADC_CTL_TXADC_VREFMID_BIAS_CUR_M 0x3
  413. #define TIMPANI_TXADC_CTL_TXADC_VREFMID_BIAS_CUR_V_20UA_NORMAL_OP 0x0
  414. #define TIMPANI_TXADC_CTL_TXADC_VREFMID_BIAS_CUR_V_40UA 0x1
  415. #define TIMPANI_TXADC_CTL_TXADC_VREFMID_BIAS_CUR_V_80UA 0x2
  416. #define TIMPANI_TXADC_CTL_TXADC_VREFMID_BIAS_CUR_V_160UA 0x3
  417. /* -- For TXADC_CTL2 */
  418. #define TIMPANI_A_TXADC_CTL2 (0x14)
  419. #define TIMPANI_TXADC_CTL2_RWC "RW"
  420. #define TIMPANI_TXADC_CTL2_POR 0x64
  421. #define TIMPANI_TXADC_CTL2_S 0
  422. #define TIMPANI_TXADC_CTL2_M 0xFF
  423. #define TIMPANI_TXADC_CTL2_TXADC_COMP_THRESH_VOLT_S 6
  424. #define TIMPANI_TXADC_CTL2_TXADC_COMP_THRESH_VOLT_M 0xC0
  425. #define TIMPANI_TXADC_CTL2_TXADC_COMP_THRESH_VOLT_V_333MV 0x0
  426. #define TIMPANI_TXADC_CTL2_TXADC_COMP_THRESH_VOLT_V_356MV_NORMAL_OP 0x1
  427. #define TIMPANI_TXADC_CTL2_TXADC_COMP_THRESH_VOLT_V_378MV 0x2
  428. #define TIMPANI_TXADC_CTL2_TXADC_COMP_THRESH_VOLT_V_400MV 0x3
  429. #define TIMPANI_TXADC_CTL2_TXADC_VICM_REF_BUFF_BIAS_CUR_S 4
  430. #define TIMPANI_TXADC_CTL2_TXADC_VICM_REF_BUFF_BIAS_CUR_M 0x30
  431. #define TIMPANI_TXADC_CTL2_TXADC_VICM_REF_BUFF_BIAS_CUR_V_50UA 0x0
  432. #define TIMPANI_TXADC_CTL2_TXADC_VICM_REF_BUFF_BIAS_CUR_V_100UA 0x1
  433. #define TIMPANI_TXADC_CTL2_TXADC_VICM_REF_BUFF_BIAS_CUR_V_200UA_NORMAL_OP 0x2
  434. #define TIMPANI_TXADC_CTL2_TXADC_VICM_REF_BUFF_BIAS_CUR_V_400UA 0x3
  435. #define TIMPANI_TXADC_CTL2_TXADC_VICM_REF_BUFF_OUT_VOLT_S 2
  436. #define TIMPANI_TXADC_CTL2_TXADC_VICM_REF_BUFF_OUT_VOLT_M 0xC
  437. #define TIMPANI_TXADC_CTL2_TXADC_VICM_REF_BUFF_OUT_VOLT_V_1_1V 0x0
  438. #define TIMPANI_TXADC_CTL2_TXADC_VICM_REF_BUFF_OUT_VOLT_V_1_15V_NORMAL_OP 0x1
  439. #define TIMPANI_TXADC_CTL2_TXADC_VICM_REF_BUFF_OUT_VOLT_V_1_2V 0x2
  440. #define TIMPANI_TXADC_CTL2_TXADC_VICM_REF_BUFF_OUT_VOLT_V_1_25V 0x3
  441. #define TIMPANI_TXADC_CTL2_TXADC_VOCM_BUFFER_BIAS_CUR_S 1
  442. #define TIMPANI_TXADC_CTL2_TXADC_VOCM_BUFFER_BIAS_CUR_M 0x2
  443. #define TIMPANI_TXADC_CTL2_TXADC_VOCM_BUFFER_BIAS_CUR_V_50UA_NORMAL_OP 0x0
  444. #define TIMPANI_TXADC_CTL2_TXADC_VOCM_BUFFER_BIAS_CUR_V_100UA 0x1
  445. #define TIMPANI_TXADC_CTL2_TXADC_DIG_OUT_EN_S 0
  446. #define TIMPANI_TXADC_CTL2_TXADC_DIG_OUT_EN_M 0x1
  447. #define TIMPANI_TXADC_CTL2_TXADC_DIG_OUT_EN_DISABLE 0x0
  448. #define TIMPANI_TXADC_CTL2_TXADC_DIG_OUT_EN_ENABLE_NORMAL_OP 0x1
  449. /* -- For TXADC_CTL3 */
  450. #define TIMPANI_A_TXADC_CTL3 (0x15)
  451. #define TIMPANI_TXADC_CTL3_RWC "RW"
  452. #define TIMPANI_TXADC_CTL3_POR 0x64
  453. #define TIMPANI_TXADC_CTL3_S 0
  454. #define TIMPANI_TXADC_CTL3_M 0xFF
  455. #define TIMPANI_TXADC_CTL3_TXADC_VOCM_REF_BUFF_VOLT_S 6
  456. #define TIMPANI_TXADC_CTL3_TXADC_VOCM_REF_BUFF_VOLT_M 0xC0
  457. #define TIMPANI_TXADC_CTL3_TXADC_VOCM_REF_BUFF_VOLT_V_0_85V 0x0
  458. #define TIMPANI_TXADC_CTL3_TXADC_VOCM_REF_BUFF_VOLT_V_0_90V_NORMAL_OP 0x1
  459. #define TIMPANI_TXADC_CTL3_TXADC_VOCM_REF_BUFF_VOLT_V_0_95V 0x2
  460. #define TIMPANI_TXADC_CTL3_TXADC_VOCM_REF_BUFF_VOLT_V_1_00V 0x3
  461. #define TIMPANI_TXADC_CTL3_TXADC_OTA1_BIAS_CUR_S 4
  462. #define TIMPANI_TXADC_CTL3_TXADC_OTA1_BIAS_CUR_M 0x30
  463. #define TIMPANI_TXADC_CTL3_TXADC_OTA1_BIAS_CUR_V_10UA 0x0
  464. #define TIMPANI_TXADC_CTL3_TXADC_OTA1_BIAS_CUR_V_15UA 0x1
  465. #define TIMPANI_TXADC_CTL3_TXADC_OTA1_BIAS_CUR_V_20UA_NORMAL_OP 0x2
  466. #define TIMPANI_TXADC_CTL3_TXADC_OTA1_BIAS_CUR_V_25UA 0x3
  467. #define TIMPANI_TXADC_CTL3_TXADC_OTA2_BIAS_CUR_S 2
  468. #define TIMPANI_TXADC_CTL3_TXADC_OTA2_BIAS_CUR_M 0xC
  469. #define TIMPANI_TXADC_CTL3_TXADC_OTA2_BIAS_CUR_V_5UA 0x0
  470. #define TIMPANI_TXADC_CTL3_TXADC_OTA2_BIAS_CUR_V_10UA_NORMAL_OP 0x1
  471. #define TIMPANI_TXADC_CTL3_TXADC_OTA2_BIAS_CUR_V_15UA 0x2
  472. #define TIMPANI_TXADC_CTL3_TXADC_OTA2_BIAS_CUR_V_20UA 0x3
  473. #define TIMPANI_TXADC_CTL3_TXADC_COMP_BIAS_CUR_S 1
  474. #define TIMPANI_TXADC_CTL3_TXADC_COMP_BIAS_CUR_M 0x2
  475. #define TIMPANI_TXADC_CTL3_TXADC_COMP_BIAS_CUR_V_5UA_NORMAL_OP 0x0
  476. #define TIMPANI_TXADC_CTL3_TXADC_COMP_BIAS_CUR_V_10UA 0x1
  477. #define TIMPANI_TXADC_CTL3_RESERVED_S 0
  478. #define TIMPANI_TXADC_CTL3_RESERVED_M 0x1
  479. /* -- For TXADC_CHOP_CTL */
  480. #define TIMPANI_A_TXADC_CHOP_CTL (0x16)
  481. #define TIMPANI_TXADC_CHOP_CTL_RWC "RW"
  482. #define TIMPANI_TXADC_CHOP_CTL_POR 0
  483. #define TIMPANI_TXADC_CHOP_CTL_S 0
  484. #define TIMPANI_TXADC_CHOP_CTL_M 0xFF
  485. #define TIMPANI_TXADC_CHOP_CTL_TXADC_CHOP_EN_S 7
  486. #define TIMPANI_TXADC_CHOP_CTL_TXADC_CHOP_EN_M 0x80
  487. #define TIMPANI_TXADC_CHOP_CTL_TXADC_CHOP_EN_DISABLE 0x0
  488. #define TIMPANI_TXADC_CHOP_CTL_TXADC_CHOP_EN_ENABLE 0x1
  489. #define TIMPANI_TXADC_CHOP_CTL_TXADC_CHOP_DIV_RATIO_S 4
  490. #define TIMPANI_TXADC_CHOP_CTL_TXADC_CHOP_DIV_RATIO_M 0x70
  491. #define TIMPANI_TXADC_CHOP_CTL_TXADC_CHOP_DIV_RATIO_V_2_NORMAL_OP 0x0
  492. #define TIMPANI_TXADC_CHOP_CTL_TXADC_CHOP_DIV_RATIO_V_4 0x1
  493. #define TIMPANI_TXADC_CHOP_CTL_TXADC_CHOP_DIV_RATIO_V_8 0x2
  494. #define TIMPANI_TXADC_CHOP_CTL_TXADC_CHOP_DIV_RATIO_V_16 0x3
  495. #define TIMPANI_TXADC_CHOP_CTL_TXADC_CHOP_DIV_RATIO_V_32 0x4
  496. #define TIMPANI_TXADC_CHOP_CTL_TXADC_CHOP_DIV_RATIO_V_64 0x5
  497. #define TIMPANI_TXADC_CHOP_CTL_TXADC_CHOP_DIV_RATIO_V_128 0x6
  498. #define TIMPANI_TXADC_CHOP_CTL_TXADC_CHOP_DIV_RATIO_V_256 0x7
  499. #define TIMPANI_TXADC_CHOP_CTL_TXADC_CHOP_STATE_RESET_S 3
  500. #define TIMPANI_TXADC_CHOP_CTL_TXADC_CHOP_STATE_RESET_M 0x8
  501. #define TIMPANI_TXADC_CHOP_CTL_TXADC_CHOP_STATE_RESET_NORMAL_OP 0x0
  502. #define TIMPANI_TXADC_CHOP_CTL_TXADC_CHOP_STATE_RESET_RESET_CHOP 0x1
  503. #define TIMPANI_TXADC_CHOP_CTL_TXADC_CHOP_CLK_PHASE_SEL_S 2
  504. #define TIMPANI_TXADC_CHOP_CTL_TXADC_CHOP_CLK_PHASE_SEL_M 0x4
  505. #define TIMPANI_TXADC_CHOP_CTL_TXADC_CHOP_CLK_PHASE_SEL_FALLING_EDGE_CK1 0x0
  506. #define TIMPANI_TXADC_CHOP_CTL_TXADC_CHOP_CLK_PHASE_SEL_FALLING_EDGE_CK2 0x1
  507. #define TIMPANI_TXADC_CHOP_CTL_RESERVED_S 0
  508. #define TIMPANI_TXADC_CHOP_CTL_RESERVED_M 0x3
  509. /* -- For TXFE3 */
  510. #define TIMPANI_A_TXFE3 (0x18)
  511. #define TIMPANI_TXFE3_RWC "RW"
  512. #define TIMPANI_TXFE3_POR 0
  513. #define TIMPANI_TXFE3_S 0
  514. #define TIMPANI_TXFE3_M 0xFF
  515. #define TIMPANI_TXFE3_TXFE3_EN_S 7
  516. #define TIMPANI_TXFE3_TXFE3_EN_M 0x80
  517. #define TIMPANI_TXFE3_TXFE3_EN_DISABLE 0x0
  518. #define TIMPANI_TXFE3_TXFE3_EN_ENABLE 0x1
  519. #define TIMPANI_TXFE3_TXFE3_GAIN_S 5
  520. #define TIMPANI_TXFE3_TXFE3_GAIN_M 0x60
  521. #define TIMPANI_TXFE3_TXFE3_GAIN_V_0DB 0x0
  522. #define TIMPANI_TXFE3_TXFE3_GAIN_V_4_5DB 0x1
  523. #define TIMPANI_TXFE3_TXFE3_GAIN_V_24DB_1 0x2
  524. #define TIMPANI_TXFE3_TXFE3_GAIN_V_24DB_2 0x3
  525. #define TIMPANI_TXFE3_RESERVED_1_S 2
  526. #define TIMPANI_TXFE3_RESERVED_1_M 0x1C
  527. #define TIMPANI_TXFE3_TXFE3_IN_CONN_S 1
  528. #define TIMPANI_TXFE3_TXFE3_IN_CONN_M 0x2
  529. #define TIMPANI_TXFE3_TXFE3_IN_CONN_NO_CONNECT 0x0
  530. #define TIMPANI_TXFE3_TXFE3_IN_CONN_LINE_IN_L 0x1
  531. #define TIMPANI_TXFE3_RESERVED_2_S 0
  532. #define TIMPANI_TXFE3_RESERVED_2_M 0x1
  533. /* -- For TXFE4 */
  534. #define TIMPANI_A_TXFE4 (0x19)
  535. #define TIMPANI_TXFE4_RWC "RW"
  536. #define TIMPANI_TXFE4_POR 0
  537. #define TIMPANI_TXFE4_S 0
  538. #define TIMPANI_TXFE4_M 0xFF
  539. #define TIMPANI_TXFE4_TXFE4_EN_S 7
  540. #define TIMPANI_TXFE4_TXFE4_EN_M 0x80
  541. #define TIMPANI_TXFE4_TXFE4_EN_DISABLE 0x0
  542. #define TIMPANI_TXFE4_TXFE4_EN_ENABLE 0x1
  543. #define TIMPANI_TXFE4_TXFE4_GAIN_S 5
  544. #define TIMPANI_TXFE4_TXFE4_GAIN_M 0x60
  545. #define TIMPANI_TXFE4_TXFE4_GAIN_V_0DB 0x0
  546. #define TIMPANI_TXFE4_TXFE4_GAIN_V_4_5DB 0x1
  547. #define TIMPANI_TXFE4_TXFE4_GAIN_V_24DB_1 0x2
  548. #define TIMPANI_TXFE4_TXFE4_GAIN_V_24DB_2 0x3
  549. #define TIMPANI_TXFE4_RESERVED_1_S 2
  550. #define TIMPANI_TXFE4_RESERVED_1_M 0x1C
  551. #define TIMPANI_TXFE4_TXFE4_IN_CONN_S 1
  552. #define TIMPANI_TXFE4_TXFE4_IN_CONN_M 0x2
  553. #define TIMPANI_TXFE4_TXFE4_IN_CONN_NO_CONNECT 0x0
  554. #define TIMPANI_TXFE4_TXFE4_IN_CONN_LINE_IN_R 0x1
  555. #define TIMPANI_TXFE4_RESERVED_2_S 0
  556. #define TIMPANI_TXFE4_RESERVED_2_M 0x1
  557. /* -- For TXFE3_ATEST */
  558. #define TIMPANI_A_TXFE3_ATEST (0x1A)
  559. #define TIMPANI_TXFE3_ATEST_RWC "RW"
  560. #define TIMPANI_TXFE3_ATEST_POR 0
  561. #define TIMPANI_TXFE3_ATEST_S 0
  562. #define TIMPANI_TXFE3_ATEST_M 0xFF
  563. #define TIMPANI_TXFE3_ATEST_TXFE3_OUT_SHORT_TO_VICM_EN_S 7
  564. #define TIMPANI_TXFE3_ATEST_TXFE3_OUT_SHORT_TO_VICM_EN_M 0x80
  565. #define TIMPANI_TXFE3_ATEST_TXFE3_OUT_SHORT_TO_VICM_EN_DISABLE 0x0
  566. #define TIMPANI_TXFE3_ATEST_TXFE3_OUT_SHORT_TO_VICM_EN_ENABLE 0x1
  567. #define TIMPANI_TXFE3_ATEST_TXFE3_BYPASS_EN_S 6
  568. #define TIMPANI_TXFE3_ATEST_TXFE3_BYPASS_EN_M 0x40
  569. #define TIMPANI_TXFE3_ATEST_TXFE3_BYPASS_EN_DISABLE 0x0
  570. #define TIMPANI_TXFE3_ATEST_TXFE3_BYPASS_EN_ENABLE 0x1
  571. #define TIMPANI_TXFE3_ATEST_TXFE3_CMOUT_ATEST_CONN_S 5
  572. #define TIMPANI_TXFE3_ATEST_TXFE3_CMOUT_ATEST_CONN_M 0x20
  573. #define TIMPANI_TXFE3_ATEST_TXFE3_CMOUT_ATEST_CONN_NO_CONNECT 0x0
  574. #define TIMPANI_TXFE3_ATEST_TXFE3_CMOUT_ATEST_CONN_CONNECT 0x1
  575. #define TIMPANI_TXFE3_ATEST_TXFE3_OUT_ATEST_CONN_S 4
  576. #define TIMPANI_TXFE3_ATEST_TXFE3_OUT_ATEST_CONN_M 0x10
  577. #define TIMPANI_TXFE3_ATEST_TXFE3_OUT_ATEST_CONN_NO_CONNECT 0x0
  578. #define TIMPANI_TXFE3_ATEST_TXFE3_OUT_ATEST_CONN_CONNECT 0x1
  579. #define TIMPANI_TXFE3_ATEST_TXFE4_OUT_SHORT_TO_VICM_EN_S 3
  580. #define TIMPANI_TXFE3_ATEST_TXFE4_OUT_SHORT_TO_VICM_EN_M 0x8
  581. #define TIMPANI_TXFE3_ATEST_TXFE4_OUT_SHORT_TO_VICM_EN_DISABLE 0x0
  582. #define TIMPANI_TXFE3_ATEST_TXFE4_OUT_SHORT_TO_VICM_EN_ENABLE 0x1
  583. #define TIMPANI_TXFE3_ATEST_TXFE4_BYPASS_EN_S 2
  584. #define TIMPANI_TXFE3_ATEST_TXFE4_BYPASS_EN_M 0x4
  585. #define TIMPANI_TXFE3_ATEST_TXFE4_BYPASS_EN_DISABLE 0x0
  586. #define TIMPANI_TXFE3_ATEST_TXFE4_BYPASS_EN_ENABLE 0x1
  587. #define TIMPANI_TXFE3_ATEST_TXFE4_CMOUT_ATEST_CONN_S 1
  588. #define TIMPANI_TXFE3_ATEST_TXFE4_CMOUT_ATEST_CONN_M 0x2
  589. #define TIMPANI_TXFE3_ATEST_TXFE4_CMOUT_ATEST_CONN_NO_CONNECT 0x0
  590. #define TIMPANI_TXFE3_ATEST_TXFE4_CMOUT_ATEST_CONN_CONNECT 0x1
  591. #define TIMPANI_TXFE3_ATEST_TXFE4_OUT_ATEST_CONN_S 0
  592. #define TIMPANI_TXFE3_ATEST_TXFE4_OUT_ATEST_CONN_M 0x1
  593. #define TIMPANI_TXFE3_ATEST_TXFE4_OUT_ATEST_CONN_NO_CONNECT 0x0
  594. #define TIMPANI_TXFE3_ATEST_TXFE4_OUT_ATEST_CONN_CONNECT 0x1
  595. /* -- For TXFE_DIFF_SE */
  596. #define TIMPANI_A_TXFE_DIFF_SE (0x1B)
  597. #define TIMPANI_TXFE_DIFF_SE_RWC "RW"
  598. #define TIMPANI_TXFE_DIFF_SE_POR 0
  599. #define TIMPANI_TXFE_DIFF_SE_S 0
  600. #define TIMPANI_TXFE_DIFF_SE_M 0xFF
  601. #define TIMPANI_TXFE_DIFF_SE_RESERVED_S 4
  602. #define TIMPANI_TXFE_DIFF_SE_RESERVED_M 0xF0
  603. #define TIMPANI_TXFE_DIFF_SE_TXADC1_IN_MODE_S 3
  604. #define TIMPANI_TXFE_DIFF_SE_TXADC1_IN_MODE_M 0x8
  605. #define TIMPANI_TXFE_DIFF_SE_TXADC1_IN_MODE_DIFF 0x0
  606. #define TIMPANI_TXFE_DIFF_SE_TXADC1_IN_MODE_SINGLE_ENDED 0x1
  607. #define TIMPANI_TXFE_DIFF_SE_TXADC2_IN_MODE_S 2
  608. #define TIMPANI_TXFE_DIFF_SE_TXADC2_IN_MODE_M 0x4
  609. #define TIMPANI_TXFE_DIFF_SE_TXADC2_IN_MODE_DIFF 0x0
  610. #define TIMPANI_TXFE_DIFF_SE_TXADC2_IN_MODE_SINGLE_ENDED 0x1
  611. #define TIMPANI_TXFE_DIFF_SE_TXADC3_IN_MODE_S 1
  612. #define TIMPANI_TXFE_DIFF_SE_TXADC3_IN_MODE_M 0x2
  613. #define TIMPANI_TXFE_DIFF_SE_TXADC3_IN_MODE_DIFF 0x0
  614. #define TIMPANI_TXFE_DIFF_SE_TXADC3_IN_MODE_SINGLE_ENDED 0x1
  615. #define TIMPANI_TXFE_DIFF_SE_TXADC4_IN_MODE_S 0
  616. #define TIMPANI_TXFE_DIFF_SE_TXADC4_IN_MODE_M 0x1
  617. #define TIMPANI_TXFE_DIFF_SE_TXADC4_IN_MODE_DIFF 0x0
  618. #define TIMPANI_TXFE_DIFF_SE_TXADC4_IN_MODE_SINGLE_ENDED 0x1
  619. /* -- For CDAC_RX_CLK_CTL */
  620. #define TIMPANI_A_CDAC_RX_CLK_CTL (0x20)
  621. #define TIMPANI_CDAC_RX_CLK_CTL_RWC "RW"
  622. #define TIMPANI_CDAC_RX_CLK_CTL_POR 0x98
  623. #define TIMPANI_CDAC_RX_CLK_CTL_S 0
  624. #define TIMPANI_CDAC_RX_CLK_CTL_M 0xFF
  625. #define TIMPANI_CDAC_RX_CLK_CTL_CDAC_RESET_PULSE_GEN_EN_S 7
  626. #define TIMPANI_CDAC_RX_CLK_CTL_CDAC_RESET_PULSE_GEN_EN_M 0x80
  627. #define TIMPANI_CDAC_RX_CLK_CTL_CDAC_RESET_PULSE_GEN_EN_DISABLE 0x0
  628. #define TIMPANI_CDAC_RX_CLK_CTL_CDAC_RESET_PULSE_GEN_EN_ENABLE_NORMAL_OP 0x1
  629. #define TIMPANI_CDAC_RX_CLK_CTL_CDAC_EXTERNAL_CTRL_EN_S 6
  630. #define TIMPANI_CDAC_RX_CLK_CTL_CDAC_EXTERNAL_CTRL_EN_M 0x40
  631. #define TIMPANI_CDAC_RX_CLK_CTL_CDAC_EXTERNAL_CTRL_EN_DISABLE_NORMAL_OP 0x0
  632. #define TIMPANI_CDAC_RX_CLK_CTL_CDAC_EXTERNAL_CTRL_EN_ENABLE 0x1
  633. #define TIMPANI_CDAC_RX_CLK_CTL_CDAC_EXTERNAL_DELAY_S 2
  634. #define TIMPANI_CDAC_RX_CLK_CTL_CDAC_EXTERNAL_DELAY_M 0x3C
  635. #define TIMPANI_CDAC_RX_CLK_CTL_CDAC_EXTERNAL_DELAY_V_6NS 0x0
  636. #define TIMPANI_CDAC_RX_CLK_CTL_CDAC_EXTERNAL_DELAY_V_8_4NS 0x1
  637. #define TIMPANI_CDAC_RX_CLK_CTL_CDAC_EXTERNAL_DELAY_V_10_8NS 0x2
  638. #define TIMPANI_CDAC_RX_CLK_CTL_CDAC_EXTERNAL_DELAY_V_13_2NS 0x3
  639. #define TIMPANI_CDAC_RX_CLK_CTL_CDAC_EXTERNAL_DELAY_V_15_6NS 0x4
  640. #define TIMPANI_CDAC_RX_CLK_CTL_CDAC_EXTERNAL_DELAY_V_18NS 0x5
  641. #define TIMPANI_CDAC_RX_CLK_CTL_CDAC_EXTERNAL_DELAY_V_20_4NS_NORMAL_OP 0x6
  642. #define TIMPANI_CDAC_RX_CLK_CTL_CDAC_EXTERNAL_DELAY_V_22_8NS 0x7
  643. #define TIMPANI_CDAC_RX_CLK_CTL_CDAC_EXTERNAL_DELAY_V_25_2NS 0x8
  644. #define TIMPANI_CDAC_RX_CLK_CTL_CDAC_EXTERNAL_DELAY_V_27_6NS 0x9
  645. #define TIMPANI_CDAC_RX_CLK_CTL_CDAC_EXTERNAL_DELAY_V_30NS 0xA
  646. #define TIMPANI_CDAC_RX_CLK_CTL_CDAC_EXTERNAL_DELAY_V_32_4NS 0xB
  647. #define TIMPANI_CDAC_RX_CLK_CTL_CDAC_EXTERNAL_DELAY_V_34_8NS 0xC
  648. #define TIMPANI_CDAC_RX_CLK_CTL_CDAC_EXTERNAL_DELAY_V_37_2NS 0xD
  649. #define TIMPANI_CDAC_RX_CLK_CTL_CDAC_EXTERNAL_DELAY_V_39_6NS 0xE
  650. #define TIMPANI_CDAC_RX_CLK_CTL_CDAC_EXTERNAL_DELAY_V_42NS 0xF
  651. #define TIMPANI_CDAC_RX_CLK_CTL_CDAC_FF_RESET_S 1
  652. #define TIMPANI_CDAC_RX_CLK_CTL_CDAC_FF_RESET_M 0x2
  653. #define TIMPANI_CDAC_RX_CLK_CTL_CDAC_FF_RESET_ENABLE 0x1
  654. #define TIMPANI_CDAC_RX_CLK_CTL_CDAC_FF_RESET_DISABLE 0x0
  655. #define TIMPANI_CDAC_RX_CLK_CTL_CDAC_RESET_PULSE_GEN_ATEST_CONN_S 0
  656. #define TIMPANI_CDAC_RX_CLK_CTL_CDAC_RESET_PULSE_GEN_ATEST_CONN_M 0x1
  657. #define TIMPANI_CDAC_RX_CLK_CTL_CDAC_RESET_PULSE_GEN_ATEST_CONN_NO_CONNECT 0x0
  658. #define TIMPANI_CDAC_RX_CLK_CTL_CDAC_RESET_PULSE_GEN_ATEST_CONN_CONNECT 0x1
  659. /* -- For CDAC_BUFF_CTL */
  660. #define TIMPANI_A_CDAC_BUFF_CTL (0x21)
  661. #define TIMPANI_CDAC_BUFF_CTL_RWC "RW"
  662. #define TIMPANI_CDAC_BUFF_CTL_POR 0x60
  663. #define TIMPANI_CDAC_BUFF_CTL_S 0
  664. #define TIMPANI_CDAC_BUFF_CTL_M 0xFF
  665. #define TIMPANI_CDAC_BUFF_CTL_CDAC_DM_BUFF_CUR_S 5
  666. #define TIMPANI_CDAC_BUFF_CTL_CDAC_DM_BUFF_CUR_M 0xE0
  667. #define TIMPANI_CDAC_BUFF_CTL_CDAC_DM_BUFF_CUR_V_40UA 0x0
  668. #define TIMPANI_CDAC_BUFF_CTL_CDAC_DM_BUFF_CUR_V_60UA_NORMAL_OP 0x1
  669. #define TIMPANI_CDAC_BUFF_CTL_CDAC_DM_BUFF_CUR_V_80UA 0x2
  670. #define TIMPANI_CDAC_BUFF_CTL_CDAC_DM_BUFF_CUR_V_100UA 0x3
  671. #define TIMPANI_CDAC_BUFF_CTL_CDAC_DM_BUFF_CUR_V_120UA 0x4
  672. #define TIMPANI_CDAC_BUFF_CTL_CDAC_DM_BUFF_CUR_V_140UA 0x5
  673. #define TIMPANI_CDAC_BUFF_CTL_CDAC_DM_BUFF_CUR_V_160UA 0x6
  674. #define TIMPANI_CDAC_BUFF_CTL_CDAC_DM_BUFF_CUR_V_180UA 0x7
  675. #define TIMPANI_CDAC_BUFF_CTL_CDAC_CM_BUFF_CUR_S 3
  676. #define TIMPANI_CDAC_BUFF_CTL_CDAC_CM_BUFF_CUR_M 0x18
  677. #define TIMPANI_CDAC_BUFF_CTL_CDAC_CM_BUFF_CUR_V_20UA 0x0
  678. #define TIMPANI_CDAC_BUFF_CTL_CDAC_CM_BUFF_CUR_V_30UA_NORMAL_OP 0x1
  679. #define TIMPANI_CDAC_BUFF_CTL_CDAC_CM_BUFF_CUR_V_40UA 0x2
  680. #define TIMPANI_CDAC_BUFF_CTL_CDAC_CM_BUFF_CUR_V_50UA 0x3
  681. #define TIMPANI_CDAC_BUFF_CTL_CDAC_REF_BUFF_OTA_BIAS_CUR_S 1
  682. #define TIMPANI_CDAC_BUFF_CTL_CDAC_REF_BUFF_OTA_BIAS_CUR_M 0x6
  683. #define TIMPANI_CDAC_BUFF_CTL_CDAC_REF_BUFF_OTA_BIAS_CUR_V_5UA_5UA 0x0
  684. #define TIMPANI_CDAC_BUFF_CTL_CDAC_REF_BUFF_OTA_BIAS_CUR_V_5UA_10UA 0x1
  685. #define TIMPANI_CDAC_BUFF_CTL_CDAC_REF_BUFF_OTA_BIAS_CUR_V_10UA_5UA 0x2
  686. #define TIMPANI_CDAC_BUFF_CTL_CDAC_REF_BUFF_OTA_BIAS_CUR_V_10UA_10UA 0x3
  687. #define TIMPANI_CDAC_BUFF_CTL_CDAC_VCOM_SOURCE_S 0
  688. #define TIMPANI_CDAC_BUFF_CTL_CDAC_VCOM_SOURCE_M 0x1
  689. #define TIMPANI_CDAC_BUFF_CTL_CDAC_VCOM_SOURCE_CURRENT_TO_VCOM_NORMAL_OP 0x0
  690. #define TIMPANI_CDAC_BUFF_CTL_CDAC_VCOM_SOURCE_MASTER_BIAS_TO_VCOM 0x1
  691. /* -- For CDAC_REF_CTL1 */
  692. #define TIMPANI_A_CDAC_REF_CTL1 (0x22)
  693. #define TIMPANI_CDAC_REF_CTL1_RWC "RW"
  694. #define TIMPANI_CDAC_REF_CTL1_POR 0xe1
  695. #define TIMPANI_CDAC_REF_CTL1_S 0
  696. #define TIMPANI_CDAC_REF_CTL1_M 0xFF
  697. #define TIMPANI_CDAC_REF_CTL1_CDAC_DACH_VOLT_S 5
  698. #define TIMPANI_CDAC_REF_CTL1_CDAC_DACH_VOLT_M 0xE0
  699. #define TIMPANI_CDAC_REF_CTL1_CDAC_DACH_VOLT_V_1_8V 0x0
  700. #define TIMPANI_CDAC_REF_CTL1_CDAC_DACH_VOLT_V_1_825V 0x1
  701. #define TIMPANI_CDAC_REF_CTL1_CDAC_DACH_VOLT_V_1_85V 0x2
  702. #define TIMPANI_CDAC_REF_CTL1_CDAC_DACH_VOLT_V_1_9V 0x3
  703. #define TIMPANI_CDAC_REF_CTL1_CDAC_DACH_VOLT_V_1_925V 0x4
  704. #define TIMPANI_CDAC_REF_CTL1_CDAC_DACH_VOLT_V_1_95V_NORMAL_OP 0x5
  705. #define TIMPANI_CDAC_REF_CTL1_CDAC_DACH_VOLT_V_1_975 0x6
  706. #define TIMPANI_CDAC_REF_CTL1_CDAC_DACH_VOLT_V_2_0V 0x7
  707. #define TIMPANI_CDAC_REF_CTL1_CDAC_DACL_VOLT_S 2
  708. #define TIMPANI_CDAC_REF_CTL1_CDAC_DACL_VOLT_M 0x1C
  709. #define TIMPANI_CDAC_REF_CTL1_CDAC_DACL_VOLT_V_0_1V 0x0
  710. #define TIMPANI_CDAC_REF_CTL1_CDAC_DACL_VOLT_V_0_125V 0x1
  711. #define TIMPANI_CDAC_REF_CTL1_CDAC_DACL_VOLT_V_0_15V_NORMAL_OP 0x2
  712. #define TIMPANI_CDAC_REF_CTL1_CDAC_DACL_VOLT_V_0_175V 0x3
  713. #define TIMPANI_CDAC_REF_CTL1_CDAC_DACL_VOLT_V_0_2V 0x4
  714. #define TIMPANI_CDAC_REF_CTL1_CDAC_DACL_VOLT_V_0_25V 0x5
  715. #define TIMPANI_CDAC_REF_CTL1_CDAC_DACL_VOLT_V_0_275V 0x6
  716. #define TIMPANI_CDAC_REF_CTL1_CDAC_DACL_VOLT_V_0_3V 0x7
  717. #define TIMPANI_CDAC_REF_CTL1_CDAC_CM_VOLT_S 0
  718. #define TIMPANI_CDAC_REF_CTL1_CDAC_CM_VOLT_M 0x3
  719. #define TIMPANI_CDAC_REF_CTL1_CDAC_CM_VOLT_V_1_025V 0x0
  720. #define TIMPANI_CDAC_REF_CTL1_CDAC_CM_VOLT_V_1_05V_NORMAL_OP 0x1
  721. #define TIMPANI_CDAC_REF_CTL1_CDAC_CM_VOLT_V_1_075V 0x2
  722. #define TIMPANI_CDAC_REF_CTL1_CDAC_CM_VOLT_V_1_1V 0x3
  723. /* -- For IDAC_DWA_FIR_CTL */
  724. #define TIMPANI_A_IDAC_DWA_FIR_CTL (0x23)
  725. #define TIMPANI_IDAC_DWA_FIR_CTL_RWC "RW"
  726. #define TIMPANI_IDAC_DWA_FIR_CTL_POR 0x28
  727. #define TIMPANI_IDAC_DWA_FIR_CTL_S 0
  728. #define TIMPANI_IDAC_DWA_FIR_CTL_M 0xFF
  729. #define TIMPANI_IDAC_DWA_FIR_CTL_IDAC_CLK_NON_OL_TIME_S 7
  730. #define TIMPANI_IDAC_DWA_FIR_CTL_IDAC_CLK_NON_OL_TIME_M 0x80
  731. #define TIMPANI_IDAC_DWA_FIR_CTL_IDAC_CLK_NON_OL_TIME_NORMAL_OP 0x0
  732. #define TIMPANI_IDAC_DWA_FIR_CTL_IDAC_CLK_NON_OL_TIME_V_150PSEC_REDUCTION 0x1
  733. #define TIMPANI_IDAC_DWA_FIR_CTL_IDAC_FIR_S 4
  734. #define TIMPANI_IDAC_DWA_FIR_CTL_IDAC_FIR_M 0x70
  735. #define TIMPANI_IDAC_DWA_FIR_CTL_IDAC_FIR_FIR0 0x0
  736. #define TIMPANI_IDAC_DWA_FIR_CTL_IDAC_FIR_FIR1 0x1
  737. #define TIMPANI_IDAC_DWA_FIR_CTL_IDAC_FIR_FIR2 0x2
  738. #define TIMPANI_IDAC_DWA_FIR_CTL_IDAC_FIR_FIR3 0x3
  739. #define TIMPANI_IDAC_DWA_FIR_CTL_IDAC_FIR_FIR4 0x4
  740. #define TIMPANI_IDAC_DWA_FIR_CTL_IDAC_EN_SOURCE_S 3
  741. #define TIMPANI_IDAC_DWA_FIR_CTL_IDAC_EN_SOURCE_M 0x8
  742. #define TIMPANI_IDAC_DWA_FIR_CTL_IDAC_EN_SOURCE_INTERNAL_NORMAL_OP 0x1
  743. #define TIMPANI_IDAC_DWA_FIR_CTL_IDAC_EN_SOURCE_EXTERNAL 0x0
  744. #define TIMPANI_IDAC_DWA_FIR_CTL_RESERVED_S 0
  745. #define TIMPANI_IDAC_DWA_FIR_CTL_RESERVED_M 0x7
  746. /* -- For CDAC_REF_CTL2 */
  747. #define TIMPANI_A_CDAC_REF_CTL2 (0x24)
  748. #define TIMPANI_CDAC_REF_CTL2_RWC "RW"
  749. #define TIMPANI_CDAC_REF_CTL2_POR 0xc
  750. #define TIMPANI_CDAC_REF_CTL2_S 0
  751. #define TIMPANI_CDAC_REF_CTL2_M 0xFF
  752. #define TIMPANI_CDAC_REF_CTL2_RESERVED_1_S 7
  753. #define TIMPANI_CDAC_REF_CTL2_RESERVED_1_M 0x80
  754. #define TIMPANI_CDAC_REF_CTL2_CDAC_L_EN_S 6
  755. #define TIMPANI_CDAC_REF_CTL2_CDAC_L_EN_M 0x40
  756. #define TIMPANI_CDAC_REF_CTL2_CDAC_L_EN_DISABLE 0x0
  757. #define TIMPANI_CDAC_REF_CTL2_CDAC_L_EN_ENABLE 0x1
  758. #define TIMPANI_CDAC_REF_CTL2_CDAC_R_EN_S 5
  759. #define TIMPANI_CDAC_REF_CTL2_CDAC_R_EN_M 0x20
  760. #define TIMPANI_CDAC_REF_CTL2_CDAC_R_EN_DISABLE 0x0
  761. #define TIMPANI_CDAC_REF_CTL2_CDAC_R_EN_ENABLE 0x1
  762. #define TIMPANI_CDAC_REF_CTL2_RESERVED_2_S 4
  763. #define TIMPANI_CDAC_REF_CTL2_RESERVED_2_M 0x10
  764. #define TIMPANI_CDAC_REF_CTL2_CDAC_DWA_RX_FILTER_TIMING_S 2
  765. #define TIMPANI_CDAC_REF_CTL2_CDAC_DWA_RX_FILTER_TIMING_M 0xC
  766. #define TIMPANI_CDAC_REF_CTL2_CDAC_DWA_RX_FILTER_TIMING_CLK_SYNC_CK11DBAR 0x1
  767. #define TIMPANI_CDAC_REF_CTL2_CDAC_DWA_RX_FILTER_TIMING_CLK_SYNC_CK21 0x3
  768. #define TIMPANI_CDAC_REF_CTL2_CDAC_OSR_S 0
  769. #define TIMPANI_CDAC_REF_CTL2_CDAC_OSR_M 0x3
  770. #define TIMPANI_CDAC_REF_CTL2_CDAC_OSR_V_256 0x0
  771. #define TIMPANI_CDAC_REF_CTL2_CDAC_OSR_V_128 0x1
  772. #define TIMPANI_CDAC_REF_CTL2_CDAC_OSR_V_64 0x3
  773. /* -- For CDAC_CTL1 */
  774. #define TIMPANI_A_CDAC_CTL1 (0x25)
  775. #define TIMPANI_CDAC_CTL1_RWC "RW"
  776. #define TIMPANI_CDAC_CTL1_POR 0xb
  777. #define TIMPANI_CDAC_CTL1_S 0
  778. #define TIMPANI_CDAC_CTL1_M 0xFF
  779. #define TIMPANI_CDAC_CTL1_RESERVED_S 6
  780. #define TIMPANI_CDAC_CTL1_RESERVED_M 0xC0
  781. #define TIMPANI_CDAC_CTL1_CDAC_L_OUT_SHORT_EN_S 5
  782. #define TIMPANI_CDAC_CTL1_CDAC_L_OUT_SHORT_EN_M 0x20
  783. #define TIMPANI_CDAC_CTL1_CDAC_L_OUT_SHORT_EN_DISABLE 0x0
  784. #define TIMPANI_CDAC_CTL1_CDAC_L_OUT_SHORT_EN_ENABLE 0x1
  785. #define TIMPANI_CDAC_CTL1_CDAC_R_OUT_SHORT_EN_S 4
  786. #define TIMPANI_CDAC_CTL1_CDAC_R_OUT_SHORT_EN_M 0x10
  787. #define TIMPANI_CDAC_CTL1_CDAC_R_OUT_SHORT_EN_DISABLE 0x0
  788. #define TIMPANI_CDAC_CTL1_CDAC_R_OUT_SHORT_EN_ENABLE 0x1
  789. #define TIMPANI_CDAC_CTL1_CDAC_REF_RESISTOR_VOLT_S 2
  790. #define TIMPANI_CDAC_CTL1_CDAC_REF_RESISTOR_VOLT_M 0xC
  791. #define TIMPANI_CDAC_CTL1_CDAC_REF_RESISTOR_VOLT_V_1_0V 0x0
  792. #define TIMPANI_CDAC_CTL1_CDAC_REF_RESISTOR_VOLT_V_1_025V 0x1
  793. #define TIMPANI_CDAC_CTL1_CDAC_REF_RESISTOR_VOLT_V_1_05V_NORMAL_OP 0x2
  794. #define TIMPANI_CDAC_CTL1_CDAC_REF_RESISTOR_VOLT_V_1_0752V 0x3
  795. #define TIMPANI_CDAC_CTL1_CDAC_SAMP_CAP_RESET_EN_S 1
  796. #define TIMPANI_CDAC_CTL1_CDAC_SAMP_CAP_RESET_EN_M 0x2
  797. #define TIMPANI_CDAC_CTL1_CDAC_SAMP_CAP_RESET_EN_DISABLE 0x0
  798. #define TIMPANI_CDAC_CTL1_CDAC_SAMP_CAP_RESET_EN_ENABLE_NORMAL_OP 0x1
  799. #define TIMPANI_CDAC_CTL1_CDAC_RESET_SOURCE_S 0
  800. #define TIMPANI_CDAC_CTL1_CDAC_RESET_SOURCE_M 0x1
  801. #define TIMPANI_CDAC_CTL1_CDAC_RESET_SOURCE_INTERNAL_NORMAL_OP 0x1
  802. #define TIMPANI_CDAC_CTL1_CDAC_RESET_SOURCE_EXTERNAL_REGISTER_RESET 0x0
  803. /* -- For CDAC_CTL2 */
  804. #define TIMPANI_A_CDAC_CTL2 (0x26)
  805. #define TIMPANI_CDAC_CTL2_RWC "RW"
  806. #define TIMPANI_CDAC_CTL2_POR 0xd0
  807. #define TIMPANI_CDAC_CTL2_S 0
  808. #define TIMPANI_CDAC_CTL2_M 0xFF
  809. #define TIMPANI_CDAC_CTL2_CDAC_OTA_BIAS_S 5
  810. #define TIMPANI_CDAC_CTL2_CDAC_OTA_BIAS_M 0xE0
  811. #define TIMPANI_CDAC_CTL2_CDAC_OTA_BIAS_V_10UA 0x0
  812. #define TIMPANI_CDAC_CTL2_CDAC_OTA_BIAS_V_8_75UA 0x1
  813. #define TIMPANI_CDAC_CTL2_CDAC_OTA_BIAS_V_7_5UA 0x2
  814. #define TIMPANI_CDAC_CTL2_CDAC_OTA_BIAS_V_6_25UA 0x3
  815. #define TIMPANI_CDAC_CTL2_CDAC_OTA_BIAS_V_5UA 0x4
  816. #define TIMPANI_CDAC_CTL2_CDAC_OTA_BIAS_V_3_75UA 0x5
  817. #define TIMPANI_CDAC_CTL2_CDAC_OTA_BIAS_V_2_5UA_NORMAL_OP 0x6
  818. #define TIMPANI_CDAC_CTL2_CDAC_OTA_BIAS_V_1_25UA 0x7
  819. #define TIMPANI_CDAC_CTL2_CDAC_REF_BUFF_OTA_BIAS_S 2
  820. #define TIMPANI_CDAC_CTL2_CDAC_REF_BUFF_OTA_BIAS_M 0x1C
  821. #define TIMPANI_CDAC_CTL2_CDAC_REF_BUFF_OTA_BIAS_V_10UA 0x0
  822. #define TIMPANI_CDAC_CTL2_CDAC_REF_BUFF_OTA_BIAS_V_8_75UA 0x1
  823. #define TIMPANI_CDAC_CTL2_CDAC_REF_BUFF_OTA_BIAS_V_7_5UA 0x2
  824. #define TIMPANI_CDAC_CTL2_CDAC_REF_BUFF_OTA_BIAS_V_6_25UA 0x3
  825. #define TIMPANI_CDAC_CTL2_CDAC_REF_BUFF_OTA_BIAS_V_5UA_NORMAL_OP 0x4
  826. #define TIMPANI_CDAC_CTL2_CDAC_REF_BUFF_OTA_BIAS_V_3_75UA 0x5
  827. #define TIMPANI_CDAC_CTL2_CDAC_REF_BUFF_OTA_BIAS_V_2_5UA 0x6
  828. #define TIMPANI_CDAC_CTL2_CDAC_REF_BUFF_OTA_BIAS_V_1_25UA 0x7
  829. #define TIMPANI_CDAC_CTL2_CDAC_RESET_PULSE_GEN_UPDATE_RATE_S 0
  830. #define TIMPANI_CDAC_CTL2_CDAC_RESET_PULSE_GEN_UPDATE_RATE_M 0x3
  831. #define TIMPANI_CDAC_CTL2_CDAC_RESET_PULSE_GEN_UPDATE_RATE_FS 0x0
  832. #define TIMPANI_CDAC_CTL2_CDAC_RESET_PULSE_GEN_UPDATE_RATE_FS_BY_8 0x1
  833. #define TIMPANI_CDAC_CTL2_CDAC_RESET_PULSE_GEN_UPDATE_RATE_FS_BY_16 0x2
  834. /* -- For IDAC_L_CTL */
  835. #define TIMPANI_A_IDAC_L_CTL (0x28)
  836. #define TIMPANI_IDAC_L_CTL_RWC "RW"
  837. #define TIMPANI_IDAC_L_CTL_POR 0xe
  838. #define TIMPANI_IDAC_L_CTL_S 0
  839. #define TIMPANI_IDAC_L_CTL_M 0xFF
  840. #define TIMPANI_IDAC_L_CTL_IDAC_L_EN_S 7
  841. #define TIMPANI_IDAC_L_CTL_IDAC_L_EN_M 0x80
  842. #define TIMPANI_IDAC_L_CTL_IDAC_L_EN_DISABLE 0x0
  843. #define TIMPANI_IDAC_L_CTL_IDAC_L_EN_ENABLE 0x1
  844. #define TIMPANI_IDAC_L_CTL_IDAC_L_REF_SEL_S 5
  845. #define TIMPANI_IDAC_L_CTL_IDAC_L_REF_SEL_M 0x60
  846. #define TIMPANI_IDAC_L_CTL_IDAC_L_REF_SEL_GROUND 0x0
  847. #define TIMPANI_IDAC_L_CTL_IDAC_L_REF_SEL_IBIAS_X_R_REF 0x1
  848. #define TIMPANI_IDAC_L_CTL_IDAC_L_REF_SEL_BG_VOLTAGE_NORMAL_OP 0x2
  849. #define TIMPANI_IDAC_L_CTL_IDAC_L_REF_SEL_VDD_BY_2 0x3
  850. #define TIMPANI_IDAC_L_CTL_IDAC_L_GAIN_S 3
  851. #define TIMPANI_IDAC_L_CTL_IDAC_L_GAIN_M 0x18
  852. #define TIMPANI_IDAC_L_CTL_IDAC_L_GAIN_NEG_1_5DB 0x0
  853. #define TIMPANI_IDAC_L_CTL_IDAC_L_GAIN_V_0_0DB_NORMAL_OP 0x1
  854. #define TIMPANI_IDAC_L_CTL_IDAC_L_GAIN_POS_1_5DB 0x2
  855. #define TIMPANI_IDAC_L_CTL_IDAC_L_GAIN_POS_3_0DB 0x3
  856. #define TIMPANI_IDAC_L_CTL_IDAC_L_LOW_RESISTANCE_S 2
  857. #define TIMPANI_IDAC_L_CTL_IDAC_L_LOW_RESISTANCE_M 0x4
  858. #define TIMPANI_IDAC_L_CTL_IDAC_L_LOW_RESISTANCE_V_30K 0x0
  859. #define TIMPANI_IDAC_L_CTL_IDAC_L_LOW_RESISTANCE_V_10K_NORMAL_OP 0x1
  860. #define TIMPANI_IDAC_L_CTL_IDAC_L_SYNC_EN_S 1
  861. #define TIMPANI_IDAC_L_CTL_IDAC_L_SYNC_EN_M 0x2
  862. #define TIMPANI_IDAC_L_CTL_IDAC_L_SYNC_EN_ASYNCHRONOUSLY 0x0
  863. #define TIMPANI_IDAC_L_CTL_IDAC_L_SYNC_EN_ENABLE_NORMAL_OP 0x1
  864. #define TIMPANI_IDAC_L_CTL_IDAC_L_REPLICA_BIAS_S 0
  865. #define TIMPANI_IDAC_L_CTL_IDAC_L_REPLICA_BIAS_M 0x1
  866. #define TIMPANI_IDAC_L_CTL_IDAC_L_REPLICA_BIAS_REPLICA_BIAS_NORMAL_OP 0x0
  867. #define TIMPANI_IDAC_L_CTL_IDAC_L_REPLICA_BIAS_SERVO_LOOP_BIAS 0x1
  868. /* -- For IDAC_R_CTL */
  869. #define TIMPANI_A_IDAC_R_CTL (0x29)
  870. #define TIMPANI_IDAC_R_CTL_RWC "RW"
  871. #define TIMPANI_IDAC_R_CTL_POR 0xe
  872. #define TIMPANI_IDAC_R_CTL_S 0
  873. #define TIMPANI_IDAC_R_CTL_M 0xFF
  874. #define TIMPANI_IDAC_R_CTL_IDAC_R_EN_S 7
  875. #define TIMPANI_IDAC_R_CTL_IDAC_R_EN_M 0x80
  876. #define TIMPANI_IDAC_R_CTL_IDAC_R_EN_DISABLED 0x0
  877. #define TIMPANI_IDAC_R_CTL_IDAC_R_EN_ENABLED 0x1
  878. #define TIMPANI_IDAC_R_CTL_IDAC_R_REF_SEL_S 5
  879. #define TIMPANI_IDAC_R_CTL_IDAC_R_REF_SEL_M 0x60
  880. #define TIMPANI_IDAC_R_CTL_IDAC_R_REF_SEL_GROUND 0x0
  881. #define TIMPANI_IDAC_R_CTL_IDAC_R_REF_SEL_IBIAS_X_R_REF 0x1
  882. #define TIMPANI_IDAC_R_CTL_IDAC_R_REF_SEL_BG_VOLTAGE_NORMAL_OP 0x2
  883. #define TIMPANI_IDAC_R_CTL_IDAC_R_REF_SEL_VDD_BY_2 0x3
  884. #define TIMPANI_IDAC_R_CTL_IDAC_R_GAIN_S 3
  885. #define TIMPANI_IDAC_R_CTL_IDAC_R_GAIN_M 0x18
  886. #define TIMPANI_IDAC_R_CTL_IDAC_R_GAIN_NEG_1_5DB 0x0
  887. #define TIMPANI_IDAC_R_CTL_IDAC_R_GAIN_V_0_0DB_NORMAL_OP 0x1
  888. #define TIMPANI_IDAC_R_CTL_IDAC_R_GAIN_POS_1_5DB 0x2
  889. #define TIMPANI_IDAC_R_CTL_IDAC_R_GAIN_POS_3_0DB 0x3
  890. #define TIMPANI_IDAC_R_CTL_IDAC_R_LOW_RESISTANCE_S 2
  891. #define TIMPANI_IDAC_R_CTL_IDAC_R_LOW_RESISTANCE_M 0x4
  892. #define TIMPANI_IDAC_R_CTL_IDAC_R_LOW_RESISTANCE_V_30K 0x0
  893. #define TIMPANI_IDAC_R_CTL_IDAC_R_LOW_RESISTANCE_V_10K_NORMAL_OP 0x1
  894. #define TIMPANI_IDAC_R_CTL_IDAC_R_SYNC_EN_S 1
  895. #define TIMPANI_IDAC_R_CTL_IDAC_R_SYNC_EN_M 0x2
  896. #define TIMPANI_IDAC_R_CTL_IDAC_R_SYNC_EN_ASYNCHRONOUSLY 0x0
  897. #define TIMPANI_IDAC_R_CTL_IDAC_R_SYNC_EN_ENABLE_NORMAL_OP 0x1
  898. #define TIMPANI_IDAC_R_CTL_IDAC_R_REPLICA_BIAS_S 0
  899. #define TIMPANI_IDAC_R_CTL_IDAC_R_REPLICA_BIAS_M 0x1
  900. #define TIMPANI_IDAC_R_CTL_IDAC_R_REPLICA_BIAS_REPLICA_BIAS_NORMAL_OP 0x0
  901. #define TIMPANI_IDAC_R_CTL_IDAC_R_REPLICA_BIAS_SERVO_LOOP_BIAS 0x1
  902. /* -- For PA_MASTER_BIAS */
  903. #define TIMPANI_A_PA_MASTER_BIAS (0x2D)
  904. #define TIMPANI_PA_MASTER_BIAS_RWC "RW"
  905. #define TIMPANI_PA_MASTER_BIAS_POR 0x6f
  906. #define TIMPANI_PA_MASTER_BIAS_S 0
  907. #define TIMPANI_PA_MASTER_BIAS_M 0xFF
  908. #define TIMPANI_PA_MASTER_BIAS_LINE_MASTER_BIAS_CUR_S 5
  909. #define TIMPANI_PA_MASTER_BIAS_LINE_MASTER_BIAS_CUR_M 0xE0
  910. #define TIMPANI_PA_MASTER_BIAS_LINE_MASTER_BIAS_CUR_V_17_5UA 0x0
  911. #define TIMPANI_PA_MASTER_BIAS_LINE_MASTER_BIAS_CUR_V_15_0UA 0x1
  912. #define TIMPANI_PA_MASTER_BIAS_LINE_MASTER_BIAS_CUR_V_12_5UA 0x2
  913. #define TIMPANI_PA_MASTER_BIAS_LINE_MASTER_BIAS_CUR_V_10_0UA 0x3
  914. #define TIMPANI_PA_MASTER_BIAS_LINE_MASTER_BIAS_CUR_V_7_5UA 0x4
  915. #define TIMPANI_PA_MASTER_BIAS_LINE_MASTER_BIAS_CUR_V_5_0UA 0x5
  916. #define TIMPANI_PA_MASTER_BIAS_LINE_MASTER_BIAS_CUR_V_2_5UA 0x6
  917. #define TIMPANI_PA_MASTER_BIAS_LINE_MASTER_BIAS_CUR_V_0_0UA 0x7
  918. #define TIMPANI_PA_MASTER_BIAS_HPH_MASTER_BIAS_CUR_S 2
  919. #define TIMPANI_PA_MASTER_BIAS_HPH_MASTER_BIAS_CUR_M 0x1C
  920. #define TIMPANI_PA_MASTER_BIAS_HPH_MASTER_BIAS_CUR_V_17_5UA 0x0
  921. #define TIMPANI_PA_MASTER_BIAS_HPH_MASTER_BIAS_CUR_V_15_0UA 0x1
  922. #define TIMPANI_PA_MASTER_BIAS_HPH_MASTER_BIAS_CUR_V_12_5UA 0x2
  923. #define TIMPANI_PA_MASTER_BIAS_HPH_MASTER_BIAS_CUR_V_10_0UA 0x3
  924. #define TIMPANI_PA_MASTER_BIAS_HPH_MASTER_BIAS_CUR_V_7_5UA 0x4
  925. #define TIMPANI_PA_MASTER_BIAS_HPH_MASTER_BIAS_CUR_V_5_0UA 0x5
  926. #define TIMPANI_PA_MASTER_BIAS_HPH_MASTER_BIAS_CUR_V_2_5UA 0x6
  927. #define TIMPANI_PA_MASTER_BIAS_HPH_MASTER_BIAS_CUR_V_0_0UA 0x7
  928. #define TIMPANI_PA_MASTER_BIAS_CLASSD_REF_BUF_MASTER_BIAS_CUR_S 0
  929. #define TIMPANI_PA_MASTER_BIAS_CLASSD_REF_BUF_MASTER_BIAS_CUR_M 0x3
  930. #define TIMPANI_PA_MASTER_BIAS_CLASSD_REF_BUF_MASTER_BIAS_CUR_V_6_25UA 0x0
  931. #define TIMPANI_PA_MASTER_BIAS_CLASSD_REF_BUF_MASTER_BIAS_CUR_V_5_0UA 0x1
  932. #define TIMPANI_PA_MASTER_BIAS_CLASSD_REF_BUF_MASTER_BIAS_CUR_V_3_75UA 0x2
  933. #define TIMPANI_PA_MASTER_BIAS_CLASSD_REF_BUF_MASTER_BIAS_CUR_V_2_5UA 0x3
  934. /* -- For PA_CLASSD_BIAS */
  935. #define TIMPANI_A_PA_CLASSD_BIAS (0x2E)
  936. #define TIMPANI_PA_CLASSD_BIAS_RWC "RW"
  937. #define TIMPANI_PA_CLASSD_BIAS_POR 0x55
  938. #define TIMPANI_PA_CLASSD_BIAS_S 0
  939. #define TIMPANI_PA_CLASSD_BIAS_M 0xFF
  940. #define TIMPANI_PA_CLASSD_BIAS_CLASSD_COMP_BIAS_CUR_S 6
  941. #define TIMPANI_PA_CLASSD_BIAS_CLASSD_COMP_BIAS_CUR_M 0xC0
  942. #define TIMPANI_PA_CLASSD_BIAS_CLASSD_COMP_BIAS_CUR_V_6_25UA 0x0
  943. #define TIMPANI_PA_CLASSD_BIAS_CLASSD_COMP_BIAS_CUR_V_5_0UA 0x1
  944. #define TIMPANI_PA_CLASSD_BIAS_CLASSD_COMP_BIAS_CUR_V_3_75UA 0x2
  945. #define TIMPANI_PA_CLASSD_BIAS_CLASSD_COMP_BIAS_CUR_V_2_5UA 0x3
  946. #define TIMPANI_PA_CLASSD_BIAS_CLASSD_OTA1_BIAS_CUR_S 4
  947. #define TIMPANI_PA_CLASSD_BIAS_CLASSD_OTA1_BIAS_CUR_M 0x30
  948. #define TIMPANI_PA_CLASSD_BIAS_CLASSD_OTA1_BIAS_CUR_V_6_25UA 0x0
  949. #define TIMPANI_PA_CLASSD_BIAS_CLASSD_OTA1_BIAS_CUR_V_5_0U 0x1
  950. #define TIMPANI_PA_CLASSD_BIAS_CLASSD_OTA1_BIAS_CUR_V_3_75UA 0x2
  951. #define TIMPANI_PA_CLASSD_BIAS_CLASSD_OTA1_BIAS_CUR_V_2_5UA 0x3
  952. #define TIMPANI_PA_CLASSD_BIAS_CLASSD_OTA2_BIAS_CUR_S 2
  953. #define TIMPANI_PA_CLASSD_BIAS_CLASSD_OTA2_BIAS_CUR_M 0xC
  954. #define TIMPANI_PA_CLASSD_BIAS_CLASSD_OTA2_BIAS_CUR_V_6_25UA 0x0
  955. #define TIMPANI_PA_CLASSD_BIAS_CLASSD_OTA2_BIAS_CUR_V_5_0UA 0x1
  956. #define TIMPANI_PA_CLASSD_BIAS_CLASSD_OTA2_BIAS_CUR_V_3_75UA 0x2
  957. #define TIMPANI_PA_CLASSD_BIAS_CLASSD_OTA2_BIAS_CUR_V_2_5UA 0x3
  958. #define TIMPANI_PA_CLASSD_BIAS_CLASSD_OCP_BIAS_CUR_S 0
  959. #define TIMPANI_PA_CLASSD_BIAS_CLASSD_OCP_BIAS_CUR_M 0x3
  960. #define TIMPANI_PA_CLASSD_BIAS_CLASSD_OCP_BIAS_CUR_V_6_25UA 0x0
  961. #define TIMPANI_PA_CLASSD_BIAS_CLASSD_OCP_BIAS_CUR_V_5_0UA 0x1
  962. #define TIMPANI_PA_CLASSD_BIAS_CLASSD_OCP_BIAS_CUR_V_3_75UA 0x2
  963. #define TIMPANI_PA_CLASSD_BIAS_CLASSD_OCP_BIAS_CUR_V_2_5UA 0x3
  964. /* -- For AUXPGA_CUR */
  965. #define TIMPANI_A_AUXPGA_CUR (0x2F)
  966. #define TIMPANI_AUXPGA_CUR_RWC "RW"
  967. #define TIMPANI_AUXPGA_CUR_POR 0x44
  968. #define TIMPANI_AUXPGA_CUR_S 0
  969. #define TIMPANI_AUXPGA_CUR_M 0xFF
  970. #define TIMPANI_AUXPGA_CUR_AUXPGA_PMOSAB_CUR_S 4
  971. #define TIMPANI_AUXPGA_CUR_AUXPGA_PMOSAB_CUR_M 0xF0
  972. #define TIMPANI_AUXPGA_CUR_AUXPGA_PMOSAB_CUR_V_0UA 0x0
  973. #define TIMPANI_AUXPGA_CUR_AUXPGA_PMOSAB_CUR_V_0_3125UA 0x1
  974. #define TIMPANI_AUXPGA_CUR_AUXPGA_PMOSAB_CUR_V_0_625UA 0x2
  975. #define TIMPANI_AUXPGA_CUR_AUXPGA_PMOSAB_CUR_V_0_9375UA 0x3
  976. #define TIMPANI_AUXPGA_CUR_AUXPGA_PMOSAB_CUR_V_1_25UA 0x4
  977. #define TIMPANI_AUXPGA_CUR_AUXPGA_PMOSAB_CUR_V_1_5625UA 0x5
  978. #define TIMPANI_AUXPGA_CUR_AUXPGA_PMOSAB_CUR_V_1_875UA 0x6
  979. #define TIMPANI_AUXPGA_CUR_AUXPGA_PMOSAB_CUR_V_2_1875UA 0x7
  980. #define TIMPANI_AUXPGA_CUR_AUXPGA_PMOSAB_CUR_V_2_5UA 0x8
  981. #define TIMPANI_AUXPGA_CUR_AUXPGA_PMOSAB_CUR_V_2_8125UA 0x9
  982. #define TIMPANI_AUXPGA_CUR_AUXPGA_PMOSAB_CUR_V_3_125UA 0xA
  983. #define TIMPANI_AUXPGA_CUR_AUXPGA_PMOSAB_CUR_V_3_4375UA 0xB
  984. #define TIMPANI_AUXPGA_CUR_AUXPGA_PMOSAB_CUR_V_3_75UA 0xC
  985. #define TIMPANI_AUXPGA_CUR_AUXPGA_PMOSAB_CUR_V_4_0625UA 0xD
  986. #define TIMPANI_AUXPGA_CUR_AUXPGA_PMOSAB_CUR_V_4_375UA 0xE
  987. #define TIMPANI_AUXPGA_CUR_AUXPGA_PMOSAB_CUR_V_4_6875UA 0xF
  988. #define TIMPANI_AUXPGA_CUR_AUXPGA_NMOSAB_CUR_S 0
  989. #define TIMPANI_AUXPGA_CUR_AUXPGA_NMOSAB_CUR_M 0xF
  990. #define TIMPANI_AUXPGA_CUR_AUXPGA_NMOSAB_CUR_V_0UA 0x0
  991. #define TIMPANI_AUXPGA_CUR_AUXPGA_NMOSAB_CUR_V_0_3125UA 0x1
  992. #define TIMPANI_AUXPGA_CUR_AUXPGA_NMOSAB_CUR_V_0_625UA 0x2
  993. #define TIMPANI_AUXPGA_CUR_AUXPGA_NMOSAB_CUR_V_0_9375UA 0x3
  994. #define TIMPANI_AUXPGA_CUR_AUXPGA_NMOSAB_CUR_V_1_25UA 0x4
  995. #define TIMPANI_AUXPGA_CUR_AUXPGA_NMOSAB_CUR_V_1_5625UA 0x5
  996. #define TIMPANI_AUXPGA_CUR_AUXPGA_NMOSAB_CUR_V_1_875UA 0x6
  997. #define TIMPANI_AUXPGA_CUR_AUXPGA_NMOSAB_CUR_V_2_1875UA 0x7
  998. #define TIMPANI_AUXPGA_CUR_AUXPGA_NMOSAB_CUR_V_2_5UA 0x8
  999. #define TIMPANI_AUXPGA_CUR_AUXPGA_NMOSAB_CUR_V_2_8125UA 0x9
  1000. #define TIMPANI_AUXPGA_CUR_AUXPGA_NMOSAB_CUR_V_3_125UA 0xA
  1001. #define TIMPANI_AUXPGA_CUR_AUXPGA_NMOSAB_CUR_V_3_4375UA 0xB
  1002. #define TIMPANI_AUXPGA_CUR_AUXPGA_NMOSAB_CUR_V_3_75UA 0xC
  1003. #define TIMPANI_AUXPGA_CUR_AUXPGA_NMOSAB_CUR_V_4_0625UA 0xD
  1004. #define TIMPANI_AUXPGA_CUR_AUXPGA_NMOSAB_CUR_V_4_375UA 0xE
  1005. #define TIMPANI_AUXPGA_CUR_AUXPGA_NMOSAB_CUR_V_4_6875UA 0xF
  1006. /* -- For AUXPGA_CM */
  1007. #define TIMPANI_A_AUXPGA_CM (0x30)
  1008. #define TIMPANI_AUXPGA_CM_RWC "RW"
  1009. #define TIMPANI_AUXPGA_CM_POR 0x92
  1010. #define TIMPANI_AUXPGA_CM_S 0
  1011. #define TIMPANI_AUXPGA_CM_M 0xFF
  1012. #define TIMPANI_AUXPGA_CM_AUXPGA_R_CM_DIFF_PAIR_TAIL_CUR_S 5
  1013. #define TIMPANI_AUXPGA_CM_AUXPGA_R_CM_DIFF_PAIR_TAIL_CUR_M 0xE0
  1014. #define TIMPANI_AUXPGA_CM_AUXPGA_R_CM_DIFF_PAIR_TAIL_CUR_V_7_5UA 0x0
  1015. #define TIMPANI_AUXPGA_CM_AUXPGA_R_CM_DIFF_PAIR_TAIL_CUR_V_7_925UA 0x1
  1016. #define TIMPANI_AUXPGA_CM_AUXPGA_R_CM_DIFF_PAIR_TAIL_CUR_V_8_75UA 0x2
  1017. #define TIMPANI_AUXPGA_CM_AUXPGA_R_CM_DIFF_PAIR_TAIL_CUR_V_9_375UA 0x3
  1018. #define TIMPANI_AUXPGA_CM_AUXPGA_R_CM_DIFF_PAIR_TAIL_CUR_V_10UA 0x4
  1019. #define TIMPANI_AUXPGA_CM_AUXPGA_R_CM_DIFF_PAIR_TAIL_CUR_V_10_625UA 0x5
  1020. #define TIMPANI_AUXPGA_CM_AUXPGA_R_CM_DIFF_PAIR_TAIL_CUR_V_11_25UA 0x6
  1021. #define TIMPANI_AUXPGA_CM_AUXPGA_R_CM_DIFF_PAIR_TAIL_CUR_V_11_875UA 0x7
  1022. #define TIMPANI_AUXPGA_CM_AUXPGA_L_CM_DIFF_PAIR_TAIL_CUR_S 2
  1023. #define TIMPANI_AUXPGA_CM_AUXPGA_L_CM_DIFF_PAIR_TAIL_CUR_M 0x1C
  1024. #define TIMPANI_AUXPGA_CM_AUXPGA_L_CM_DIFF_PAIR_TAIL_CUR_V_7_5UA 0x0
  1025. #define TIMPANI_AUXPGA_CM_AUXPGA_L_CM_DIFF_PAIR_TAIL_CUR_V_7_925UA 0x1
  1026. #define TIMPANI_AUXPGA_CM_AUXPGA_L_CM_DIFF_PAIR_TAIL_CUR_V_8_75UA 0x2
  1027. #define TIMPANI_AUXPGA_CM_AUXPGA_L_CM_DIFF_PAIR_TAIL_CUR_V_9_375UA 0x3
  1028. #define TIMPANI_AUXPGA_CM_AUXPGA_L_CM_DIFF_PAIR_TAIL_CUR_V_10UA 0x4
  1029. #define TIMPANI_AUXPGA_CM_AUXPGA_L_CM_DIFF_PAIR_TAIL_CUR_V_10_625UA 0x5
  1030. #define TIMPANI_AUXPGA_CM_AUXPGA_L_CM_DIFF_PAIR_TAIL_CUR_V_11_25UA 0x6
  1031. #define TIMPANI_AUXPGA_CM_AUXPGA_L_CM_DIFF_PAIR_TAIL_CUR_V_11_875UA 0x7
  1032. #define TIMPANI_AUXPGA_CM_AUXPGA_R2R_CM_S 1
  1033. #define TIMPANI_AUXPGA_CM_AUXPGA_R2R_CM_M 0x2
  1034. #define TIMPANI_AUXPGA_CM_AUXPGA_R2R_CM_VCMI_TO_R2R_CM 0x1
  1035. #define TIMPANI_AUXPGA_CM_AUXPGA_R2R_CM_R2R_CM_FLOATING 0x0
  1036. #define TIMPANI_AUXPGA_CM_AUXPGA_VCM_REF_GEN_S 0
  1037. #define TIMPANI_AUXPGA_CM_AUXPGA_VCM_REF_GEN_M 0x1
  1038. #define TIMPANI_AUXPGA_CM_AUXPGA_VCM_REF_GEN_GEN_VCM_LOCALLY 0x1
  1039. #define TIMPANI_AUXPGA_CM_AUXPGA_VCM_REF_GEN_BG_VCM 0x0
  1040. /* -- For PA_HPH_EARPA_MSTB_EN */
  1041. #define TIMPANI_A_PA_HPH_EARPA_MSTB_EN (0x31)
  1042. #define TIMPANI_PA_HPH_EARPA_MSTB_EN_RWC "RW"
  1043. #define TIMPANI_PA_HPH_EARPA_MSTB_EN_POR 0x4
  1044. #define TIMPANI_PA_HPH_EARPA_MSTB_EN_S 0
  1045. #define TIMPANI_PA_HPH_EARPA_MSTB_EN_M 0xFF
  1046. #define TIMPANI_PA_HPH_EARPA_MSTB_EN_HPH_L_EN_S 7
  1047. #define TIMPANI_PA_HPH_EARPA_MSTB_EN_HPH_L_EN_M 0x80
  1048. #define TIMPANI_PA_HPH_EARPA_MSTB_EN_HPH_L_EN_ENABLE 0x1
  1049. #define TIMPANI_PA_HPH_EARPA_MSTB_EN_HPH_L_EN_DISABLE 0x0
  1050. #define TIMPANI_PA_HPH_EARPA_MSTB_EN_HPH_L_BIAS_EN_S 6
  1051. #define TIMPANI_PA_HPH_EARPA_MSTB_EN_HPH_L_BIAS_EN_M 0x40
  1052. #define TIMPANI_PA_HPH_EARPA_MSTB_EN_HPH_L_BIAS_EN_ENABLE 0x1
  1053. #define TIMPANI_PA_HPH_EARPA_MSTB_EN_HPH_L_BIAS_EN_DISABLE 0x0
  1054. #define TIMPANI_PA_HPH_EARPA_MSTB_EN_HPH_R_EN_S 5
  1055. #define TIMPANI_PA_HPH_EARPA_MSTB_EN_HPH_R_EN_M 0x20
  1056. #define TIMPANI_PA_HPH_EARPA_MSTB_EN_HPH_R_EN_ENABLE 0x1
  1057. #define TIMPANI_PA_HPH_EARPA_MSTB_EN_HPH_R_EN_DISABLE 0x0
  1058. #define TIMPANI_PA_HPH_EARPA_MSTB_EN_HPH_R_BIAS_EN_S 4
  1059. #define TIMPANI_PA_HPH_EARPA_MSTB_EN_HPH_R_BIAS_EN_M 0x10
  1060. #define TIMPANI_PA_HPH_EARPA_MSTB_EN_HPH_R_BIAS_EN_ENABLE 0x1
  1061. #define TIMPANI_PA_HPH_EARPA_MSTB_EN_HPH_R_BIAS_EN_DISABLE 0x0
  1062. #define TIMPANI_PA_HPH_EARPA_MSTB_EN_HPH_VCM_BUFFER_EN_S 3
  1063. #define TIMPANI_PA_HPH_EARPA_MSTB_EN_HPH_VCM_BUFFER_EN_M 0x8
  1064. #define TIMPANI_PA_HPH_EARPA_MSTB_EN_HPH_VCM_BUFFER_EN_ENABLE 0x1
  1065. #define TIMPANI_PA_HPH_EARPA_MSTB_EN_HPH_VCM_BUFFER_EN_DISABLE 0x0
  1066. #define TIMPANI_PA_HPH_EARPA_MSTB_EN_HPH_CAPLESS_MODE_S 2
  1067. #define TIMPANI_PA_HPH_EARPA_MSTB_EN_HPH_CAPLESS_MODE_M 0x4
  1068. #define TIMPANI_PA_HPH_EARPA_MSTB_EN_HPH_CAPLESS_MODE_CAPLESS 0x1
  1069. #define TIMPANI_PA_HPH_EARPA_MSTB_EN_HPH_CAPLESS_MODE_LEGACY 0x0
  1070. #define TIMPANI_PA_HPH_EARPA_MSTB_EN_EARPA_EN_S 1
  1071. #define TIMPANI_PA_HPH_EARPA_MSTB_EN_EARPA_EN_M 0x2
  1072. #define TIMPANI_PA_HPH_EARPA_MSTB_EN_EARPA_EN_ENABLE 0x1
  1073. #define TIMPANI_PA_HPH_EARPA_MSTB_EN_EARPA_EN_DISABLE 0x0
  1074. #define TIMPANI_PA_HPH_EARPA_MSTB_EN_PA_MASTER_BIAS_EN_S 0
  1075. #define TIMPANI_PA_HPH_EARPA_MSTB_EN_PA_MASTER_BIAS_EN_M 0x1
  1076. #define TIMPANI_PA_HPH_EARPA_MSTB_EN_PA_MASTER_BIAS_EN_ENABLE 0x1
  1077. #define TIMPANI_PA_HPH_EARPA_MSTB_EN_PA_MASTER_BIAS_EN_DISABLE 0x0
  1078. /* -- For PA_LINE_AUXO_EN */
  1079. #define TIMPANI_A_PA_LINE_AUXO_EN (0x32)
  1080. #define TIMPANI_PA_LINE_AUXO_EN_RWC "RW"
  1081. #define TIMPANI_PA_LINE_AUXO_EN_POR 0
  1082. #define TIMPANI_PA_LINE_AUXO_EN_S 0
  1083. #define TIMPANI_PA_LINE_AUXO_EN_M 0xFF
  1084. #define TIMPANI_PA_LINE_AUXO_EN_LINE_L_EN_S 7
  1085. #define TIMPANI_PA_LINE_AUXO_EN_LINE_L_EN_M 0x80
  1086. #define TIMPANI_PA_LINE_AUXO_EN_LINE_L_EN_ENABLE 0x1
  1087. #define TIMPANI_PA_LINE_AUXO_EN_LINE_L_EN_DISABLE 0x0
  1088. #define TIMPANI_PA_LINE_AUXO_EN_LINE_L_BIAS_EN_S 6
  1089. #define TIMPANI_PA_LINE_AUXO_EN_LINE_L_BIAS_EN_M 0x40
  1090. #define TIMPANI_PA_LINE_AUXO_EN_LINE_L_BIAS_EN_ENABLE 0x1
  1091. #define TIMPANI_PA_LINE_AUXO_EN_LINE_L_BIAS_EN_DISABLE 0x0
  1092. #define TIMPANI_PA_LINE_AUXO_EN_LINE_R_EN_S 5
  1093. #define TIMPANI_PA_LINE_AUXO_EN_LINE_R_EN_M 0x20
  1094. #define TIMPANI_PA_LINE_AUXO_EN_LINE_R_EN_ENABLE 0x1
  1095. #define TIMPANI_PA_LINE_AUXO_EN_LINE_R_EN_DISABLE 0x0
  1096. #define TIMPANI_PA_LINE_AUXO_EN_LINE_R_BIAS_EN_S 4
  1097. #define TIMPANI_PA_LINE_AUXO_EN_LINE_R_BIAS_EN_M 0x10
  1098. #define TIMPANI_PA_LINE_AUXO_EN_LINE_R_BIAS_EN_ENABLE 0x1
  1099. #define TIMPANI_PA_LINE_AUXO_EN_LINE_R_BIAS_EN_DISABLE 0x0
  1100. #define TIMPANI_PA_LINE_AUXO_EN_LINE_VCM_BUFFER_EN_S 3
  1101. #define TIMPANI_PA_LINE_AUXO_EN_LINE_VCM_BUFFER_EN_M 0x8
  1102. #define TIMPANI_PA_LINE_AUXO_EN_LINE_VCM_BUFFER_EN_ENABLE 0x1
  1103. #define TIMPANI_PA_LINE_AUXO_EN_LINE_VCM_BUFFER_EN_DISABLE 0x0
  1104. #define TIMPANI_PA_LINE_AUXO_EN_AUXOUT_EN_S 2
  1105. #define TIMPANI_PA_LINE_AUXO_EN_AUXOUT_EN_M 0x4
  1106. #define TIMPANI_PA_LINE_AUXO_EN_AUXOUT_EN_ENABLE 0x1
  1107. #define TIMPANI_PA_LINE_AUXO_EN_AUXOUT_EN_DISABLE 0x0
  1108. #define TIMPANI_PA_LINE_AUXO_EN_AUXOUT_BIAS_EN_S 1
  1109. #define TIMPANI_PA_LINE_AUXO_EN_AUXOUT_BIAS_EN_M 0x2
  1110. #define TIMPANI_PA_LINE_AUXO_EN_AUXOUT_BIAS_EN_ENABLE 0x1
  1111. #define TIMPANI_PA_LINE_AUXO_EN_AUXOUT_BIAS_EN_DISABLE 0x0
  1112. #define TIMPANI_PA_LINE_AUXO_EN_AUXOUT_VCM_BUFFER_EN_S 0
  1113. #define TIMPANI_PA_LINE_AUXO_EN_AUXOUT_VCM_BUFFER_EN_M 0x1
  1114. #define TIMPANI_PA_LINE_AUXO_EN_AUXOUT_VCM_BUFFER_EN_ENABLE 0x1
  1115. #define TIMPANI_PA_LINE_AUXO_EN_AUXOUT_VCM_BUFFER_EN_DISABLE 0x0
  1116. /* -- For PA_CLASSD_AUXPGA_EN */
  1117. #define TIMPANI_A_PA_CLASSD_AUXPGA_EN (0x33)
  1118. #define TIMPANI_PA_CLASSD_AUXPGA_EN_RWC "RW"
  1119. #define TIMPANI_PA_CLASSD_AUXPGA_EN_POR 0
  1120. #define TIMPANI_PA_CLASSD_AUXPGA_EN_S 0
  1121. #define TIMPANI_PA_CLASSD_AUXPGA_EN_M 0xFF
  1122. #define TIMPANI_PA_CLASSD_AUXPGA_EN_AUXPGA_L_MUTE_S 7
  1123. #define TIMPANI_PA_CLASSD_AUXPGA_EN_AUXPGA_L_MUTE_M 0x80
  1124. #define TIMPANI_PA_CLASSD_AUXPGA_EN_AUXPGA_L_MUTE_MUTE 0x1
  1125. #define TIMPANI_PA_CLASSD_AUXPGA_EN_AUXPGA_L_MUTE_UNMUTE 0x0
  1126. #define TIMPANI_PA_CLASSD_AUXPGA_EN_AUXPGA_R_MUTE_S 6
  1127. #define TIMPANI_PA_CLASSD_AUXPGA_EN_AUXPGA_R_MUTE_M 0x40
  1128. #define TIMPANI_PA_CLASSD_AUXPGA_EN_AUXPGA_R_MUTE_MUTE 0x1
  1129. #define TIMPANI_PA_CLASSD_AUXPGA_EN_AUXPGA_R_MUTE_UNMUTE 0x0
  1130. #define TIMPANI_PA_CLASSD_AUXPGA_EN_AUXPGA_L_EN_S 5
  1131. #define TIMPANI_PA_CLASSD_AUXPGA_EN_AUXPGA_L_EN_M 0x20
  1132. #define TIMPANI_PA_CLASSD_AUXPGA_EN_AUXPGA_L_EN_DISABLE 0x0
  1133. #define TIMPANI_PA_CLASSD_AUXPGA_EN_AUXPGA_L_EN_ENABLE 0x1
  1134. #define TIMPANI_PA_CLASSD_AUXPGA_EN_AUXPGA_R_EN_S 4
  1135. #define TIMPANI_PA_CLASSD_AUXPGA_EN_AUXPGA_R_EN_M 0x10
  1136. #define TIMPANI_PA_CLASSD_AUXPGA_EN_AUXPGA_R_EN_DISABLE 0x0
  1137. #define TIMPANI_PA_CLASSD_AUXPGA_EN_AUXPGA_R_EN_ENABLE 0x1
  1138. #define TIMPANI_PA_CLASSD_AUXPGA_EN_CLASSD_L_REF_EN_S 3
  1139. #define TIMPANI_PA_CLASSD_AUXPGA_EN_CLASSD_L_REF_EN_M 0x8
  1140. #define TIMPANI_PA_CLASSD_AUXPGA_EN_CLASSD_L_REF_EN_DISABLE 0x0
  1141. #define TIMPANI_PA_CLASSD_AUXPGA_EN_CLASSD_L_REF_EN_ENABLE 0x1
  1142. #define TIMPANI_PA_CLASSD_AUXPGA_EN_CLASSD_L_EN_S 2
  1143. #define TIMPANI_PA_CLASSD_AUXPGA_EN_CLASSD_L_EN_M 0x4
  1144. #define TIMPANI_PA_CLASSD_AUXPGA_EN_CLASSD_L_EN_DISABLE 0x0
  1145. #define TIMPANI_PA_CLASSD_AUXPGA_EN_CLASSD_L_EN_ENABLE 0x1
  1146. #define TIMPANI_PA_CLASSD_AUXPGA_EN_CLASSD_R_REF_EN_S 1
  1147. #define TIMPANI_PA_CLASSD_AUXPGA_EN_CLASSD_R_REF_EN_M 0x2
  1148. #define TIMPANI_PA_CLASSD_AUXPGA_EN_CLASSD_R_REF_EN_DISABLE 0x0
  1149. #define TIMPANI_PA_CLASSD_AUXPGA_EN_CLASSD_R_REF_EN_ENABLE 0x1
  1150. #define TIMPANI_PA_CLASSD_AUXPGA_EN_CLASSD_R_EN_S 0
  1151. #define TIMPANI_PA_CLASSD_AUXPGA_EN_CLASSD_R_EN_M 0x1
  1152. #define TIMPANI_PA_CLASSD_AUXPGA_EN_CLASSD_R_EN_DISABLE 0x0
  1153. #define TIMPANI_PA_CLASSD_AUXPGA_EN_CLASSD_R_EN_ENABLE 0x1
  1154. /* -- For PA_LINE_L_GAIN */
  1155. #define TIMPANI_A_PA_LINE_L_GAIN (0x34)
  1156. #define TIMPANI_PA_LINE_L_GAIN_RWC "RW"
  1157. #define TIMPANI_PA_LINE_L_GAIN_POR 0xac
  1158. #define TIMPANI_PA_LINE_L_GAIN_S 0
  1159. #define TIMPANI_PA_LINE_L_GAIN_M 0xFF
  1160. #define TIMPANI_PA_LINE_L_GAIN_LINE_L_GAIN_S 2
  1161. #define TIMPANI_PA_LINE_L_GAIN_LINE_L_GAIN_M 0xFC
  1162. #define TIMPANI_PA_LINE_L_GAIN_LINE_L_GAIN_POS_1_5 0x0
  1163. #define TIMPANI_PA_LINE_L_GAIN_LINE_L_GAIN_POS_0_0 0x1
  1164. #define TIMPANI_PA_LINE_L_GAIN_LINE_L_GAIN_NEG_1_5 0x2
  1165. #define TIMPANI_PA_LINE_L_GAIN_LINE_L_GAIN_NEG_3_0 0x3
  1166. #define TIMPANI_PA_LINE_L_GAIN_LINE_L_GAIN_NEG_4_5 0x4
  1167. #define TIMPANI_PA_LINE_L_GAIN_LINE_L_GAIN_NEG_6_0 0x5
  1168. #define TIMPANI_PA_LINE_L_GAIN_LINE_L_GAIN_NEG_7_5 0x6
  1169. #define TIMPANI_PA_LINE_L_GAIN_LINE_L_GAIN_NEG_9_0 0x7
  1170. #define TIMPANI_PA_LINE_L_GAIN_LINE_L_GAIN_NEG_10_5 0x8
  1171. #define TIMPANI_PA_LINE_L_GAIN_LINE_L_GAIN_NEG_12_0 0x9
  1172. #define TIMPANI_PA_LINE_L_GAIN_LINE_L_GAIN_NEG_13_5 0xA
  1173. #define TIMPANI_PA_LINE_L_GAIN_LINE_L_GAIN_NEG_15_0 0xB
  1174. #define TIMPANI_PA_LINE_L_GAIN_LINE_L_GAIN_NEG_16_5 0xC
  1175. #define TIMPANI_PA_LINE_L_GAIN_LINE_L_GAIN_NEG_18_0 0xD
  1176. #define TIMPANI_PA_LINE_L_GAIN_LINE_L_GAIN_NEG_19_5 0xE
  1177. #define TIMPANI_PA_LINE_L_GAIN_LINE_L_GAIN_NEG_21_0 0xF
  1178. #define TIMPANI_PA_LINE_L_GAIN_LINE_L_GAIN_NEG_22_5 0x10
  1179. #define TIMPANI_PA_LINE_L_GAIN_LINE_L_GAIN_NEG_24_0 0x11
  1180. #define TIMPANI_PA_LINE_L_GAIN_LINE_L_GAIN_NEG_25_5 0x12
  1181. #define TIMPANI_PA_LINE_L_GAIN_LINE_L_GAIN_NEG_27_0 0x13
  1182. #define TIMPANI_PA_LINE_L_GAIN_LINE_L_GAIN_NEG_28_5 0x14
  1183. #define TIMPANI_PA_LINE_L_GAIN_LINE_L_GAIN_NEG_30_0 0x15
  1184. #define TIMPANI_PA_LINE_L_GAIN_LINE_L_GAIN_NEG_31_5 0x16
  1185. #define TIMPANI_PA_LINE_L_GAIN_LINE_L_GAIN_NEG_33_0 0x17
  1186. #define TIMPANI_PA_LINE_L_GAIN_LINE_L_GAIN_NEG_34_5 0x18
  1187. #define TIMPANI_PA_LINE_L_GAIN_LINE_L_GAIN_NEG_36_0 0x19
  1188. #define TIMPANI_PA_LINE_L_GAIN_LINE_L_GAIN_NEG_37_5 0x1A
  1189. #define TIMPANI_PA_LINE_L_GAIN_LINE_L_GAIN_NEG_39_0 0x1B
  1190. #define TIMPANI_PA_LINE_L_GAIN_LINE_L_GAIN_NEG_40_5 0x1C
  1191. #define TIMPANI_PA_LINE_L_GAIN_LINE_L_GAIN_NEG_42_0 0x1D
  1192. #define TIMPANI_PA_LINE_L_GAIN_LINE_L_GAIN_NEG_43_5 0x1E
  1193. #define TIMPANI_PA_LINE_L_GAIN_LINE_L_GAIN_NEG_45_0 0x1F
  1194. #define TIMPANI_PA_LINE_L_GAIN_LINE_L_GAIN_NEG_46_5 0x20
  1195. #define TIMPANI_PA_LINE_L_GAIN_LINE_L_GAIN_NEG_48_0 0x21
  1196. #define TIMPANI_PA_LINE_L_GAIN_LINE_L_GAIN_NEG_49_5 0x22
  1197. #define TIMPANI_PA_LINE_L_GAIN_LINE_L_GAIN_NEG_51_0 0x23
  1198. #define TIMPANI_PA_LINE_L_GAIN_LINE_L_GAIN_NEG_52_5 0x24
  1199. #define TIMPANI_PA_LINE_L_GAIN_LINE_L_GAIN_NEG_54_0 0x25
  1200. #define TIMPANI_PA_LINE_L_GAIN_LINE_L_GAIN_NEG_55_5 0x26
  1201. #define TIMPANI_PA_LINE_L_GAIN_LINE_L_GAIN_NEG_57_0 0x27
  1202. #define TIMPANI_PA_LINE_L_GAIN_LINE_L_GAIN_NEG_58_5 0x28
  1203. #define TIMPANI_PA_LINE_L_GAIN_LINE_L_GAIN_NEG_60_0 0x29
  1204. #define TIMPANI_PA_LINE_L_GAIN_LINE_L_GAIN_NEG_61_5 0x2A
  1205. #define TIMPANI_PA_LINE_L_GAIN_LINE_L_GAIN_NEG_63_0 0x2B
  1206. #define TIMPANI_PA_LINE_L_GAIN_RESERVED_S 0
  1207. #define TIMPANI_PA_LINE_L_GAIN_RESERVED_M 0x3
  1208. /* -- For PA_LINE_R_GAIN */
  1209. #define TIMPANI_A_PA_LINE_R_GAIN (0x35)
  1210. #define TIMPANI_PA_LINE_R_GAIN_RWC "RW"
  1211. #define TIMPANI_PA_LINE_R_GAIN_POR 0xac
  1212. #define TIMPANI_PA_LINE_R_GAIN_S 0
  1213. #define TIMPANI_PA_LINE_R_GAIN_M 0xFF
  1214. #define TIMPANI_PA_LINE_R_GAIN_LINE_R_GAIN_S 2
  1215. #define TIMPANI_PA_LINE_R_GAIN_LINE_R_GAIN_M 0xFC
  1216. #define TIMPANI_PA_LINE_R_GAIN_LINE_R_GAIN_POS_1_5 0x0
  1217. #define TIMPANI_PA_LINE_R_GAIN_LINE_R_GAIN_POS_0_0 0x1
  1218. #define TIMPANI_PA_LINE_R_GAIN_LINE_R_GAIN_NEG_1_5 0x2
  1219. #define TIMPANI_PA_LINE_R_GAIN_LINE_R_GAIN_NEG_3_0 0x3
  1220. #define TIMPANI_PA_LINE_R_GAIN_LINE_R_GAIN_NEG_4_5 0x4
  1221. #define TIMPANI_PA_LINE_R_GAIN_LINE_R_GAIN_NEG_6_0 0x5
  1222. #define TIMPANI_PA_LINE_R_GAIN_LINE_R_GAIN_NEG_7_5 0x6
  1223. #define TIMPANI_PA_LINE_R_GAIN_LINE_R_GAIN_NEG_9_0 0x7
  1224. #define TIMPANI_PA_LINE_R_GAIN_LINE_R_GAIN_NEG_10_5 0x8
  1225. #define TIMPANI_PA_LINE_R_GAIN_LINE_R_GAIN_NEG_12_0 0x9
  1226. #define TIMPANI_PA_LINE_R_GAIN_LINE_R_GAIN_NEG_13_5 0xA
  1227. #define TIMPANI_PA_LINE_R_GAIN_LINE_R_GAIN_NEG_15_0 0xB
  1228. #define TIMPANI_PA_LINE_R_GAIN_LINE_R_GAIN_NEG_16_5 0xC
  1229. #define TIMPANI_PA_LINE_R_GAIN_LINE_R_GAIN_NEG_18_0 0xD
  1230. #define TIMPANI_PA_LINE_R_GAIN_LINE_R_GAIN_NEG_19_5 0xE
  1231. #define TIMPANI_PA_LINE_R_GAIN_LINE_R_GAIN_NEG_21_0 0xF
  1232. #define TIMPANI_PA_LINE_R_GAIN_LINE_R_GAIN_NEG_22_5 0x10
  1233. #define TIMPANI_PA_LINE_R_GAIN_LINE_R_GAIN_NEG_24_0 0x11
  1234. #define TIMPANI_PA_LINE_R_GAIN_LINE_R_GAIN_NEG_25_5 0x12
  1235. #define TIMPANI_PA_LINE_R_GAIN_LINE_R_GAIN_NEG_27_0 0x13
  1236. #define TIMPANI_PA_LINE_R_GAIN_LINE_R_GAIN_NEG_28_5 0x14
  1237. #define TIMPANI_PA_LINE_R_GAIN_LINE_R_GAIN_NEG_30_0 0x15
  1238. #define TIMPANI_PA_LINE_R_GAIN_LINE_R_GAIN_NEG_31_5 0x16
  1239. #define TIMPANI_PA_LINE_R_GAIN_LINE_R_GAIN_NEG_33_0 0x17
  1240. #define TIMPANI_PA_LINE_R_GAIN_LINE_R_GAIN_NEG_34_5 0x18
  1241. #define TIMPANI_PA_LINE_R_GAIN_LINE_R_GAIN_NEG_36_0 0x19
  1242. #define TIMPANI_PA_LINE_R_GAIN_LINE_R_GAIN_NEG_37_5 0x1A
  1243. #define TIMPANI_PA_LINE_R_GAIN_LINE_R_GAIN_NEG_39_0 0x1B
  1244. #define TIMPANI_PA_LINE_R_GAIN_LINE_R_GAIN_NEG_40_5 0x1C
  1245. #define TIMPANI_PA_LINE_R_GAIN_LINE_R_GAIN_NEG_42_0 0x1D
  1246. #define TIMPANI_PA_LINE_R_GAIN_LINE_R_GAIN_NEG_43_5 0x1E
  1247. #define TIMPANI_PA_LINE_R_GAIN_LINE_R_GAIN_NEG_45_0 0x1F
  1248. #define TIMPANI_PA_LINE_R_GAIN_LINE_R_GAIN_NEG_46_5 0x20
  1249. #define TIMPANI_PA_LINE_R_GAIN_LINE_R_GAIN_NEG_48_0 0x21
  1250. #define TIMPANI_PA_LINE_R_GAIN_LINE_R_GAIN_NEG_49_5 0x22
  1251. #define TIMPANI_PA_LINE_R_GAIN_LINE_R_GAIN_NEG_51_0 0x23
  1252. #define TIMPANI_PA_LINE_R_GAIN_LINE_R_GAIN_NEG_52_5 0x24
  1253. #define TIMPANI_PA_LINE_R_GAIN_LINE_R_GAIN_NEG_54_0 0x25
  1254. #define TIMPANI_PA_LINE_R_GAIN_LINE_R_GAIN_NEG_55_5 0x26
  1255. #define TIMPANI_PA_LINE_R_GAIN_LINE_R_GAIN_NEG_57_0 0x27
  1256. #define TIMPANI_PA_LINE_R_GAIN_LINE_R_GAIN_NEG_58_5 0x28
  1257. #define TIMPANI_PA_LINE_R_GAIN_LINE_R_GAIN_NEG_60_0 0x29
  1258. #define TIMPANI_PA_LINE_R_GAIN_LINE_R_GAIN_NEG_61_5 0x2A
  1259. #define TIMPANI_PA_LINE_R_GAIN_LINE_R_GAIN_NEG_63_0 0x2B
  1260. #define TIMPANI_PA_LINE_R_GAIN_RESERVED_S 0
  1261. #define TIMPANI_PA_LINE_R_GAIN_RESERVED_M 0x3
  1262. /* -- For PA_HPH_L_GAIN */
  1263. #define TIMPANI_A_PA_HPH_L_GAIN (0x36)
  1264. #define TIMPANI_PA_HPH_L_GAIN_RWC "RW"
  1265. #define TIMPANI_PA_HPH_L_GAIN_POR 0xae
  1266. #define TIMPANI_PA_HPH_L_GAIN_S 0
  1267. #define TIMPANI_PA_HPH_L_GAIN_M 0xFF
  1268. #define TIMPANI_PA_HPH_L_GAIN_HPH_L_GAIN_S 2
  1269. #define TIMPANI_PA_HPH_L_GAIN_HPH_L_GAIN_M 0xFC
  1270. #define TIMPANI_PA_HPH_L_GAIN_HPH_L_GAIN_POS_1_5 0x0
  1271. #define TIMPANI_PA_HPH_L_GAIN_HPH_L_GAIN_POS_0_0 0x1
  1272. #define TIMPANI_PA_HPH_L_GAIN_HPH_L_GAIN_NEG_1_5 0x2
  1273. #define TIMPANI_PA_HPH_L_GAIN_HPH_L_GAIN_NEG_3_0 0x3
  1274. #define TIMPANI_PA_HPH_L_GAIN_HPH_L_GAIN_NEG_4_5 0x4
  1275. #define TIMPANI_PA_HPH_L_GAIN_HPH_L_GAIN_NEG_6_0 0x5
  1276. #define TIMPANI_PA_HPH_L_GAIN_HPH_L_GAIN_NEG_7_5 0x6
  1277. #define TIMPANI_PA_HPH_L_GAIN_HPH_L_GAIN_NEG_9_0 0x7
  1278. #define TIMPANI_PA_HPH_L_GAIN_HPH_L_GAIN_NEG_10_5 0x8
  1279. #define TIMPANI_PA_HPH_L_GAIN_HPH_L_GAIN_NEG_12_0 0x9
  1280. #define TIMPANI_PA_HPH_L_GAIN_HPH_L_GAIN_NEG_13_5 0xA
  1281. #define TIMPANI_PA_HPH_L_GAIN_HPH_L_GAIN_NEG_15_0 0xB
  1282. #define TIMPANI_PA_HPH_L_GAIN_HPH_L_GAIN_NEG_16_5 0xC
  1283. #define TIMPANI_PA_HPH_L_GAIN_HPH_L_GAIN_NEG_18_0 0xD
  1284. #define TIMPANI_PA_HPH_L_GAIN_HPH_L_GAIN_NEG_19_5 0xE
  1285. #define TIMPANI_PA_HPH_L_GAIN_HPH_L_GAIN_NEG_21_0 0xF
  1286. #define TIMPANI_PA_HPH_L_GAIN_HPH_L_GAIN_NEG_22_5 0x10
  1287. #define TIMPANI_PA_HPH_L_GAIN_HPH_L_GAIN_NEG_24_0 0x11
  1288. #define TIMPANI_PA_HPH_L_GAIN_HPH_L_GAIN_NEG_25_5 0x12
  1289. #define TIMPANI_PA_HPH_L_GAIN_HPH_L_GAIN_NEG_27_0 0x13
  1290. #define TIMPANI_PA_HPH_L_GAIN_HPH_L_GAIN_NEG_28_5 0x14
  1291. #define TIMPANI_PA_HPH_L_GAIN_HPH_L_GAIN_NEG_30_0 0x15
  1292. #define TIMPANI_PA_HPH_L_GAIN_HPH_L_GAIN_NEG_31_5 0x16
  1293. #define TIMPANI_PA_HPH_L_GAIN_HPH_L_GAIN_NEG_33_0 0x17
  1294. #define TIMPANI_PA_HPH_L_GAIN_HPH_L_GAIN_NEG_34_5 0x18
  1295. #define TIMPANI_PA_HPH_L_GAIN_HPH_L_GAIN_NEG_36_0 0x19
  1296. #define TIMPANI_PA_HPH_L_GAIN_HPH_L_GAIN_NEG_37_5 0x1A
  1297. #define TIMPANI_PA_HPH_L_GAIN_HPH_L_GAIN_NEG_39_0 0x1B
  1298. #define TIMPANI_PA_HPH_L_GAIN_HPH_L_GAIN_NEG_40_5 0x1C
  1299. #define TIMPANI_PA_HPH_L_GAIN_HPH_L_GAIN_NEG_42_0 0x1D
  1300. #define TIMPANI_PA_HPH_L_GAIN_HPH_L_GAIN_NEG_43_5 0x1E
  1301. #define TIMPANI_PA_HPH_L_GAIN_HPH_L_GAIN_NEG_45_0 0x1F
  1302. #define TIMPANI_PA_HPH_L_GAIN_HPH_L_GAIN_NEG_46_5 0x20
  1303. #define TIMPANI_PA_HPH_L_GAIN_HPH_L_GAIN_NEG_48_0 0x21
  1304. #define TIMPANI_PA_HPH_L_GAIN_HPH_L_GAIN_NEG_49_5 0x22
  1305. #define TIMPANI_PA_HPH_L_GAIN_HPH_L_GAIN_NEG_51_0 0x23
  1306. #define TIMPANI_PA_HPH_L_GAIN_HPH_L_GAIN_NEG_52_5 0x24
  1307. #define TIMPANI_PA_HPH_L_GAIN_HPH_L_GAIN_NEG_54_0 0x25
  1308. #define TIMPANI_PA_HPH_L_GAIN_HPH_L_GAIN_NEG_55_5 0x26
  1309. #define TIMPANI_PA_HPH_L_GAIN_HPH_L_GAIN_NEG_57_0 0x27
  1310. #define TIMPANI_PA_HPH_L_GAIN_HPH_L_GAIN_NEG_58_5 0x28
  1311. #define TIMPANI_PA_HPH_L_GAIN_HPH_L_GAIN_NEG_60_0 0x29
  1312. #define TIMPANI_PA_HPH_L_GAIN_HPH_L_GAIN_NEG_61_5 0x2A
  1313. #define TIMPANI_PA_HPH_L_GAIN_HPH_L_GAIN_NEG_63_0 0x2B
  1314. #define TIMPANI_PA_HPH_L_GAIN_HPH_L_MUTE_S 1
  1315. #define TIMPANI_PA_HPH_L_GAIN_HPH_L_MUTE_M 0x2
  1316. #define TIMPANI_PA_HPH_L_GAIN_HPH_L_MUTE_MUTE 0x1
  1317. #define TIMPANI_PA_HPH_L_GAIN_HPH_L_MUTE_UNMUTE 0x0
  1318. #define TIMPANI_PA_HPH_L_GAIN_RESERVED_S 0
  1319. #define TIMPANI_PA_HPH_L_GAIN_RESERVED_M 0x1
  1320. /* -- For PA_HPH_R_GAIN */
  1321. #define TIMPANI_A_PA_HPH_R_GAIN (0x37)
  1322. #define TIMPANI_PA_HPH_R_GAIN_RWC "RW"
  1323. #define TIMPANI_PA_HPH_R_GAIN_POR 0xae
  1324. #define TIMPANI_PA_HPH_R_GAIN_S 0
  1325. #define TIMPANI_PA_HPH_R_GAIN_M 0xFF
  1326. #define TIMPANI_PA_HPH_R_GAIN_HPH_R_GAIN_S 2
  1327. #define TIMPANI_PA_HPH_R_GAIN_HPH_R_GAIN_M 0xFC
  1328. #define TIMPANI_PA_HPH_R_GAIN_HPH_R_GAIN_POS_1_5 0x0
  1329. #define TIMPANI_PA_HPH_R_GAIN_HPH_R_GAIN_POS_0_0 0x1
  1330. #define TIMPANI_PA_HPH_R_GAIN_HPH_R_GAIN_NEG_1_5 0x2
  1331. #define TIMPANI_PA_HPH_R_GAIN_HPH_R_GAIN_NEG_3_0 0x3
  1332. #define TIMPANI_PA_HPH_R_GAIN_HPH_R_GAIN_NEG_4_5 0x4
  1333. #define TIMPANI_PA_HPH_R_GAIN_HPH_R_GAIN_NEG_6_0 0x5
  1334. #define TIMPANI_PA_HPH_R_GAIN_HPH_R_GAIN_NEG_7_5 0x6
  1335. #define TIMPANI_PA_HPH_R_GAIN_HPH_R_GAIN_NEG_9_0 0x7
  1336. #define TIMPANI_PA_HPH_R_GAIN_HPH_R_GAIN_NEG_10_5 0x8
  1337. #define TIMPANI_PA_HPH_R_GAIN_HPH_R_GAIN_NEG_12_0 0x9
  1338. #define TIMPANI_PA_HPH_R_GAIN_HPH_R_GAIN_NEG_13_5 0xA
  1339. #define TIMPANI_PA_HPH_R_GAIN_HPH_R_GAIN_NEG_15_0 0xB
  1340. #define TIMPANI_PA_HPH_R_GAIN_HPH_R_GAIN_NEG_16_5 0xC
  1341. #define TIMPANI_PA_HPH_R_GAIN_HPH_R_GAIN_NEG_18_0 0xD
  1342. #define TIMPANI_PA_HPH_R_GAIN_HPH_R_GAIN_NEG_19_5 0xE
  1343. #define TIMPANI_PA_HPH_R_GAIN_HPH_R_GAIN_NEG_21_0 0xF
  1344. #define TIMPANI_PA_HPH_R_GAIN_HPH_R_GAIN_NEG_22_5 0x10
  1345. #define TIMPANI_PA_HPH_R_GAIN_HPH_R_GAIN_NEG_24_0 0x11
  1346. #define TIMPANI_PA_HPH_R_GAIN_HPH_R_GAIN_NEG_25_5 0x12
  1347. #define TIMPANI_PA_HPH_R_GAIN_HPH_R_GAIN_NEG_27_0 0x13
  1348. #define TIMPANI_PA_HPH_R_GAIN_HPH_R_GAIN_NEG_28_5 0x14
  1349. #define TIMPANI_PA_HPH_R_GAIN_HPH_R_GAIN_NEG_30_0 0x15
  1350. #define TIMPANI_PA_HPH_R_GAIN_HPH_R_GAIN_NEG_31_5 0x16
  1351. #define TIMPANI_PA_HPH_R_GAIN_HPH_R_GAIN_NEG_33_0 0x17
  1352. #define TIMPANI_PA_HPH_R_GAIN_HPH_R_GAIN_NEG_34_5 0x18
  1353. #define TIMPANI_PA_HPH_R_GAIN_HPH_R_GAIN_NEG_36_0 0x19
  1354. #define TIMPANI_PA_HPH_R_GAIN_HPH_R_GAIN_NEG_37_5 0x1A
  1355. #define TIMPANI_PA_HPH_R_GAIN_HPH_R_GAIN_NEG_39_0 0x1B
  1356. #define TIMPANI_PA_HPH_R_GAIN_HPH_R_GAIN_NEG_40_5 0x1C
  1357. #define TIMPANI_PA_HPH_R_GAIN_HPH_R_GAIN_NEG_42_0 0x1D
  1358. #define TIMPANI_PA_HPH_R_GAIN_HPH_R_GAIN_NEG_43_5 0x1E
  1359. #define TIMPANI_PA_HPH_R_GAIN_HPH_R_GAIN_NEG_45_0 0x1F
  1360. #define TIMPANI_PA_HPH_R_GAIN_HPH_R_GAIN_NEG_46_5 0x20
  1361. #define TIMPANI_PA_HPH_R_GAIN_HPH_R_GAIN_NEG_48_0 0x21
  1362. #define TIMPANI_PA_HPH_R_GAIN_HPH_R_GAIN_NEG_49_5 0x22
  1363. #define TIMPANI_PA_HPH_R_GAIN_HPH_R_GAIN_NEG_51_0 0x23
  1364. #define TIMPANI_PA_HPH_R_GAIN_HPH_R_GAIN_NEG_52_5 0x24
  1365. #define TIMPANI_PA_HPH_R_GAIN_HPH_R_GAIN_NEG_54_0 0x25
  1366. #define TIMPANI_PA_HPH_R_GAIN_HPH_R_GAIN_NEG_55_5 0x26
  1367. #define TIMPANI_PA_HPH_R_GAIN_HPH_R_GAIN_NEG_57_0 0x27
  1368. #define TIMPANI_PA_HPH_R_GAIN_HPH_R_GAIN_NEG_58_5 0x28
  1369. #define TIMPANI_PA_HPH_R_GAIN_HPH_R_GAIN_NEG_60_0 0x29
  1370. #define TIMPANI_PA_HPH_R_GAIN_HPH_R_GAIN_NEG_61_5 0x2A
  1371. #define TIMPANI_PA_HPH_R_GAIN_HPH_R_GAIN_NEG_63_0 0x2B
  1372. #define TIMPANI_PA_HPH_R_GAIN_HPH_R_MUTE_S 1
  1373. #define TIMPANI_PA_HPH_R_GAIN_HPH_R_MUTE_M 0x2
  1374. #define TIMPANI_PA_HPH_R_GAIN_HPH_R_MUTE_MUTE 0x1
  1375. #define TIMPANI_PA_HPH_R_GAIN_HPH_R_MUTE_UNMUTE 0x0
  1376. #define TIMPANI_PA_HPH_R_GAIN_RESERVED_S 0
  1377. #define TIMPANI_PA_HPH_R_GAIN_RESERVED_M 0x1
  1378. /* -- For AUXPGA_LR_GAIN */
  1379. #define TIMPANI_A_AUXPGA_LR_GAIN (0x38)
  1380. #define TIMPANI_AUXPGA_LR_GAIN_RWC "RW"
  1381. #define TIMPANI_AUXPGA_LR_GAIN_POR 0xaa
  1382. #define TIMPANI_AUXPGA_LR_GAIN_S 0
  1383. #define TIMPANI_AUXPGA_LR_GAIN_M 0xFF
  1384. #define TIMPANI_AUXPGA_LR_GAIN_AUXPGA_L_GAIN_S 4
  1385. #define TIMPANI_AUXPGA_LR_GAIN_AUXPGA_L_GAIN_M 0xF0
  1386. #define TIMPANI_AUXPGA_LR_GAIN_AUXPGA_L_GAIN_NEG_30DB 0x0
  1387. #define TIMPANI_AUXPGA_LR_GAIN_AUXPGA_L_GAIN_NEG_27DB 0x1
  1388. #define TIMPANI_AUXPGA_LR_GAIN_AUXPGA_L_GAIN_NEG_24DB 0x2
  1389. #define TIMPANI_AUXPGA_LR_GAIN_AUXPGA_L_GAIN_NEG_21DB 0x3
  1390. #define TIMPANI_AUXPGA_LR_GAIN_AUXPGA_L_GAIN_NEG_18DB 0x4
  1391. #define TIMPANI_AUXPGA_LR_GAIN_AUXPGA_L_GAIN_NEG_15DB 0x5
  1392. #define TIMPANI_AUXPGA_LR_GAIN_AUXPGA_L_GAIN_NEG_12DB 0x6
  1393. #define TIMPANI_AUXPGA_LR_GAIN_AUXPGA_L_GAIN_NEG_9_0DB 0x7
  1394. #define TIMPANI_AUXPGA_LR_GAIN_AUXPGA_L_GAIN_NEG_6_0DB 0x8
  1395. #define TIMPANI_AUXPGA_LR_GAIN_AUXPGA_L_GAIN_NEG_3_0DB 0x9
  1396. #define TIMPANI_AUXPGA_LR_GAIN_AUXPGA_L_GAIN_POS_0_0DB 0xA
  1397. #define TIMPANI_AUXPGA_LR_GAIN_AUXPGA_L_GAIN_POS_3_0DB 0xB
  1398. #define TIMPANI_AUXPGA_LR_GAIN_AUXPGA_L_GAIN_POS_6_0DB 0xC
  1399. #define TIMPANI_AUXPGA_LR_GAIN_AUXPGA_L_GAIN_POS_9_0DB 0xD
  1400. #define TIMPANI_AUXPGA_LR_GAIN_AUXPGA_L_GAIN_POS_12_0DB_1 0xE
  1401. #define TIMPANI_AUXPGA_LR_GAIN_AUXPGA_L_GAIN_POS_12_0DB_2 0xF
  1402. #define TIMPANI_AUXPGA_LR_GAIN_AUXPGA_R_GAIN_S 0
  1403. #define TIMPANI_AUXPGA_LR_GAIN_AUXPGA_R_GAIN_M 0xF
  1404. #define TIMPANI_AUXPGA_LR_GAIN_AUXPGA_R_GAIN_NEG_30DB 0x0
  1405. #define TIMPANI_AUXPGA_LR_GAIN_AUXPGA_R_GAIN_NEG_27DB 0x1
  1406. #define TIMPANI_AUXPGA_LR_GAIN_AUXPGA_R_GAIN_NEG_24DB 0x2
  1407. #define TIMPANI_AUXPGA_LR_GAIN_AUXPGA_R_GAIN_NEG_21DB 0x3
  1408. #define TIMPANI_AUXPGA_LR_GAIN_AUXPGA_R_GAIN_NEG_18DB 0x4
  1409. #define TIMPANI_AUXPGA_LR_GAIN_AUXPGA_R_GAIN_NEG_15DB 0x5
  1410. #define TIMPANI_AUXPGA_LR_GAIN_AUXPGA_R_GAIN_NEG_12DB 0x6
  1411. #define TIMPANI_AUXPGA_LR_GAIN_AUXPGA_R_GAIN_NEG_9_0DB 0x7
  1412. #define TIMPANI_AUXPGA_LR_GAIN_AUXPGA_R_GAIN_NEG_6_0DB 0x8
  1413. #define TIMPANI_AUXPGA_LR_GAIN_AUXPGA_R_GAIN_NEG_3_0DB 0x9
  1414. #define TIMPANI_AUXPGA_LR_GAIN_AUXPGA_R_GAIN_POS_0_0DB 0xA
  1415. #define TIMPANI_AUXPGA_LR_GAIN_AUXPGA_R_GAIN_POS_3_0DB 0xB
  1416. #define TIMPANI_AUXPGA_LR_GAIN_AUXPGA_R_GAIN_POS_6_0DB 0xC
  1417. #define TIMPANI_AUXPGA_LR_GAIN_AUXPGA_R_GAIN_POS_9_0DB 0xD
  1418. #define TIMPANI_AUXPGA_LR_GAIN_AUXPGA_R_GAIN_POS_12_0DB_1 0xE
  1419. #define TIMPANI_AUXPGA_LR_GAIN_AUXPGA_R_GAIN_POS_12_0DB_2 0xF
  1420. /* -- For PA_AUXO_EARPA_CONN */
  1421. #define TIMPANI_A_PA_AUXO_EARPA_CONN (0x39)
  1422. #define TIMPANI_PA_AUXO_EARPA_CONN_RWC "RW"
  1423. #define TIMPANI_PA_AUXO_EARPA_CONN_POR 0
  1424. #define TIMPANI_PA_AUXO_EARPA_CONN_S 0
  1425. #define TIMPANI_PA_AUXO_EARPA_CONN_M 0xFF
  1426. #define TIMPANI_PA_AUXO_EARPA_CONN_AUXOUT_AUXPGA_L_CONN_S 7
  1427. #define TIMPANI_PA_AUXO_EARPA_CONN_AUXOUT_AUXPGA_L_CONN_M 0x80
  1428. #define TIMPANI_PA_AUXO_EARPA_CONN_AUXOUT_AUXPGA_L_CONN_NO_CONNECT 0x0
  1429. #define TIMPANI_PA_AUXO_EARPA_CONN_AUXOUT_AUXPGA_L_CONN_CONNECT 0x1
  1430. #define TIMPANI_PA_AUXO_EARPA_CONN_AUXOUT_IDAC_L_CONN_S 6
  1431. #define TIMPANI_PA_AUXO_EARPA_CONN_AUXOUT_IDAC_L_CONN_M 0x40
  1432. #define TIMPANI_PA_AUXO_EARPA_CONN_AUXOUT_IDAC_L_CONN_NO_CONNECT 0x0
  1433. #define TIMPANI_PA_AUXO_EARPA_CONN_AUXOUT_IDAC_L_CONN_CONNECT 0x1
  1434. #define TIMPANI_PA_AUXO_EARPA_CONN_AUXOUT_CDAC_L_CONN_S 5
  1435. #define TIMPANI_PA_AUXO_EARPA_CONN_AUXOUT_CDAC_L_CONN_M 0x20
  1436. #define TIMPANI_PA_AUXO_EARPA_CONN_AUXOUT_CDAC_L_CONN_NO_CONNECT 0x0
  1437. #define TIMPANI_PA_AUXO_EARPA_CONN_AUXOUT_CDAC_L_CONN_CONNECT 0x1
  1438. #define TIMPANI_PA_AUXO_EARPA_CONN_RESERVED_S 4
  1439. #define TIMPANI_PA_AUXO_EARPA_CONN_RESERVED_M 0x10
  1440. #define TIMPANI_PA_AUXO_EARPA_CONN_EARPA_GAIN_S 3
  1441. #define TIMPANI_PA_AUXO_EARPA_CONN_EARPA_GAIN_M 0x8
  1442. #define TIMPANI_PA_AUXO_EARPA_CONN_EARPA_GAIN_V_3_52DB 0x1
  1443. #define TIMPANI_PA_AUXO_EARPA_CONN_EARPA_GAIN_V_2_02DB 0x0
  1444. #define TIMPANI_PA_AUXO_EARPA_CONN_EARPA_AUXPGA_L_CONN_S 2
  1445. #define TIMPANI_PA_AUXO_EARPA_CONN_EARPA_AUXPGA_L_CONN_M 0x4
  1446. #define TIMPANI_PA_AUXO_EARPA_CONN_EARPA_AUXPGA_L_CONN_NO_CONNECT 0x0
  1447. #define TIMPANI_PA_AUXO_EARPA_CONN_EARPA_AUXPGA_L_CONN_CONNECT 0x1
  1448. #define TIMPANI_PA_AUXO_EARPA_CONN_EARPA_IDAC_L_CONN_S 1
  1449. #define TIMPANI_PA_AUXO_EARPA_CONN_EARPA_IDAC_L_CONN_M 0x2
  1450. #define TIMPANI_PA_AUXO_EARPA_CONN_EARPA_IDAC_L_CONN_NO_CONNECT 0x0
  1451. #define TIMPANI_PA_AUXO_EARPA_CONN_EARPA_IDAC_L_CONN_CONNECT 0x1
  1452. #define TIMPANI_PA_AUXO_EARPA_CONN_EARPA_CDAC_L_CONN_S 0
  1453. #define TIMPANI_PA_AUXO_EARPA_CONN_EARPA_CDAC_L_CONN_M 0x1
  1454. #define TIMPANI_PA_AUXO_EARPA_CONN_EARPA_CDAC_L_CONN_NO_CONNECT 0x0
  1455. #define TIMPANI_PA_AUXO_EARPA_CONN_EARPA_CDAC_L_CONN_CONNECT 0x1
  1456. /* -- For PA_LINE_ST_CONN */
  1457. #define TIMPANI_A_PA_LINE_ST_CONN (0x3A)
  1458. #define TIMPANI_PA_LINE_ST_CONN_RWC "RW"
  1459. #define TIMPANI_PA_LINE_ST_CONN_POR 0
  1460. #define TIMPANI_PA_LINE_ST_CONN_S 0
  1461. #define TIMPANI_PA_LINE_ST_CONN_M 0xFF
  1462. #define TIMPANI_PA_LINE_ST_CONN_LINE_L_AUXPGA_L_CONN_S 7
  1463. #define TIMPANI_PA_LINE_ST_CONN_LINE_L_AUXPGA_L_CONN_M 0x80
  1464. #define TIMPANI_PA_LINE_ST_CONN_LINE_L_AUXPGA_L_CONN_NO_CONNECT 0x0
  1465. #define TIMPANI_PA_LINE_ST_CONN_LINE_L_AUXPGA_L_CONN_CONNECT 0x1
  1466. #define TIMPANI_PA_LINE_ST_CONN_LINE_L_IDAC_L_CONN_S 6
  1467. #define TIMPANI_PA_LINE_ST_CONN_LINE_L_IDAC_L_CONN_M 0x40
  1468. #define TIMPANI_PA_LINE_ST_CONN_LINE_L_IDAC_L_CONN_NO_CONNECT 0x0
  1469. #define TIMPANI_PA_LINE_ST_CONN_LINE_L_IDAC_L_CONN_CONNECT 0x1
  1470. #define TIMPANI_PA_LINE_ST_CONN_LINE_L_CDAC_L_CONN_S 5
  1471. #define TIMPANI_PA_LINE_ST_CONN_LINE_L_CDAC_L_CONN_M 0x20
  1472. #define TIMPANI_PA_LINE_ST_CONN_LINE_L_CDAC_L_CONN_NO_CONNECT 0x0
  1473. #define TIMPANI_PA_LINE_ST_CONN_LINE_L_CDAC_L_CONN_CONNECT 0x1
  1474. #define TIMPANI_PA_LINE_ST_CONN_LINE_R_AUXPGA_R_CONN_S 4
  1475. #define TIMPANI_PA_LINE_ST_CONN_LINE_R_AUXPGA_R_CONN_M 0x10
  1476. #define TIMPANI_PA_LINE_ST_CONN_LINE_R_AUXPGA_R_CONN_NO_CONNECT 0x0
  1477. #define TIMPANI_PA_LINE_ST_CONN_LINE_R_AUXPGA_R_CONN_CONNECT 0x1
  1478. #define TIMPANI_PA_LINE_ST_CONN_LINE_R_IDAC_R_CONN_S 3
  1479. #define TIMPANI_PA_LINE_ST_CONN_LINE_R_IDAC_R_CONN_M 0x8
  1480. #define TIMPANI_PA_LINE_ST_CONN_LINE_R_IDAC_R_CONN_NO_CONNECT 0x0
  1481. #define TIMPANI_PA_LINE_ST_CONN_LINE_R_IDAC_R_CONN_CONNECT 0x1
  1482. #define TIMPANI_PA_LINE_ST_CONN_LINE_R_CDAC_R_CONN_S 2
  1483. #define TIMPANI_PA_LINE_ST_CONN_LINE_R_CDAC_R_CONN_M 0x4
  1484. #define TIMPANI_PA_LINE_ST_CONN_LINE_R_CDAC_R_CONN_NO_CONNECT 0x0
  1485. #define TIMPANI_PA_LINE_ST_CONN_LINE_R_CDAC_R_CONN_CONNECT 0x1
  1486. #define TIMPANI_PA_LINE_ST_CONN_AUXPGA_L_VCM_ADD_CURR_S 0
  1487. #define TIMPANI_PA_LINE_ST_CONN_AUXPGA_L_VCM_ADD_CURR_M 0x3
  1488. #define TIMPANI_PA_LINE_ST_CONN_AUXPGA_L_VCM_ADD_CURR_NONE 0x0
  1489. #define TIMPANI_PA_LINE_ST_CONN_AUXPGA_L_VCM_ADD_CURR_V_1_25UA 0x1
  1490. #define TIMPANI_PA_LINE_ST_CONN_AUXPGA_L_VCM_ADD_CURR_V_2_5UA 0x2
  1491. #define TIMPANI_PA_LINE_ST_CONN_AUXPGA_L_VCM_ADD_CURR_V_3_75UA 0x3
  1492. /* -- For PA_LINE_MONO_CONN */
  1493. #define TIMPANI_A_PA_LINE_MONO_CONN (0x3B)
  1494. #define TIMPANI_PA_LINE_MONO_CONN_RWC "RW"
  1495. #define TIMPANI_PA_LINE_MONO_CONN_POR 0
  1496. #define TIMPANI_PA_LINE_MONO_CONN_S 0
  1497. #define TIMPANI_PA_LINE_MONO_CONN_M 0xFF
  1498. #define TIMPANI_PA_LINE_MONO_CONN_LINE_R_AUXPGA_L_CONN_S 7
  1499. #define TIMPANI_PA_LINE_MONO_CONN_LINE_R_AUXPGA_L_CONN_M 0x80
  1500. #define TIMPANI_PA_LINE_MONO_CONN_LINE_R_AUXPGA_L_CONN_NO_CONNECT 0x0
  1501. #define TIMPANI_PA_LINE_MONO_CONN_LINE_R_AUXPGA_L_CONN_CONNECT 0x1
  1502. #define TIMPANI_PA_LINE_MONO_CONN_LINE_R_IDAC_L_CONN_S 6
  1503. #define TIMPANI_PA_LINE_MONO_CONN_LINE_R_IDAC_L_CONN_M 0x40
  1504. #define TIMPANI_PA_LINE_MONO_CONN_LINE_R_IDAC_L_CONN_NO_CONNECT 0x0
  1505. #define TIMPANI_PA_LINE_MONO_CONN_LINE_R_IDAC_L_CONN_CONNECT 0x1
  1506. #define TIMPANI_PA_LINE_MONO_CONN_LINE_R_CDAC_L_CONN_S 5
  1507. #define TIMPANI_PA_LINE_MONO_CONN_LINE_R_CDAC_L_CONN_M 0x20
  1508. #define TIMPANI_PA_LINE_MONO_CONN_LINE_R_CDAC_L_CONN_NO_CONNECT 0x0
  1509. #define TIMPANI_PA_LINE_MONO_CONN_LINE_R_CDAC_L_CONN_CONNECT 0x1
  1510. #define TIMPANI_PA_LINE_MONO_CONN_LINE_R_AUXPGA_L_INV_CONN_S 4
  1511. #define TIMPANI_PA_LINE_MONO_CONN_LINE_R_AUXPGA_L_INV_CONN_M 0x10
  1512. #define TIMPANI_PA_LINE_MONO_CONN_LINE_R_AUXPGA_L_INV_CONN_NO_CONNECT 0x0
  1513. #define TIMPANI_PA_LINE_MONO_CONN_LINE_R_AUXPGA_L_INV_CONN_CONNECT 0x1
  1514. #define TIMPANI_PA_LINE_MONO_CONN_LINE_R_IDAC_L_INV_CONN_S 3
  1515. #define TIMPANI_PA_LINE_MONO_CONN_LINE_R_IDAC_L_INV_CONN_M 0x8
  1516. #define TIMPANI_PA_LINE_MONO_CONN_LINE_R_IDAC_L_INV_CONN_NO_CONNECT 0x0
  1517. #define TIMPANI_PA_LINE_MONO_CONN_LINE_R_IDAC_L_INV_CONN_CONNECT 0x1
  1518. #define TIMPANI_PA_LINE_MONO_CONN_LINE_R_CDAC_L_INV_CONN_S 2
  1519. #define TIMPANI_PA_LINE_MONO_CONN_LINE_R_CDAC_L_INV_CONN_M 0x4
  1520. #define TIMPANI_PA_LINE_MONO_CONN_LINE_R_CDAC_L_INV_CONN_NO_CONNECT 0x0
  1521. #define TIMPANI_PA_LINE_MONO_CONN_LINE_R_CDAC_L_INV_CONN_CONNECT 0x1
  1522. #define TIMPANI_PA_LINE_MONO_CONN_AUXPGA_R_VCM_ADD_CURR_S 0
  1523. #define TIMPANI_PA_LINE_MONO_CONN_AUXPGA_R_VCM_ADD_CURR_M 0x3
  1524. #define TIMPANI_PA_LINE_MONO_CONN_AUXPGA_R_VCM_ADD_CURR_NONE 0x0
  1525. #define TIMPANI_PA_LINE_MONO_CONN_AUXPGA_R_VCM_ADD_CURR_V_1_25UA 0x1
  1526. #define TIMPANI_PA_LINE_MONO_CONN_AUXPGA_R_VCM_ADD_CURR_V_2_5UA 0x2
  1527. #define TIMPANI_PA_LINE_MONO_CONN_AUXPGA_R_VCM_ADD_CURR_V_3_75UA 0x3
  1528. /* -- For PA_HPH_ST_CONN */
  1529. #define TIMPANI_A_PA_HPH_ST_CONN (0x3C)
  1530. #define TIMPANI_PA_HPH_ST_CONN_RWC "RW"
  1531. #define TIMPANI_PA_HPH_ST_CONN_POR 0
  1532. #define TIMPANI_PA_HPH_ST_CONN_S 0
  1533. #define TIMPANI_PA_HPH_ST_CONN_M 0xFF
  1534. #define TIMPANI_PA_HPH_ST_CONN_HPH_L_AUXPGA_L_CONN_S 7
  1535. #define TIMPANI_PA_HPH_ST_CONN_HPH_L_AUXPGA_L_CONN_M 0x80
  1536. #define TIMPANI_PA_HPH_ST_CONN_HPH_L_AUXPGA_L_CONN_NO_CONNECT 0x0
  1537. #define TIMPANI_PA_HPH_ST_CONN_HPH_L_AUXPGA_L_CONN_CONNECT 0x1
  1538. #define TIMPANI_PA_HPH_ST_CONN_HPH_L_IDAC_L_CONN_S 6
  1539. #define TIMPANI_PA_HPH_ST_CONN_HPH_L_IDAC_L_CONN_M 0x40
  1540. #define TIMPANI_PA_HPH_ST_CONN_HPH_L_IDAC_L_CONN_NO_CONNECT 0x0
  1541. #define TIMPANI_PA_HPH_ST_CONN_HPH_L_IDAC_L_CONN_CONNECT 0x1
  1542. #define TIMPANI_PA_HPH_ST_CONN_HPH_L_CDAC_L_CONN_S 5
  1543. #define TIMPANI_PA_HPH_ST_CONN_HPH_L_CDAC_L_CONN_M 0x20
  1544. #define TIMPANI_PA_HPH_ST_CONN_HPH_L_CDAC_L_CONN_NO_CONNECT 0x0
  1545. #define TIMPANI_PA_HPH_ST_CONN_HPH_L_CDAC_L_CONN_CONNECT 0x1
  1546. #define TIMPANI_PA_HPH_ST_CONN_HPH_R_AUXPGA_R_CONN_S 4
  1547. #define TIMPANI_PA_HPH_ST_CONN_HPH_R_AUXPGA_R_CONN_M 0x10
  1548. #define TIMPANI_PA_HPH_ST_CONN_HPH_R_AUXPGA_R_CONN_NO_CONNECT 0x0
  1549. #define TIMPANI_PA_HPH_ST_CONN_HPH_R_AUXPGA_R_CONN_CONNECT 0x1
  1550. #define TIMPANI_PA_HPH_ST_CONN_HPH_R_IDAC_R_CONN_S 3
  1551. #define TIMPANI_PA_HPH_ST_CONN_HPH_R_IDAC_R_CONN_M 0x8
  1552. #define TIMPANI_PA_HPH_ST_CONN_HPH_R_IDAC_R_CONN_NO_CONNECT 0x0
  1553. #define TIMPANI_PA_HPH_ST_CONN_HPH_R_IDAC_R_CONN_CONNECT 0x1
  1554. #define TIMPANI_PA_HPH_ST_CONN_HPH_R_CDAC_R_CONN_S 2
  1555. #define TIMPANI_PA_HPH_ST_CONN_HPH_R_CDAC_R_CONN_M 0x4
  1556. #define TIMPANI_PA_HPH_ST_CONN_HPH_R_CDAC_R_CONN_NO_CONNECT 0x0
  1557. #define TIMPANI_PA_HPH_ST_CONN_HPH_R_CDAC_R_CONN_CONNECT 0x1
  1558. #define TIMPANI_PA_HPH_ST_CONN_HPH_L_RAMP_GEN_EN_S 1
  1559. #define TIMPANI_PA_HPH_ST_CONN_HPH_L_RAMP_GEN_EN_M 0x2
  1560. #define TIMPANI_PA_HPH_ST_CONN_HPH_L_RAMP_GEN_EN_DISABLE 0x1
  1561. #define TIMPANI_PA_HPH_ST_CONN_HPH_L_RAMP_GEN_EN_ENABLE 0x0
  1562. #define TIMPANI_PA_HPH_ST_CONN_HPH_R_RAMP_GEN_EN_S 0
  1563. #define TIMPANI_PA_HPH_ST_CONN_HPH_R_RAMP_GEN_EN_M 0x1
  1564. #define TIMPANI_PA_HPH_ST_CONN_HPH_R_RAMP_GEN_EN_DISABLE 0x1
  1565. #define TIMPANI_PA_HPH_ST_CONN_HPH_R_RAMP_GEN_EN_ENABLE 0x0
  1566. /* -- For PA_HPH_MONO_CONN */
  1567. #define TIMPANI_A_PA_HPH_MONO_CONN (0x3D)
  1568. #define TIMPANI_PA_HPH_MONO_CONN_RWC "RW"
  1569. #define TIMPANI_PA_HPH_MONO_CONN_POR 0
  1570. #define TIMPANI_PA_HPH_MONO_CONN_S 0
  1571. #define TIMPANI_PA_HPH_MONO_CONN_M 0xFF
  1572. #define TIMPANI_PA_HPH_MONO_CONN_HPH_R_AUXPGA_L_CONN_S 7
  1573. #define TIMPANI_PA_HPH_MONO_CONN_HPH_R_AUXPGA_L_CONN_M 0x80
  1574. #define TIMPANI_PA_HPH_MONO_CONN_HPH_R_AUXPGA_L_CONN_NO_CONNECT 0x0
  1575. #define TIMPANI_PA_HPH_MONO_CONN_HPH_R_AUXPGA_L_CONN_CONNECT 0x1
  1576. #define TIMPANI_PA_HPH_MONO_CONN_HPH_R_IDAC_L_CONN_S 6
  1577. #define TIMPANI_PA_HPH_MONO_CONN_HPH_R_IDAC_L_CONN_M 0x40
  1578. #define TIMPANI_PA_HPH_MONO_CONN_HPH_R_IDAC_L_CONN_NO_CONNECT 0x0
  1579. #define TIMPANI_PA_HPH_MONO_CONN_HPH_R_IDAC_L_CONN_CONNECT 0x1
  1580. #define TIMPANI_PA_HPH_MONO_CONN_HPH_R_CDAC_L_CONN_S 5
  1581. #define TIMPANI_PA_HPH_MONO_CONN_HPH_R_CDAC_L_CONN_M 0x20
  1582. #define TIMPANI_PA_HPH_MONO_CONN_HPH_R_CDAC_L_CONN_NO_CONNECT 0x0
  1583. #define TIMPANI_PA_HPH_MONO_CONN_HPH_R_CDAC_L_CONN_CONNECT 0x1
  1584. #define TIMPANI_PA_HPH_MONO_CONN_HPH_R_AUXPGA_L_INV_CONN_S 4
  1585. #define TIMPANI_PA_HPH_MONO_CONN_HPH_R_AUXPGA_L_INV_CONN_M 0x10
  1586. #define TIMPANI_PA_HPH_MONO_CONN_HPH_R_AUXPGA_L_INV_CONN_NO_CONNECT 0x0
  1587. #define TIMPANI_PA_HPH_MONO_CONN_HPH_R_AUXPGA_L_INV_CONN_CONNECT 0x1
  1588. #define TIMPANI_PA_HPH_MONO_CONN_HPH_R_IDAC_L_INV_CONN_S 3
  1589. #define TIMPANI_PA_HPH_MONO_CONN_HPH_R_IDAC_L_INV_CONN_M 0x8
  1590. #define TIMPANI_PA_HPH_MONO_CONN_HPH_R_IDAC_L_INV_CONN_NO_CONNECT 0x0
  1591. #define TIMPANI_PA_HPH_MONO_CONN_HPH_R_IDAC_L_INV_CONN_CONNECT 0x1
  1592. #define TIMPANI_PA_HPH_MONO_CONN_HPH_R_CDAC_L_INV_CONN_S 2
  1593. #define TIMPANI_PA_HPH_MONO_CONN_HPH_R_CDAC_L_INV_CONN_M 0x4
  1594. #define TIMPANI_PA_HPH_MONO_CONN_HPH_R_CDAC_L_INV_CONN_NO_CONNECT 0x0
  1595. #define TIMPANI_PA_HPH_MONO_CONN_HPH_R_CDAC_L_INV_CONN_CONNECT 0x1
  1596. #define TIMPANI_PA_HPH_MONO_CONN_RESERVED_S 0
  1597. #define TIMPANI_PA_HPH_MONO_CONN_RESERVED_M 0x3
  1598. /* -- For PA_CLASSD_CONN */
  1599. #define TIMPANI_A_PA_CLASSD_CONN (0x3E)
  1600. #define TIMPANI_PA_CLASSD_CONN_RWC "RW"
  1601. #define TIMPANI_PA_CLASSD_CONN_POR 0
  1602. #define TIMPANI_PA_CLASSD_CONN_S 0
  1603. #define TIMPANI_PA_CLASSD_CONN_M 0xFF
  1604. #define TIMPANI_PA_CLASSD_CONN_CLASSD_CDAC_CONN_S 7
  1605. #define TIMPANI_PA_CLASSD_CONN_CLASSD_CDAC_CONN_M 0x80
  1606. #define TIMPANI_PA_CLASSD_CONN_CLASSD_CDAC_CONN_NO_CONNECT 0x0
  1607. #define TIMPANI_PA_CLASSD_CONN_CLASSD_CDAC_CONN_CONNECT 0x1
  1608. #define TIMPANI_PA_CLASSD_CONN_CLASSD_IDAC_CONN_S 6
  1609. #define TIMPANI_PA_CLASSD_CONN_CLASSD_IDAC_CONN_M 0x40
  1610. #define TIMPANI_PA_CLASSD_CONN_CLASSD_IDAC_CONN_NO_CONNECT 0x0
  1611. #define TIMPANI_PA_CLASSD_CONN_CLASSD_IDAC_CONN_CONNECT 0x1
  1612. #define TIMPANI_PA_CLASSD_CONN_CLASSD_AUXPGA_CONN_S 5
  1613. #define TIMPANI_PA_CLASSD_CONN_CLASSD_AUXPGA_CONN_M 0x20
  1614. #define TIMPANI_PA_CLASSD_CONN_CLASSD_AUXPGA_CONN_NO_CONNECT 0x0
  1615. #define TIMPANI_PA_CLASSD_CONN_CLASSD_AUXPGA_CONN_CONNECT 0x1
  1616. #define TIMPANI_PA_CLASSD_CONN_CLASSD_PA_MODE_S 4
  1617. #define TIMPANI_PA_CLASSD_CONN_CLASSD_PA_MODE_M 0x10
  1618. #define TIMPANI_PA_CLASSD_CONN_CLASSD_PA_MODE_MONO_DIFF 0x1
  1619. #define TIMPANI_PA_CLASSD_CONN_CLASSD_PA_MODE_STEREO 0x0
  1620. #define TIMPANI_PA_CLASSD_CONN_RESERVED_S 0
  1621. #define TIMPANI_PA_CLASSD_CONN_RESERVED_M 0xF
  1622. /* -- For PA_CNP_CTL */
  1623. #define TIMPANI_A_PA_CNP_CTL (0x3F)
  1624. #define TIMPANI_PA_CNP_CTL_RWC "RW"
  1625. #define TIMPANI_PA_CNP_CTL_POR 0x07
  1626. #define TIMPANI_PA_CNP_CTL_S 0
  1627. #define TIMPANI_PA_CNP_CTL_M 0xFF
  1628. #define TIMPANI_PA_CNP_CTL_CNP_RAMP_GEN_CURRENT_S 6
  1629. #define TIMPANI_PA_CNP_CTL_CNP_RAMP_GEN_CURRENT_M 0xC0
  1630. #define TIMPANI_PA_CNP_CTL_CNP_RAMP_GEN_CURRENT_V_1_75_NA 0x0
  1631. #define TIMPANI_PA_CNP_CTL_CNP_RAMP_GEN_CURRENT_V_3_5_NA_NORMAL_OP 0x1
  1632. #define TIMPANI_PA_CNP_CTL_CNP_RAMP_GEN_CURRENT_V_5_25_NA 0x2
  1633. #define TIMPANI_PA_CNP_CTL_CNP_RAMP_GEN_CURRENT_V_10_NA 0x3
  1634. #define TIMPANI_PA_CNP_CTL_RESERVED_S 4
  1635. #define TIMPANI_PA_CNP_CTL_RESERVED_M 0x30
  1636. #define TIMPANI_PA_CNP_CTL_CLASSD_SUPPLY_DUMP_CIRCUIT_EN_S 3
  1637. #define TIMPANI_PA_CNP_CTL_CLASSD_SUPPLY_DUMP_CIRCUIT_EN_M 0x8
  1638. #define TIMPANI_PA_CNP_CTL_CLASSD_SUPPLY_DUMP_CIRCUIT_EN_DISABLE 0x0
  1639. #define TIMPANI_PA_CNP_CTL_CLASSD_SUPPLY_DUMP_CIRCUIT_EN_ENABLE 0x1
  1640. #define TIMPANI_PA_CNP_CTL_CLASSD_SUPPLY_DUMP_THRESH_S 0
  1641. #define TIMPANI_PA_CNP_CTL_CLASSD_SUPPLY_DUMP_THRESH_M 0x7
  1642. #define TIMPANI_PA_CNP_CTL_CLASSD_SUPPLY_DUMP_THRESH_V_2_220_V 0x0
  1643. #define TIMPANI_PA_CNP_CTL_CLASSD_SUPPLY_DUMP_THRESH_V_2_243_V 0x1
  1644. #define TIMPANI_PA_CNP_CTL_CLASSD_SUPPLY_DUMP_THRESH_V_2_266_V 0x2
  1645. #define TIMPANI_PA_CNP_CTL_CLASSD_SUPPLY_DUMP_THRESH_V_2_290_V 0x3
  1646. #define TIMPANI_PA_CNP_CTL_CLASSD_SUPPLY_DUMP_THRESH_V_2_341_V 0x4
  1647. #define TIMPANI_PA_CNP_CTL_CLASSD_SUPPLY_DUMP_THRESH_V_2_339_V 0x5
  1648. #define TIMPANI_PA_CNP_CTL_CLASSD_SUPPLY_DUMP_THRESH_V_2_365_V 0x6
  1649. #define TIMPANI_PA_CNP_CTL_CLASSD_SUPPLY_DUMP_THRESH_V_2_391_V 0x7
  1650. /* -- For PA_CLASSD_L_CTL */
  1651. #define TIMPANI_A_PA_CLASSD_L_CTL (0x40)
  1652. #define TIMPANI_PA_CLASSD_L_CTL_RWC "RW"
  1653. #define TIMPANI_PA_CLASSD_L_CTL_POR 0x08
  1654. #define TIMPANI_PA_CLASSD_L_CTL_S 0
  1655. #define TIMPANI_PA_CLASSD_L_CTL_M 0xFF
  1656. #define TIMPANI_PA_CLASSD_L_CTL_RESERVED_S 6
  1657. #define TIMPANI_PA_CLASSD_L_CTL_RESERVED_M 0xC0
  1658. #define TIMPANI_PA_CLASSD_L_CTL_CLASSD_L_LOGIC_RESET_S 5
  1659. #define TIMPANI_PA_CLASSD_L_CTL_CLASSD_L_LOGIC_RESET_M 0x20
  1660. #define TIMPANI_PA_CLASSD_L_CTL_CLASSD_L_LOGIC_RESET_NORMAL_OP 0x0
  1661. #define TIMPANI_PA_CLASSD_L_CTL_CLASSD_L_LOGIC_RESET_RESET_PA_LOGIC 0x1
  1662. #define TIMPANI_PA_CLASSD_L_CTL_CLASSD_L_INT_RESET_S 4
  1663. #define TIMPANI_PA_CLASSD_L_CTL_CLASSD_L_INT_RESET_M 0x10
  1664. #define TIMPANI_PA_CLASSD_L_CTL_CLASSD_L_INT_RESET_NORMAL_OP 0x0
  1665. #define TIMPANI_PA_CLASSD_L_CTL_CLASSD_L_INT_RESET_DISCHARGE_CAPS 0x1
  1666. #define TIMPANI_PA_CLASSD_L_CTL_CLASSD_L_REF_SEL_S 2
  1667. #define TIMPANI_PA_CLASSD_L_CTL_CLASSD_L_REF_SEL_M 0xC
  1668. #define TIMPANI_PA_CLASSD_L_CTL_CLASSD_L_REF_SEL_GND 0x0
  1669. #define TIMPANI_PA_CLASSD_L_CTL_CLASSD_L_REF_SEL_IBIAS_X_R_REF 0x1
  1670. #define TIMPANI_PA_CLASSD_L_CTL_CLASSD_L_REF_SEL_BG_VOLTAGE 0x2
  1671. #define TIMPANI_PA_CLASSD_L_CTL_CLASSD_L_REF_SEL_VDD_BY_2 0x3
  1672. #define TIMPANI_PA_CLASSD_L_CTL_CLASSD_L_PA_FORCE_1_S 1
  1673. #define TIMPANI_PA_CLASSD_L_CTL_CLASSD_L_PA_FORCE_1_M 0x2
  1674. #define TIMPANI_PA_CLASSD_L_CTL_CLASSD_L_PA_FORCE_1_NORMAL_OP 0x0
  1675. #define TIMPANI_PA_CLASSD_L_CTL_CLASSD_L_PA_FORCE_1_PA_OUT_TO_VDD 0x1
  1676. #define TIMPANI_PA_CLASSD_L_CTL_CLASSD_L_PA_FORCE_0_S 0
  1677. #define TIMPANI_PA_CLASSD_L_CTL_CLASSD_L_PA_FORCE_0_M 0x1
  1678. #define TIMPANI_PA_CLASSD_L_CTL_CLASSD_L_PA_FORCE_0_NORMAL_OP 0x0
  1679. #define TIMPANI_PA_CLASSD_L_CTL_CLASSD_L_PA_FORCE_0_PA_OUT_TO_GND 0x1
  1680. /* -- For PA_CLASSD_R_CTL */
  1681. #define TIMPANI_A_PA_CLASSD_R_CTL (0x41)
  1682. #define TIMPANI_PA_CLASSD_R_CTL_RWC "RW"
  1683. #define TIMPANI_PA_CLASSD_R_CTL_POR 0x08
  1684. #define TIMPANI_PA_CLASSD_R_CTL_S 0
  1685. #define TIMPANI_PA_CLASSD_R_CTL_M 0xFF
  1686. #define TIMPANI_PA_CLASSD_R_CTL_RESERVED_S 6
  1687. #define TIMPANI_PA_CLASSD_R_CTL_RESERVED_M 0xC0
  1688. #define TIMPANI_PA_CLASSD_R_CTL_CLASSD_R_LOGIC_RESET_S 5
  1689. #define TIMPANI_PA_CLASSD_R_CTL_CLASSD_R_LOGIC_RESET_M 0x20
  1690. #define TIMPANI_PA_CLASSD_R_CTL_CLASSD_R_LOGIC_RESET_NORMAL_OP 0x0
  1691. #define TIMPANI_PA_CLASSD_R_CTL_CLASSD_R_LOGIC_RESET_RESET_PA_LOGIC 0x1
  1692. #define TIMPANI_PA_CLASSD_R_CTL_CLASSD_R_INT_RESET_S 4
  1693. #define TIMPANI_PA_CLASSD_R_CTL_CLASSD_R_INT_RESET_M 0x10
  1694. #define TIMPANI_PA_CLASSD_R_CTL_CLASSD_R_INT_RESET_NORMAL_OP 0x0
  1695. #define TIMPANI_PA_CLASSD_R_CTL_CLASSD_R_INT_RESET_DISCHARGE_CAPS 0x1
  1696. #define TIMPANI_PA_CLASSD_R_CTL_CLASSD_R_REF_SEL_S 2
  1697. #define TIMPANI_PA_CLASSD_R_CTL_CLASSD_R_REF_SEL_M 0xC
  1698. #define TIMPANI_PA_CLASSD_R_CTL_CLASSD_R_REF_SEL_GND 0x0
  1699. #define TIMPANI_PA_CLASSD_R_CTL_CLASSD_R_REF_SEL_IBIAS_X_R_REF 0x1
  1700. #define TIMPANI_PA_CLASSD_R_CTL_CLASSD_R_REF_SEL_BG_VOLTAGE 0x2
  1701. #define TIMPANI_PA_CLASSD_R_CTL_CLASSD_R_REF_SEL_VDD_BY_2 0x3
  1702. #define TIMPANI_PA_CLASSD_R_CTL_CLASSD_R_PA_FORCE_1_S 1
  1703. #define TIMPANI_PA_CLASSD_R_CTL_CLASSD_R_PA_FORCE_1_M 0x2
  1704. #define TIMPANI_PA_CLASSD_R_CTL_CLASSD_R_PA_FORCE_1_NORMAL_OP 0x0
  1705. #define TIMPANI_PA_CLASSD_R_CTL_CLASSD_R_PA_FORCE_1_PA_OUT_TO_VDD 0x1
  1706. #define TIMPANI_PA_CLASSD_R_CTL_CLASSD_R_PA_FORCE_0_S 0
  1707. #define TIMPANI_PA_CLASSD_R_CTL_CLASSD_R_PA_FORCE_0_M 0x1
  1708. #define TIMPANI_PA_CLASSD_R_CTL_CLASSD_R_PA_FORCE_0_NORMAL_OP 0x0
  1709. #define TIMPANI_PA_CLASSD_R_CTL_CLASSD_R_PA_FORCE_0_PA_OUT_TO_GND 0x1
  1710. /* -- For PA_CLASSD_INT2_CTL */
  1711. #define TIMPANI_A_PA_CLASSD_INT2_CTL (0x42)
  1712. #define TIMPANI_PA_CLASSD_INT2_CTL_RWC "RW"
  1713. #define TIMPANI_PA_CLASSD_INT2_CTL_POR 0xb0
  1714. #define TIMPANI_PA_CLASSD_INT2_CTL_S 0
  1715. #define TIMPANI_PA_CLASSD_INT2_CTL_M 0xFF
  1716. #define TIMPANI_PA_CLASSD_INT2_CTL_CLASSD_L_INT2_CFB_S 6
  1717. #define TIMPANI_PA_CLASSD_INT2_CTL_CLASSD_L_INT2_CFB_M 0xC0
  1718. #define TIMPANI_PA_CLASSD_INT2_CTL_CLASSD_L_INT2_CFB_V_5_0PF 0x0
  1719. #define TIMPANI_PA_CLASSD_INT2_CTL_CLASSD_L_INT2_CFB_V_7_5PF 0x1
  1720. #define TIMPANI_PA_CLASSD_INT2_CTL_CLASSD_L_INT2_CFB_V_10PF 0x2
  1721. #define TIMPANI_PA_CLASSD_INT2_CTL_CLASSD_L_INT2_CFB_V_15PF 0x3
  1722. #define TIMPANI_PA_CLASSD_INT2_CTL_CLASSD_L_INT2_RIN_S 4
  1723. #define TIMPANI_PA_CLASSD_INT2_CTL_CLASSD_L_INT2_RIN_M 0x30
  1724. #define TIMPANI_PA_CLASSD_INT2_CTL_CLASSD_L_INT2_RIN_V_100K 0x0
  1725. #define TIMPANI_PA_CLASSD_INT2_CTL_CLASSD_L_INT2_RIN_V_150K 0x1
  1726. #define TIMPANI_PA_CLASSD_INT2_CTL_CLASSD_L_INT2_RIN_V_175K 0x2
  1727. #define TIMPANI_PA_CLASSD_INT2_CTL_CLASSD_L_INT2_RIN_V_200K 0x3
  1728. #define TIMPANI_PA_CLASSD_INT2_CTL_CLASSD_R_INT2_CFB_S 2
  1729. #define TIMPANI_PA_CLASSD_INT2_CTL_CLASSD_R_INT2_CFB_M 0xC
  1730. #define TIMPANI_PA_CLASSD_INT2_CTL_CLASSD_R_INT2_CFB_V_5_0PF 0x0
  1731. #define TIMPANI_PA_CLASSD_INT2_CTL_CLASSD_R_INT2_CFB_V_7_5PF 0x1
  1732. #define TIMPANI_PA_CLASSD_INT2_CTL_CLASSD_R_INT2_CFB_V_10PF 0x2
  1733. #define TIMPANI_PA_CLASSD_INT2_CTL_CLASSD_R_INT2_CFB_V_15PF 0x3
  1734. #define TIMPANI_PA_CLASSD_INT2_CTL_CLASSD_R_INT2_RIN_S 0
  1735. #define TIMPANI_PA_CLASSD_INT2_CTL_CLASSD_R_INT2_RIN_M 0x3
  1736. #define TIMPANI_PA_CLASSD_INT2_CTL_CLASSD_R_INT2_RIN_V_100K 0x0
  1737. #define TIMPANI_PA_CLASSD_INT2_CTL_CLASSD_R_INT2_RIN_V_150K 0x1
  1738. #define TIMPANI_PA_CLASSD_INT2_CTL_CLASSD_R_INT2_RIN_V_175K 0x2
  1739. #define TIMPANI_PA_CLASSD_INT2_CTL_CLASSD_R_INT2_RIN_V_200K 0x3
  1740. /* -- For PA_HPH_L_OCP_CLK_CTL */
  1741. #define TIMPANI_A_PA_HPH_L_OCP_CLK_CTL (0x43)
  1742. #define TIMPANI_PA_HPH_L_OCP_CLK_CTL_RWC "RW"
  1743. #define TIMPANI_PA_HPH_L_OCP_CLK_CTL_POR 0xf2
  1744. #define TIMPANI_PA_HPH_L_OCP_CLK_CTL_S 0
  1745. #define TIMPANI_PA_HPH_L_OCP_CLK_CTL_M 0xFF
  1746. #define TIMPANI_PA_HPH_L_OCP_CLK_CTL_HPH_L_OCP_CARRIER_DIV_2_EN_S 7
  1747. #define TIMPANI_PA_HPH_L_OCP_CLK_CTL_HPH_L_OCP_CARRIER_DIV_2_EN_M 0x80
  1748. #define TIMPANI_PA_HPH_L_OCP_CLK_CTL_HPH_L_OCP_CARRIER_DIV_2_EN_ENABLE 0x1
  1749. #define TIMPANI_PA_HPH_L_OCP_CLK_CTL_HPH_L_OCP_CARRIER_DIV_2_EN_DISABLE 0x0
  1750. #define TIMPANI_PA_HPH_L_OCP_CLK_CTL_HPH_L_OCP_CARRIER_PROG_DIV_EN_S 6
  1751. #define TIMPANI_PA_HPH_L_OCP_CLK_CTL_HPH_L_OCP_CARRIER_PROG_DIV_EN_M 0x40
  1752. #define TIMPANI_PA_HPH_L_OCP_CLK_CTL_HPH_L_OCP_CARRIER_PROG_DIV_EN_ENABLE 0x1
  1753. #define TIMPANI_PA_HPH_L_OCP_CLK_CTL_HPH_L_OCP_CARRIER_PROG_DIV_EN_DISABLE 0x0
  1754. #define TIMPANI_PA_HPH_L_OCP_CLK_CTL_HPH_L_OCP_CARRIER_PROG_DIV_RATIO_S 4
  1755. #define TIMPANI_PA_HPH_L_OCP_CLK_CTL_HPH_L_OCP_CARRIER_PROG_DIV_RATIO_M 0x30
  1756. #define TIMPANI_PA_HPH_L_OCP_CLK_CTL_HPH_L_OCP_CARRIER_PROG_DIV_RATIO_DIV2 0x0
  1757. #define TIMPANI_PA_HPH_L_OCP_CLK_CTL_HPH_L_OCP_CARRIER_PROG_DIV_RATIO_DIV4 0x1
  1758. #define TIMPANI_PA_HPH_L_OCP_CLK_CTL_HPH_L_OCP_CARRIER_PROG_DIV_RATIO_DIV6 0x2
  1759. #define TIMPANI_PA_HPH_L_OCP_CLK_CTL_HPH_L_OCP_CARRIER_PROG_DIV_RATIO_DIV8 0x3
  1760. #define TIMPANI_PA_HPH_L_OCP_CLK_CTL_HPH_L_OCP_CLK_SEL_LEFT_S 3
  1761. #define TIMPANI_PA_HPH_L_OCP_CLK_CTL_HPH_L_OCP_CLK_SEL_LEFT_M 0x8
  1762. #define TIMPANI_PA_HPH_L_OCP_CLK_CTL_HPH_L_OCP_CLK_SEL_LEFT_CLK_FROM_CH_2 0x1
  1763. #define TIMPANI_PA_HPH_L_OCP_CLK_CTL_HPH_L_OCP_CLK_SEL_LEFT_CLK_FROM_CH_1 0x0
  1764. #define TIMPANI_PA_HPH_L_OCP_CLK_CTL_HPH_L_OCP_TIMER_DIV_2_EN_S 2
  1765. #define TIMPANI_PA_HPH_L_OCP_CLK_CTL_HPH_L_OCP_TIMER_DIV_2_EN_M 0x4
  1766. #define TIMPANI_PA_HPH_L_OCP_CLK_CTL_HPH_L_OCP_TIMER_DIV_2_EN_ENABLE 0x1
  1767. #define TIMPANI_PA_HPH_L_OCP_CLK_CTL_HPH_L_OCP_TIMER_DIV_2_EN_DISABLE 0x0
  1768. #define TIMPANI_PA_HPH_L_OCP_CLK_CTL_HPH_L_OCP_TIMER_DIV_RATIO_S 0
  1769. #define TIMPANI_PA_HPH_L_OCP_CLK_CTL_HPH_L_OCP_TIMER_DIV_RATIO_M 0x3
  1770. #define TIMPANI_PA_HPH_L_OCP_CLK_CTL_HPH_L_OCP_TIMER_DIV_RATIO_DIV_BY_4 0x0
  1771. #define TIMPANI_PA_HPH_L_OCP_CLK_CTL_HPH_L_OCP_TIMER_DIV_RATIO_DIV_BY_8 0x1
  1772. #define TIMPANI_PA_HPH_L_OCP_CLK_CTL_HPH_L_OCP_TIMER_DIV_RATIO_DIV_BY_12 0x2
  1773. #define TIMPANI_PA_HPH_L_OCP_CLK_CTL_HPH_L_OCP_TIMER_DIV_RATIO_DIV_BY_16 0x3
  1774. /* -- For PA_CLASSD_L_SW_CTL */
  1775. #define TIMPANI_A_PA_CLASSD_L_SW_CTL (0x44)
  1776. #define TIMPANI_PA_CLASSD_L_SW_CTL_RWC "RW"
  1777. #define TIMPANI_PA_CLASSD_L_SW_CTL_POR 0x37
  1778. #define TIMPANI_PA_CLASSD_L_SW_CTL_S 0
  1779. #define TIMPANI_PA_CLASSD_L_SW_CTL_M 0xFF
  1780. #define TIMPANI_PA_CLASSD_L_SW_CTL_CLASSD_L_BREAK_BEFORE_MAKE_DELAY_S 6
  1781. #define TIMPANI_PA_CLASSD_L_SW_CTL_CLASSD_L_BREAK_BEFORE_MAKE_DELAY_M 0xC0
  1782. #define TIMPANI_PA_CLASSD_L_SW_CTL_CLASSD_L_BREAK_BEFORE_MAKE_DELAY_V_1 0x0
  1783. #define TIMPANI_PA_CLASSD_L_SW_CTL_CLASSD_L_BREAK_BEFORE_MAKE_DELAY_V_2 0x1
  1784. #define TIMPANI_PA_CLASSD_L_SW_CTL_CLASSD_L_BREAK_BEFORE_MAKE_DELAY_V_3 0x2
  1785. #define TIMPANI_PA_CLASSD_L_SW_CTL_CLASSD_L_BREAK_BEFORE_MAKE_DELAY_V_4 0x3
  1786. #define TIMPANI_PA_CLASSD_L_SW_CTL_CLASSD_L_OUT_DRIVE_STREN_S 4
  1787. #define TIMPANI_PA_CLASSD_L_SW_CTL_CLASSD_L_OUT_DRIVE_STREN_M 0x30
  1788. #define TIMPANI_PA_CLASSD_L_SW_CTL_CLASSD_L_OUT_DRIVE_STREN_V_3_OF_6_UNITS 0x0
  1789. #define TIMPANI_PA_CLASSD_L_SW_CTL_CLASSD_L_OUT_DRIVE_STREN_V_4_OF_6_UNITS 0x1
  1790. #define TIMPANI_PA_CLASSD_L_SW_CTL_CLASSD_L_OUT_DRIVE_STREN_V_5_OF_6_UNITS 0x2
  1791. #define TIMPANI_PA_CLASSD_L_SW_CTL_CLASSD_L_OUT_DRIVE_STREN_V_6_OF_6_UNITS 0x3
  1792. #define TIMPANI_PA_CLASSD_L_SW_CTL_RESERVED_S 3
  1793. #define TIMPANI_PA_CLASSD_L_SW_CTL_RESERVED_M 0x8
  1794. #define TIMPANI_PA_CLASSD_L_SW_CTL_CLASSD_L_CDAC_BYPASS_CAP_EN_S 2
  1795. #define TIMPANI_PA_CLASSD_L_SW_CTL_CLASSD_L_CDAC_BYPASS_CAP_EN_M 0x4
  1796. #define TIMPANI_PA_CLASSD_L_SW_CTL_CLASSD_L_CDAC_BYPASS_CAP_EN_DISABLE 0x0
  1797. #define TIMPANI_PA_CLASSD_L_SW_CTL_CLASSD_L_CDAC_BYPASS_CAP_EN_ENABLE 0x1
  1798. #define TIMPANI_PA_CLASSD_L_SW_CTL_CLASSD_L_CDAC_NON_OVERLAP_EN_S 1
  1799. #define TIMPANI_PA_CLASSD_L_SW_CTL_CLASSD_L_CDAC_NON_OVERLAP_EN_M 0x2
  1800. #define TIMPANI_PA_CLASSD_L_SW_CTL_CLASSD_L_CDAC_NON_OVERLAP_EN_DISABLE 0x0
  1801. #define TIMPANI_PA_CLASSD_L_SW_CTL_CLASSD_L_CDAC_NON_OVERLAP_EN_ENABLE 0x1
  1802. #define TIMPANI_PA_CLASSD_L_SW_CTL_CLASSD_L_CDAC_SWITCH_MODE_S 0
  1803. #define TIMPANI_PA_CLASSD_L_SW_CTL_CLASSD_L_CDAC_SWITCH_MODE_M 0x1
  1804. #define TIMPANI_PA_CLASSD_L_SW_CTL_CLASSD_L_CDAC_SWITCH_MODE_POWER_GROUND 0x0
  1805. #define TIMPANI_PA_CLASSD_L_SW_CTL_CLASSD_L_CDAC_SWITCH_MODE_RST_MIDPOINT 0x1
  1806. /* -- For PA_CLASSD_L_OCP1 */
  1807. #define TIMPANI_A_PA_CLASSD_L_OCP1 (0x45)
  1808. #define TIMPANI_PA_CLASSD_L_OCP1_RWC "RW"
  1809. #define TIMPANI_PA_CLASSD_L_OCP1_POR 0xff
  1810. #define TIMPANI_PA_CLASSD_L_OCP1_S 0
  1811. #define TIMPANI_PA_CLASSD_L_OCP1_M 0xFF
  1812. #define TIMPANI_PA_CLASSD_L_OCP1_CLASSD_L_OCP_EN_S 7
  1813. #define TIMPANI_PA_CLASSD_L_OCP1_CLASSD_L_OCP_EN_M 0x80
  1814. #define TIMPANI_PA_CLASSD_L_OCP1_CLASSD_L_OCP_EN_DISABLE 0x0
  1815. #define TIMPANI_PA_CLASSD_L_OCP1_CLASSD_L_OCP_EN_ENABLE 0x1
  1816. #define TIMPANI_PA_CLASSD_L_OCP1_CLASSD_L_OCP_LOCK_S 6
  1817. #define TIMPANI_PA_CLASSD_L_OCP1_CLASSD_L_OCP_LOCK_M 0x40
  1818. #define TIMPANI_PA_CLASSD_L_OCP1_CLASSD_L_OCP_LOCK_NEVER_LOCKS 0x0
  1819. #define TIMPANI_PA_CLASSD_L_OCP1_CLASSD_L_OCP_LOCK_LOCKS 0x1
  1820. #define TIMPANI_PA_CLASSD_L_OCP1_OCP_CUR_THRESH_S 4
  1821. #define TIMPANI_PA_CLASSD_L_OCP1_OCP_CUR_THRESH_M 0x30
  1822. #define TIMPANI_PA_CLASSD_L_OCP1_OCP_CUR_THRESH_V_100MA_83_3MA_66_7MA_50MA 0x0
  1823. #define TIMPANI_PA_CLASSD_L_OCP1_OCP_CUR_THRESH_V_133MA_111MA_88_7MA_66_7MA 0x1
  1824. #define TIMPANI_PA_CLASSD_L_OCP1_OCP_CUR_THRESH_V_166MA_138MA_111MA_83_3MA 0x2
  1825. #define TIMPANI_PA_CLASSD_L_OCP1_OCP_CUR_THRESH_V_200MA_166MA_133MA_100MA 0x3
  1826. #define TIMPANI_PA_CLASSD_L_OCP1_CLASSD_L_OCP_NUM_CONN_ATTEMPTS_S 0
  1827. #define TIMPANI_PA_CLASSD_L_OCP1_CLASSD_L_OCP_NUM_CONN_ATTEMPTS_M 0xF
  1828. #define TIMPANI_PA_CLASSD_L_OCP1_CLASSD_L_OCP_NUM_CONN_ATTEMPTS_V_1 0x1
  1829. #define TIMPANI_PA_CLASSD_L_OCP1_CLASSD_L_OCP_NUM_CONN_ATTEMPTS_V_2 0x2
  1830. #define TIMPANI_PA_CLASSD_L_OCP1_CLASSD_L_OCP_NUM_CONN_ATTEMPTS_V_3 0x3
  1831. #define TIMPANI_PA_CLASSD_L_OCP1_CLASSD_L_OCP_NUM_CONN_ATTEMPTS_V_4 0x4
  1832. #define TIMPANI_PA_CLASSD_L_OCP1_CLASSD_L_OCP_NUM_CONN_ATTEMPTS_V_5 0x5
  1833. #define TIMPANI_PA_CLASSD_L_OCP1_CLASSD_L_OCP_NUM_CONN_ATTEMPTS_V_6 0x6
  1834. #define TIMPANI_PA_CLASSD_L_OCP1_CLASSD_L_OCP_NUM_CONN_ATTEMPTS_V_7 0x7
  1835. #define TIMPANI_PA_CLASSD_L_OCP1_CLASSD_L_OCP_NUM_CONN_ATTEMPTS_V_8 0x8
  1836. #define TIMPANI_PA_CLASSD_L_OCP1_CLASSD_L_OCP_NUM_CONN_ATTEMPTS_V_9 0x9
  1837. #define TIMPANI_PA_CLASSD_L_OCP1_CLASSD_L_OCP_NUM_CONN_ATTEMPTS_V_10 0xA
  1838. #define TIMPANI_PA_CLASSD_L_OCP1_CLASSD_L_OCP_NUM_CONN_ATTEMPTS_V_11 0xB
  1839. #define TIMPANI_PA_CLASSD_L_OCP1_CLASSD_L_OCP_NUM_CONN_ATTEMPTS_V_12 0xC
  1840. #define TIMPANI_PA_CLASSD_L_OCP1_CLASSD_L_OCP_NUM_CONN_ATTEMPTS_V_13 0xD
  1841. #define TIMPANI_PA_CLASSD_L_OCP1_CLASSD_L_OCP_NUM_CONN_ATTEMPTS_V_14 0xE
  1842. #define TIMPANI_PA_CLASSD_L_OCP1_CLASSD_L_OCP_NUM_CONN_ATTEMPTS_V_15 0xF
  1843. /* -- For PA_CLASSD_L_OCP2 */
  1844. #define TIMPANI_A_PA_CLASSD_L_OCP2 (0x46)
  1845. #define TIMPANI_PA_CLASSD_L_OCP2_RWC "RW"
  1846. #define TIMPANI_PA_CLASSD_L_OCP2_POR 0x77
  1847. #define TIMPANI_PA_CLASSD_L_OCP2_S 0
  1848. #define TIMPANI_PA_CLASSD_L_OCP2_M 0xFF
  1849. #define TIMPANI_PA_CLASSD_L_OCP2_CLASSD_L_OCP_OCP_WAIT_CNT_S 4
  1850. #define TIMPANI_PA_CLASSD_L_OCP2_CLASSD_L_OCP_OCP_WAIT_CNT_M 0xF0
  1851. #define TIMPANI_PA_CLASSD_L_OCP2_CLASSD_L_OCP_OCP_WAIT_CNT_V_255 0x0
  1852. #define TIMPANI_PA_CLASSD_L_OCP2_CLASSD_L_OCP_OCP_WAIT_CNT_V_511 0x1
  1853. #define TIMPANI_PA_CLASSD_L_OCP2_CLASSD_L_OCP_OCP_WAIT_CNT_V_767 0x2
  1854. #define TIMPANI_PA_CLASSD_L_OCP2_CLASSD_L_OCP_OCP_WAIT_CNT_V_1023 0x3
  1855. #define TIMPANI_PA_CLASSD_L_OCP2_CLASSD_L_OCP_OCP_WAIT_CNT_V_1279 0x4
  1856. #define TIMPANI_PA_CLASSD_L_OCP2_CLASSD_L_OCP_OCP_WAIT_CNT_V_1535 0x5
  1857. #define TIMPANI_PA_CLASSD_L_OCP2_CLASSD_L_OCP_OCP_WAIT_CNT_V_1791 0x6
  1858. #define TIMPANI_PA_CLASSD_L_OCP2_CLASSD_L_OCP_OCP_WAIT_CNT_V_2047 0x7
  1859. #define TIMPANI_PA_CLASSD_L_OCP2_CLASSD_L_OCP_OCP_WAIT_CNT_V_2303 0x8
  1860. #define TIMPANI_PA_CLASSD_L_OCP2_CLASSD_L_OCP_OCP_WAIT_CNT_V_2559 0x9
  1861. #define TIMPANI_PA_CLASSD_L_OCP2_CLASSD_L_OCP_OCP_WAIT_CNT_V_2815 0xA
  1862. #define TIMPANI_PA_CLASSD_L_OCP2_CLASSD_L_OCP_OCP_WAIT_CNT_V_3071 0xB
  1863. #define TIMPANI_PA_CLASSD_L_OCP2_CLASSD_L_OCP_OCP_WAIT_CNT_V_3327 0xC
  1864. #define TIMPANI_PA_CLASSD_L_OCP2_CLASSD_L_OCP_OCP_WAIT_CNT_V_3583 0xD
  1865. #define TIMPANI_PA_CLASSD_L_OCP2_CLASSD_L_OCP_OCP_WAIT_CNT_V_3839 0xE
  1866. #define TIMPANI_PA_CLASSD_L_OCP2_CLASSD_L_OCP_OCP_WAIT_CNT_V_4095 0xF
  1867. #define TIMPANI_PA_CLASSD_L_OCP2_CLASSD_L_OCP_OCP_RUN_CNT_S 0
  1868. #define TIMPANI_PA_CLASSD_L_OCP2_CLASSD_L_OCP_OCP_RUN_CNT_M 0xF
  1869. #define TIMPANI_PA_CLASSD_L_OCP2_CLASSD_L_OCP_OCP_RUN_CNT_V_255 0x0
  1870. #define TIMPANI_PA_CLASSD_L_OCP2_CLASSD_L_OCP_OCP_RUN_CNT_V_511 0x1
  1871. #define TIMPANI_PA_CLASSD_L_OCP2_CLASSD_L_OCP_OCP_RUN_CNT_V_767 0x2
  1872. #define TIMPANI_PA_CLASSD_L_OCP2_CLASSD_L_OCP_OCP_RUN_CNT_V_1023 0x3
  1873. #define TIMPANI_PA_CLASSD_L_OCP2_CLASSD_L_OCP_OCP_RUN_CNT_V_1279 0x4
  1874. #define TIMPANI_PA_CLASSD_L_OCP2_CLASSD_L_OCP_OCP_RUN_CNT_V_1535 0x5
  1875. #define TIMPANI_PA_CLASSD_L_OCP2_CLASSD_L_OCP_OCP_RUN_CNT_V_1791 0x6
  1876. #define TIMPANI_PA_CLASSD_L_OCP2_CLASSD_L_OCP_OCP_RUN_CNT_V_2047 0x7
  1877. #define TIMPANI_PA_CLASSD_L_OCP2_CLASSD_L_OCP_OCP_RUN_CNT_V_2303 0x8
  1878. #define TIMPANI_PA_CLASSD_L_OCP2_CLASSD_L_OCP_OCP_RUN_CNT_V_2559 0x9
  1879. #define TIMPANI_PA_CLASSD_L_OCP2_CLASSD_L_OCP_OCP_RUN_CNT_V_2815 0xA
  1880. #define TIMPANI_PA_CLASSD_L_OCP2_CLASSD_L_OCP_OCP_RUN_CNT_V_3071 0xB
  1881. #define TIMPANI_PA_CLASSD_L_OCP2_CLASSD_L_OCP_OCP_RUN_CNT_V_3327 0xC
  1882. #define TIMPANI_PA_CLASSD_L_OCP2_CLASSD_L_OCP_OCP_RUN_CNT_V_3583 0xD
  1883. #define TIMPANI_PA_CLASSD_L_OCP2_CLASSD_L_OCP_OCP_RUN_CNT_V_3839 0xE
  1884. #define TIMPANI_PA_CLASSD_L_OCP2_CLASSD_L_OCP_OCP_RUN_CNT_V_4095 0xF
  1885. /* -- For PA_HPH_R_OCP_CLK_CTL */
  1886. #define TIMPANI_A_PA_HPH_R_OCP_CLK_CTL (0x47)
  1887. #define TIMPANI_PA_HPH_R_OCP_CLK_CTL_RWC "RW"
  1888. #define TIMPANI_PA_HPH_R_OCP_CLK_CTL_POR 0xf2
  1889. #define TIMPANI_PA_HPH_R_OCP_CLK_CTL_S 0
  1890. #define TIMPANI_PA_HPH_R_OCP_CLK_CTL_M 0xFF
  1891. #define TIMPANI_PA_HPH_R_OCP_CLK_CTL_HPH_R_OCP_CARRIER_DIV_2_EN_S 7
  1892. #define TIMPANI_PA_HPH_R_OCP_CLK_CTL_HPH_R_OCP_CARRIER_DIV_2_EN_M 0x80
  1893. #define TIMPANI_PA_HPH_R_OCP_CLK_CTL_HPH_R_OCP_CARRIER_DIV_2_EN_ENABLE 0x1
  1894. #define TIMPANI_PA_HPH_R_OCP_CLK_CTL_HPH_R_OCP_CARRIER_DIV_2_EN_DISABLE 0x0
  1895. #define TIMPANI_PA_HPH_R_OCP_CLK_CTL_HPH_R_OCP_CARRIER_PROG_DIV_EN_S 6
  1896. #define TIMPANI_PA_HPH_R_OCP_CLK_CTL_HPH_R_OCP_CARRIER_PROG_DIV_EN_M 0x40
  1897. #define TIMPANI_PA_HPH_R_OCP_CLK_CTL_HPH_R_OCP_CARRIER_PROG_DIV_EN_ENABLE 0x1
  1898. #define TIMPANI_PA_HPH_R_OCP_CLK_CTL_HPH_R_OCP_CARRIER_PROG_DIV_EN_DISABLE 0x0
  1899. #define TIMPANI_PA_HPH_R_OCP_CLK_CTL_HPH_R_OCP_CARRIER_PROG_DIV_RATIO_S 4
  1900. #define TIMPANI_PA_HPH_R_OCP_CLK_CTL_HPH_R_OCP_CARRIER_PROG_DIV_RATIO_M 0x30
  1901. #define TIMPANI_PA_HPH_R_OCP_CLK_CTL_HPH_R_OCP_CARRIER_PROG_DIV_RATIO_DIV2 0x0
  1902. #define TIMPANI_PA_HPH_R_OCP_CLK_CTL_HPH_R_OCP_CARRIER_PROG_DIV_RATIO_DIV4 0x1
  1903. #define TIMPANI_PA_HPH_R_OCP_CLK_CTL_HPH_R_OCP_CARRIER_PROG_DIV_RATIO_DIV6 0x2
  1904. #define TIMPANI_PA_HPH_R_OCP_CLK_CTL_HPH_R_OCP_CARRIER_PROG_DIV_RATIO_DIV8 0x3
  1905. #define TIMPANI_PA_HPH_R_OCP_CLK_CTL_HPH_R_OCP_CLK_SEL_RIGHT_S 3
  1906. #define TIMPANI_PA_HPH_R_OCP_CLK_CTL_HPH_R_OCP_CLK_SEL_RIGHT_M 0x8
  1907. #define TIMPANI_PA_HPH_R_OCP_CLK_CTL_HPH_R_OCP_CLK_SEL_RIGHT_CLK_FROM_CH_2 0x1
  1908. #define TIMPANI_PA_HPH_R_OCP_CLK_CTL_HPH_R_OCP_CLK_SEL_RIGHT_CLK_FROM_CH_1 0x0
  1909. #define TIMPANI_PA_HPH_R_OCP_CLK_CTL_HPH_R_OCP_TIMER_DIV_2_EN_S 2
  1910. #define TIMPANI_PA_HPH_R_OCP_CLK_CTL_HPH_R_OCP_TIMER_DIV_2_EN_M 0x4
  1911. #define TIMPANI_PA_HPH_R_OCP_CLK_CTL_HPH_R_OCP_TIMER_DIV_2_EN_ENABLE 0x1
  1912. #define TIMPANI_PA_HPH_R_OCP_CLK_CTL_HPH_R_OCP_TIMER_DIV_2_EN_DISABLE 0x0
  1913. #define TIMPANI_PA_HPH_R_OCP_CLK_CTL_HPH_R_OCP_TIMER_DIV_RATIO_S 0
  1914. #define TIMPANI_PA_HPH_R_OCP_CLK_CTL_HPH_R_OCP_TIMER_DIV_RATIO_M 0x3
  1915. #define TIMPANI_PA_HPH_R_OCP_CLK_CTL_HPH_R_OCP_TIMER_DIV_RATIO_DIV_BY_4 0x0
  1916. #define TIMPANI_PA_HPH_R_OCP_CLK_CTL_HPH_R_OCP_TIMER_DIV_RATIO_DIV_BY_8 0x1
  1917. #define TIMPANI_PA_HPH_R_OCP_CLK_CTL_HPH_R_OCP_TIMER_DIV_RATIO_DIV_BY_12 0x2
  1918. #define TIMPANI_PA_HPH_R_OCP_CLK_CTL_HPH_R_OCP_TIMER_DIV_RATIO_DIV_BY_16 0x3
  1919. /* -- For PA_CLASSD_R_SW_CTL */
  1920. #define TIMPANI_A_PA_CLASSD_R_SW_CTL (0x48)
  1921. #define TIMPANI_PA_CLASSD_R_SW_CTL_RWC "RW"
  1922. #define TIMPANI_PA_CLASSD_R_SW_CTL_POR 0x37
  1923. #define TIMPANI_PA_CLASSD_R_SW_CTL_S 0
  1924. #define TIMPANI_PA_CLASSD_R_SW_CTL_M 0xFF
  1925. #define TIMPANI_PA_CLASSD_R_SW_CTL_CLASSD_R_BREAK_BEFORE_MAKE_DELAY_S 6
  1926. #define TIMPANI_PA_CLASSD_R_SW_CTL_CLASSD_R_BREAK_BEFORE_MAKE_DELAY_M 0xC0
  1927. #define TIMPANI_PA_CLASSD_R_SW_CTL_CLASSD_R_BREAK_BEFORE_MAKE_DELAY_V_1 0x0
  1928. #define TIMPANI_PA_CLASSD_R_SW_CTL_CLASSD_R_BREAK_BEFORE_MAKE_DELAY_V_2 0x1
  1929. #define TIMPANI_PA_CLASSD_R_SW_CTL_CLASSD_R_BREAK_BEFORE_MAKE_DELAY_V_3 0x2
  1930. #define TIMPANI_PA_CLASSD_R_SW_CTL_CLASSD_R_BREAK_BEFORE_MAKE_DELAY_V_4 0x3
  1931. #define TIMPANI_PA_CLASSD_R_SW_CTL_CLASSD_R_OUT_DRIVE_STREN_S 4
  1932. #define TIMPANI_PA_CLASSD_R_SW_CTL_CLASSD_R_OUT_DRIVE_STREN_M 0x30
  1933. #define TIMPANI_PA_CLASSD_R_SW_CTL_CLASSD_R_OUT_DRIVE_STREN_V_3_OF_6_UNITS 0x0
  1934. #define TIMPANI_PA_CLASSD_R_SW_CTL_CLASSD_R_OUT_DRIVE_STREN_V_4_OF_6_UNITS 0x1
  1935. #define TIMPANI_PA_CLASSD_R_SW_CTL_CLASSD_R_OUT_DRIVE_STREN_V_5_OF_6_UNITS 0x2
  1936. #define TIMPANI_PA_CLASSD_R_SW_CTL_CLASSD_R_OUT_DRIVE_STREN_V_6_OF_6_UNITS 0x3
  1937. #define TIMPANI_PA_CLASSD_R_SW_CTL_RESERVED_S 3
  1938. #define TIMPANI_PA_CLASSD_R_SW_CTL_RESERVED_M 0x8
  1939. #define TIMPANI_PA_CLASSD_R_SW_CTL_CLASSD_R_CDAC_BYPASS_CAP_EN_S 2
  1940. #define TIMPANI_PA_CLASSD_R_SW_CTL_CLASSD_R_CDAC_BYPASS_CAP_EN_M 0x4
  1941. #define TIMPANI_PA_CLASSD_R_SW_CTL_CLASSD_R_CDAC_BYPASS_CAP_EN_DISABLE 0x0
  1942. #define TIMPANI_PA_CLASSD_R_SW_CTL_CLASSD_R_CDAC_BYPASS_CAP_EN_ENABLE 0x1
  1943. #define TIMPANI_PA_CLASSD_R_SW_CTL_CLASSD_R_CDAC_NON_OVERLAP_EN_S 1
  1944. #define TIMPANI_PA_CLASSD_R_SW_CTL_CLASSD_R_CDAC_NON_OVERLAP_EN_M 0x2
  1945. #define TIMPANI_PA_CLASSD_R_SW_CTL_CLASSD_R_CDAC_NON_OVERLAP_EN_DISABLE 0x0
  1946. #define TIMPANI_PA_CLASSD_R_SW_CTL_CLASSD_R_CDAC_NON_OVERLAP_EN_ENABLE 0x1
  1947. #define TIMPANI_PA_CLASSD_R_SW_CTL_CLASSD_R_CDAC_SWITCH_MODE_S 0
  1948. #define TIMPANI_PA_CLASSD_R_SW_CTL_CLASSD_R_CDAC_SWITCH_MODE_M 0x1
  1949. #define TIMPANI_PA_CLASSD_R_SW_CTL_CLASSD_R_CDAC_SWITCH_MODE_POWER_GROUND 0x0
  1950. #define TIMPANI_PA_CLASSD_R_SW_CTL_CLASSD_R_CDAC_SWITCH_MODE_RST_MIDPOINT 0x1
  1951. /* -- For PA_CLASSD_R_OCP1 */
  1952. #define TIMPANI_A_PA_CLASSD_R_OCP1 (0x49)
  1953. #define TIMPANI_PA_CLASSD_R_OCP1_RWC "RW"
  1954. #define TIMPANI_PA_CLASSD_R_OCP1_POR 0xff
  1955. #define TIMPANI_PA_CLASSD_R_OCP1_S 0
  1956. #define TIMPANI_PA_CLASSD_R_OCP1_M 0xFF
  1957. #define TIMPANI_PA_CLASSD_R_OCP1_CLASSD_R_OCP_EN_S 7
  1958. #define TIMPANI_PA_CLASSD_R_OCP1_CLASSD_R_OCP_EN_M 0x80
  1959. #define TIMPANI_PA_CLASSD_R_OCP1_CLASSD_R_OCP_EN_DISABLE 0x0
  1960. #define TIMPANI_PA_CLASSD_R_OCP1_CLASSD_R_OCP_EN_ENABLE 0x1
  1961. #define TIMPANI_PA_CLASSD_R_OCP1_CLASSD_R_OCP_LOCK_S 6
  1962. #define TIMPANI_PA_CLASSD_R_OCP1_CLASSD_R_OCP_LOCK_M 0x40
  1963. #define TIMPANI_PA_CLASSD_R_OCP1_CLASSD_R_OCP_LOCK_NEVER_LOCKS 0x0
  1964. #define TIMPANI_PA_CLASSD_R_OCP1_CLASSD_R_OCP_LOCK_LOCKS 0x1
  1965. #define TIMPANI_PA_CLASSD_R_OCP1_OCP_CUR_THRESH_S 4
  1966. #define TIMPANI_PA_CLASSD_R_OCP1_OCP_CUR_THRESH_M 0x30
  1967. #define TIMPANI_PA_CLASSD_R_OCP1_OCP_CUR_THRESH_V_100MA_83_3MA_66_7MA_50MA 0x0
  1968. #define TIMPANI_PA_CLASSD_R_OCP1_OCP_CUR_THRESH_V_133MA_111MA_88_7MA_66_7MA 0x1
  1969. #define TIMPANI_PA_CLASSD_R_OCP1_OCP_CUR_THRESH_V_166MA_138MA_111MA_83_3MA 0x2
  1970. #define TIMPANI_PA_CLASSD_R_OCP1_OCP_CUR_THRESH_V_200MA_166MA_133MA_100MA 0x3
  1971. #define TIMPANI_PA_CLASSD_R_OCP1_CLASSD_R_OCP_NUM_CONN_ATTEMPTS_S 0
  1972. #define TIMPANI_PA_CLASSD_R_OCP1_CLASSD_R_OCP_NUM_CONN_ATTEMPTS_M 0xF
  1973. #define TIMPANI_PA_CLASSD_R_OCP1_CLASSD_R_OCP_NUM_CONN_ATTEMPTS_V_1 0x1
  1974. #define TIMPANI_PA_CLASSD_R_OCP1_CLASSD_R_OCP_NUM_CONN_ATTEMPTS_V_2 0x2
  1975. #define TIMPANI_PA_CLASSD_R_OCP1_CLASSD_R_OCP_NUM_CONN_ATTEMPTS_V_3 0x3
  1976. #define TIMPANI_PA_CLASSD_R_OCP1_CLASSD_R_OCP_NUM_CONN_ATTEMPTS_V_4 0x4
  1977. #define TIMPANI_PA_CLASSD_R_OCP1_CLASSD_R_OCP_NUM_CONN_ATTEMPTS_V_5 0x5
  1978. #define TIMPANI_PA_CLASSD_R_OCP1_CLASSD_R_OCP_NUM_CONN_ATTEMPTS_V_6 0x6
  1979. #define TIMPANI_PA_CLASSD_R_OCP1_CLASSD_R_OCP_NUM_CONN_ATTEMPTS_V_7 0x7
  1980. #define TIMPANI_PA_CLASSD_R_OCP1_CLASSD_R_OCP_NUM_CONN_ATTEMPTS_V_8 0x8
  1981. #define TIMPANI_PA_CLASSD_R_OCP1_CLASSD_R_OCP_NUM_CONN_ATTEMPTS_V_9 0x9
  1982. #define TIMPANI_PA_CLASSD_R_OCP1_CLASSD_R_OCP_NUM_CONN_ATTEMPTS_V_10 0xA
  1983. #define TIMPANI_PA_CLASSD_R_OCP1_CLASSD_R_OCP_NUM_CONN_ATTEMPTS_V_11 0xB
  1984. #define TIMPANI_PA_CLASSD_R_OCP1_CLASSD_R_OCP_NUM_CONN_ATTEMPTS_V_12 0xC
  1985. #define TIMPANI_PA_CLASSD_R_OCP1_CLASSD_R_OCP_NUM_CONN_ATTEMPTS_V_13 0xD
  1986. #define TIMPANI_PA_CLASSD_R_OCP1_CLASSD_R_OCP_NUM_CONN_ATTEMPTS_V_14 0xE
  1987. #define TIMPANI_PA_CLASSD_R_OCP1_CLASSD_R_OCP_NUM_CONN_ATTEMPTS_V_15 0xF
  1988. /* -- For PA_CLASSD_R_OCP2 */
  1989. #define TIMPANI_A_PA_CLASSD_R_OCP2 (0x4A)
  1990. #define TIMPANI_PA_CLASSD_R_OCP2_RWC "RW"
  1991. #define TIMPANI_PA_CLASSD_R_OCP2_POR 0x77
  1992. #define TIMPANI_PA_CLASSD_R_OCP2_S 0
  1993. #define TIMPANI_PA_CLASSD_R_OCP2_M 0xFF
  1994. #define TIMPANI_PA_CLASSD_R_OCP2_CLASSD_R_OCP_OCP_WAIT_CNT_S 4
  1995. #define TIMPANI_PA_CLASSD_R_OCP2_CLASSD_R_OCP_OCP_WAIT_CNT_M 0xF0
  1996. #define TIMPANI_PA_CLASSD_R_OCP2_CLASSD_R_OCP_OCP_WAIT_CNT_V_255 0x0
  1997. #define TIMPANI_PA_CLASSD_R_OCP2_CLASSD_R_OCP_OCP_WAIT_CNT_V_511 0x1
  1998. #define TIMPANI_PA_CLASSD_R_OCP2_CLASSD_R_OCP_OCP_WAIT_CNT_V_767 0x2
  1999. #define TIMPANI_PA_CLASSD_R_OCP2_CLASSD_R_OCP_OCP_WAIT_CNT_V_1023 0x3
  2000. #define TIMPANI_PA_CLASSD_R_OCP2_CLASSD_R_OCP_OCP_WAIT_CNT_V_1279 0x4
  2001. #define TIMPANI_PA_CLASSD_R_OCP2_CLASSD_R_OCP_OCP_WAIT_CNT_V_1535 0x5
  2002. #define TIMPANI_PA_CLASSD_R_OCP2_CLASSD_R_OCP_OCP_WAIT_CNT_V_1791 0x6
  2003. #define TIMPANI_PA_CLASSD_R_OCP2_CLASSD_R_OCP_OCP_WAIT_CNT_V_2047 0x7
  2004. #define TIMPANI_PA_CLASSD_R_OCP2_CLASSD_R_OCP_OCP_WAIT_CNT_V_2303 0x8
  2005. #define TIMPANI_PA_CLASSD_R_OCP2_CLASSD_R_OCP_OCP_WAIT_CNT_V_2559 0x9
  2006. #define TIMPANI_PA_CLASSD_R_OCP2_CLASSD_R_OCP_OCP_WAIT_CNT_V_2815 0xA
  2007. #define TIMPANI_PA_CLASSD_R_OCP2_CLASSD_R_OCP_OCP_WAIT_CNT_V_3071 0xB
  2008. #define TIMPANI_PA_CLASSD_R_OCP2_CLASSD_R_OCP_OCP_WAIT_CNT_V_3327 0xC
  2009. #define TIMPANI_PA_CLASSD_R_OCP2_CLASSD_R_OCP_OCP_WAIT_CNT_V_3583 0xD
  2010. #define TIMPANI_PA_CLASSD_R_OCP2_CLASSD_R_OCP_OCP_WAIT_CNT_V_3839 0xE
  2011. #define TIMPANI_PA_CLASSD_R_OCP2_CLASSD_R_OCP_OCP_WAIT_CNT_V_4095 0xF
  2012. #define TIMPANI_PA_CLASSD_R_OCP2_CLASSD_R_OCP_OCP_RUN_CNT_S 0
  2013. #define TIMPANI_PA_CLASSD_R_OCP2_CLASSD_R_OCP_OCP_RUN_CNT_M 0xF
  2014. #define TIMPANI_PA_CLASSD_R_OCP2_CLASSD_R_OCP_OCP_RUN_CNT_V_255 0x0
  2015. #define TIMPANI_PA_CLASSD_R_OCP2_CLASSD_R_OCP_OCP_RUN_CNT_V_511 0x1
  2016. #define TIMPANI_PA_CLASSD_R_OCP2_CLASSD_R_OCP_OCP_RUN_CNT_V_767 0x2
  2017. #define TIMPANI_PA_CLASSD_R_OCP2_CLASSD_R_OCP_OCP_RUN_CNT_V_1023 0x3
  2018. #define TIMPANI_PA_CLASSD_R_OCP2_CLASSD_R_OCP_OCP_RUN_CNT_V_1279 0x4
  2019. #define TIMPANI_PA_CLASSD_R_OCP2_CLASSD_R_OCP_OCP_RUN_CNT_V_1535 0x5
  2020. #define TIMPANI_PA_CLASSD_R_OCP2_CLASSD_R_OCP_OCP_RUN_CNT_V_1791 0x6
  2021. #define TIMPANI_PA_CLASSD_R_OCP2_CLASSD_R_OCP_OCP_RUN_CNT_V_2047 0x7
  2022. #define TIMPANI_PA_CLASSD_R_OCP2_CLASSD_R_OCP_OCP_RUN_CNT_V_2303 0x8
  2023. #define TIMPANI_PA_CLASSD_R_OCP2_CLASSD_R_OCP_OCP_RUN_CNT_V_2559 0x9
  2024. #define TIMPANI_PA_CLASSD_R_OCP2_CLASSD_R_OCP_OCP_RUN_CNT_V_2815 0xA
  2025. #define TIMPANI_PA_CLASSD_R_OCP2_CLASSD_R_OCP_OCP_RUN_CNT_V_3071 0xB
  2026. #define TIMPANI_PA_CLASSD_R_OCP2_CLASSD_R_OCP_OCP_RUN_CNT_V_3327 0xC
  2027. #define TIMPANI_PA_CLASSD_R_OCP2_CLASSD_R_OCP_OCP_RUN_CNT_V_3583 0xD
  2028. #define TIMPANI_PA_CLASSD_R_OCP2_CLASSD_R_OCP_OCP_RUN_CNT_V_3839 0xE
  2029. #define TIMPANI_PA_CLASSD_R_OCP2_CLASSD_R_OCP_OCP_RUN_CNT_V_4095 0xF
  2030. /* -- For PA_HPH_CTL1 */
  2031. #define TIMPANI_A_PA_HPH_CTL1 (0x4B)
  2032. #define TIMPANI_PA_HPH_CTL1_RWC "RW"
  2033. #define TIMPANI_PA_HPH_CTL1_POR 0x44
  2034. #define TIMPANI_PA_HPH_CTL1_S 0
  2035. #define TIMPANI_PA_HPH_CTL1_M 0xFF
  2036. #define TIMPANI_PA_HPH_CTL1_HPH_GM3_BIAS_S 4
  2037. #define TIMPANI_PA_HPH_CTL1_HPH_GM3_BIAS_M 0xF0
  2038. #define TIMPANI_PA_HPH_CTL1_HPH_GM3_BIAS_V_400PER 0x1
  2039. #define TIMPANI_PA_HPH_CTL1_HPH_GM3_BIAS_V_200PER 0x2
  2040. #define TIMPANI_PA_HPH_CTL1_HPH_GM3_BIAS_V_133PER 0x3
  2041. #define TIMPANI_PA_HPH_CTL1_HPH_GM3_BIAS_V_100PER 0x4
  2042. #define TIMPANI_PA_HPH_CTL1_HPH_GM3_BIAS_V_66PER 0x6
  2043. #define TIMPANI_PA_HPH_CTL1_HPH_GM3_BIAS_V_50PER 0x8
  2044. #define TIMPANI_PA_HPH_CTL1_HPH_GM3_BIAS_V_33PER 0xC
  2045. #define TIMPANI_PA_HPH_CTL1_HPH_SHORT_CIRCUIT_DET_EN_S 3
  2046. #define TIMPANI_PA_HPH_CTL1_HPH_SHORT_CIRCUIT_DET_EN_M 0x8
  2047. #define TIMPANI_PA_HPH_CTL1_HPH_SHORT_CIRCUIT_DET_EN_DISABLE 0x0
  2048. #define TIMPANI_PA_HPH_CTL1_HPH_SHORT_CIRCUIT_DET_EN_ENABLE 0x1
  2049. #define TIMPANI_PA_HPH_CTL1_HPH_SHORT_CIRCUIT_CUR_LIMIT_S 0
  2050. #define TIMPANI_PA_HPH_CTL1_HPH_SHORT_CIRCUIT_CUR_LIMIT_M 0x7
  2051. #define TIMPANI_PA_HPH_CTL1_HPH_SHORT_CIRCUIT_CUR_LIMIT_V_300MA 0x0
  2052. #define TIMPANI_PA_HPH_CTL1_HPH_SHORT_CIRCUIT_CUR_LIMIT_V_350MA 0x2
  2053. #define TIMPANI_PA_HPH_CTL1_HPH_SHORT_CIRCUIT_CUR_LIMIT_V_365MA 0x3
  2054. #define TIMPANI_PA_HPH_CTL1_HPH_SHORT_CIRCUIT_CUR_LIMIT_V_150MA 0x4
  2055. #define TIMPANI_PA_HPH_CTL1_HPH_SHORT_CIRCUIT_CUR_LIMIT_V_190MA 0x6
  2056. #define TIMPANI_PA_HPH_CTL1_HPH_SHORT_CIRCUIT_CUR_LIMIT_V_220MA 0x7
  2057. /* -- For PA_HPH_CTL2 */
  2058. #define TIMPANI_A_PA_HPH_CTL2 (0x4C)
  2059. #define TIMPANI_PA_HPH_CTL2_RWC "RW"
  2060. #define TIMPANI_PA_HPH_CTL2_POR 0xC8
  2061. #define TIMPANI_PA_HPH_CTL2_S 0
  2062. #define TIMPANI_PA_HPH_CTL2_M 0xFF
  2063. #define TIMPANI_PA_HPH_CTL2_HPH_SW_VNEG_CTL_S 7
  2064. #define TIMPANI_PA_HPH_CTL2_HPH_SW_VNEG_CTL_M 0x80
  2065. #define TIMPANI_PA_HPH_CTL2_HPH_SW_VNEG_CTL_VNEG 0x1
  2066. #define TIMPANI_PA_HPH_CTL2_HPH_SW_VNEG_CTL_VSS 0x0
  2067. #define TIMPANI_PA_HPH_CTL2_HPH_VNEG_PS_GAIN_S 6
  2068. #define TIMPANI_PA_HPH_CTL2_HPH_VNEG_PS_GAIN_M 0x40
  2069. #define TIMPANI_PA_HPH_CTL2_HPH_VNEG_PS_GAIN_V_1_5 0x1
  2070. #define TIMPANI_PA_HPH_CTL2_HPH_VNEG_PS_GAIN_V_2_5 0x0
  2071. #define TIMPANI_PA_HPH_CTL2_HPH_PS_FILTER_EN_S 5
  2072. #define TIMPANI_PA_HPH_CTL2_HPH_PS_FILTER_EN_M 0x20
  2073. #define TIMPANI_PA_HPH_CTL2_HPH_PS_FILTER_EN_ENABLE 0x1
  2074. #define TIMPANI_PA_HPH_CTL2_HPH_PS_FILTER_EN_DISABLE 0x0
  2075. #define TIMPANI_PA_HPH_CTL2_HPH_OCP_EN_S 4
  2076. #define TIMPANI_PA_HPH_CTL2_HPH_OCP_EN_M 0x10
  2077. #define TIMPANI_PA_HPH_CTL2_HPH_OCP_EN_ENABLE 0x1
  2078. #define TIMPANI_PA_HPH_CTL2_HPH_OCP_EN_DISABLE 0x0
  2079. #define TIMPANI_PA_HPH_CTL2_HPH_VREF_SEL_S 2
  2080. #define TIMPANI_PA_HPH_CTL2_HPH_VREF_SEL_M 0xC
  2081. #define TIMPANI_PA_HPH_CTL2_HPH_VREF_SEL_GROUND 0x0
  2082. #define TIMPANI_PA_HPH_CTL2_HPH_VREF_SEL_IBIAS_ON_RESISTOR 0x1
  2083. #define TIMPANI_PA_HPH_CTL2_HPH_VREF_SEL_BG 0x2
  2084. #define TIMPANI_PA_HPH_CTL2_HPH_VREF_SEL_AVDD_BY_2 0x3
  2085. #define TIMPANI_PA_HPH_CTL2_HPH_OUT_SHUNT_EN_S 1
  2086. #define TIMPANI_PA_HPH_CTL2_HPH_OUT_SHUNT_EN_M 0x2
  2087. #define TIMPANI_PA_HPH_CTL2_HPH_OUT_SHUNT_EN_DISABLE 0x0
  2088. #define TIMPANI_PA_HPH_CTL2_HPH_OUT_SHUNT_EN_ENABLE 0x1
  2089. #define TIMPANI_PA_HPH_CTL2_RESERVED_S 0
  2090. #define TIMPANI_PA_HPH_CTL2_RESERVED_M 0x1
  2091. /* -- For PA_LINE_AUXO_CTL */
  2092. #define TIMPANI_A_PA_LINE_AUXO_CTL (0x4D)
  2093. #define TIMPANI_PA_LINE_AUXO_CTL_RWC "RW"
  2094. #define TIMPANI_PA_LINE_AUXO_CTL_POR 0x2
  2095. #define TIMPANI_PA_LINE_AUXO_CTL_S 0
  2096. #define TIMPANI_PA_LINE_AUXO_CTL_M 0xFF
  2097. #define TIMPANI_PA_LINE_AUXO_CTL_LINEO_AUXO_RAMPGEN_CNT_S 6
  2098. #define TIMPANI_PA_LINE_AUXO_CTL_LINEO_AUXO_RAMPGEN_CNT_M 0xC0
  2099. #define TIMPANI_PA_LINE_AUXO_CTL_LINEO_AUXO_RAMPGEN_CNT_V_1_75NA 0x0
  2100. #define TIMPANI_PA_LINE_AUXO_CTL_LINEO_AUXO_RAMPGEN_CNT_V_3_5NA 0x1
  2101. #define TIMPANI_PA_LINE_AUXO_CTL_LINEO_AUXO_RAMPGEN_CNT_V_5_25NA 0x2
  2102. #define TIMPANI_PA_LINE_AUXO_CTL_LINEO_AUXO_RAMPGEN_CNT_V_10NA 0x3
  2103. #define TIMPANI_PA_LINE_AUXO_CTL_LINEO_L_BIAS_CUR_S 4
  2104. #define TIMPANI_PA_LINE_AUXO_CTL_LINEO_L_BIAS_CUR_M 0x30
  2105. #define TIMPANI_PA_LINE_AUXO_CTL_LINEO_L_BIAS_CUR_V_60UA 0x0
  2106. #define TIMPANI_PA_LINE_AUXO_CTL_LINEO_L_BIAS_CUR_V_30UA_1 0x1
  2107. #define TIMPANI_PA_LINE_AUXO_CTL_LINEO_L_BIAS_CUR_V_30UA_2 0x2
  2108. #define TIMPANI_PA_LINE_AUXO_CTL_LINEO_L_BIAS_CUR_V_15UA 0x3
  2109. #define TIMPANI_PA_LINE_AUXO_CTL_LINEO_R_BIAS_CUR_S 2
  2110. #define TIMPANI_PA_LINE_AUXO_CTL_LINEO_R_BIAS_CUR_M 0xC
  2111. #define TIMPANI_PA_LINE_AUXO_CTL_LINEO_R_BIAS_CUR_V_60UA 0x0
  2112. #define TIMPANI_PA_LINE_AUXO_CTL_LINEO_R_BIAS_CUR_V_30UA_1 0x1
  2113. #define TIMPANI_PA_LINE_AUXO_CTL_LINEO_R_BIAS_CUR_V_30UA_2 0x2
  2114. #define TIMPANI_PA_LINE_AUXO_CTL_LINEO_R_BIAS_CUR_V_15UA 0x3
  2115. #define TIMPANI_PA_LINE_AUXO_CTL_LINEO_AUXO_CM_REF_SEL_S 0
  2116. #define TIMPANI_PA_LINE_AUXO_CTL_LINEO_AUXO_CM_REF_SEL_M 0x3
  2117. #define TIMPANI_PA_LINE_AUXO_CTL_LINEO_AUXO_CM_REF_SEL_VSSA 0x0
  2118. #define TIMPANI_PA_LINE_AUXO_CTL_LINEO_AUXO_CM_REF_SEL_BG 0x2
  2119. #define TIMPANI_PA_LINE_AUXO_CTL_LINEO_AUXO_CM_REF_SEL_VDDA_BY_2 0x3
  2120. /* -- For PA_AUXO_EARPA_CTL */
  2121. #define TIMPANI_A_PA_AUXO_EARPA_CTL (0x4E)
  2122. #define TIMPANI_PA_AUXO_EARPA_CTL_RWC "RW"
  2123. #define TIMPANI_PA_AUXO_EARPA_CTL_POR 0xe
  2124. #define TIMPANI_PA_AUXO_EARPA_CTL_S 0
  2125. #define TIMPANI_PA_AUXO_EARPA_CTL_M 0xFF
  2126. #define TIMPANI_PA_AUXO_EARPA_CTL_RESERVED_S 6
  2127. #define TIMPANI_PA_AUXO_EARPA_CTL_RESERVED_M 0xC0
  2128. #define TIMPANI_PA_AUXO_EARPA_CTL_AUXO_BIAS_CUR_S 4
  2129. #define TIMPANI_PA_AUXO_EARPA_CTL_AUXO_BIAS_CUR_M 0x30
  2130. #define TIMPANI_PA_AUXO_EARPA_CTL_AUXO_BIAS_CUR_V_60UA 0x0
  2131. #define TIMPANI_PA_AUXO_EARPA_CTL_AUXO_BIAS_CUR_V_30UA 0x1
  2132. #define TIMPANI_PA_AUXO_EARPA_CTL_AUXO_BIAS_CUR_V_30UA_SAME_AS_01 0x2
  2133. #define TIMPANI_PA_AUXO_EARPA_CTL_AUXO_BIAS_CUR_V_15UA 0x3
  2134. #define TIMPANI_PA_AUXO_EARPA_CTL_AUXO_GAIN_S 3
  2135. #define TIMPANI_PA_AUXO_EARPA_CTL_AUXO_GAIN_M 0x8
  2136. #define TIMPANI_PA_AUXO_EARPA_CTL_AUXO_GAIN_NEG_4_5DB 0x1
  2137. #define TIMPANI_PA_AUXO_EARPA_CTL_AUXO_GAIN_NEG_3_0DB 0x0
  2138. #define TIMPANI_PA_AUXO_EARPA_CTL_EARPA_MASTER_BIAS_CUR_S 1
  2139. #define TIMPANI_PA_AUXO_EARPA_CTL_EARPA_MASTER_BIAS_CUR_M 0x6
  2140. #define TIMPANI_PA_AUXO_EARPA_CTL_EARPA_MASTER_BIAS_CUR_V_12_5UA 0x0
  2141. #define TIMPANI_PA_AUXO_EARPA_CTL_EARPA_MASTER_BIAS_CUR_V_10_0UA 0x1
  2142. #define TIMPANI_PA_AUXO_EARPA_CTL_EARPA_MASTER_BIAS_CUR_V_7_5UA 0x2
  2143. #define TIMPANI_PA_AUXO_EARPA_CTL_EARPA_MASTER_BIAS_CUR_V_5_0UA 0x3
  2144. #define TIMPANI_PA_AUXO_EARPA_CTL_EARPA_VCM_SOURCE_S 0
  2145. #define TIMPANI_PA_AUXO_EARPA_CTL_EARPA_VCM_SOURCE_M 0x1
  2146. #define TIMPANI_PA_AUXO_EARPA_CTL_EARPA_VCM_SOURCE_BG 0x1
  2147. #define TIMPANI_PA_AUXO_EARPA_CTL_EARPA_VCM_SOURCE_LOCAL_VCM 0x0
  2148. /* -- For PA_EARO_CTL */
  2149. #define TIMPANI_A_PA_EARO_CTL (0x4F)
  2150. #define TIMPANI_PA_EARO_CTL_RWC "RW"
  2151. #define TIMPANI_PA_EARO_CTL_POR 0x0
  2152. #define TIMPANI_PA_EARO_CTL_S 0
  2153. #define TIMPANI_PA_EARO_CTL_M 0xFF
  2154. #define TIMPANI_PA_EARO_CTL_EARPA_STARTUP_S 7
  2155. #define TIMPANI_PA_EARO_CTL_EARPA_STARTUP_M 0x80
  2156. #define TIMPANI_PA_EARO_CTL_EARPA_STARTUP_NORMAL_OP 0x0
  2157. #define TIMPANI_PA_EARO_CTL_EARPA_STARTUP_CONNECT_INPUTS_TO_GROUND 0x1
  2158. #define TIMPANI_PA_EARO_CTL_EARPA_BYPASS_INPUT_CM_S 6
  2159. #define TIMPANI_PA_EARO_CTL_EARPA_BYPASS_INPUT_CM_M 0x40
  2160. #define TIMPANI_PA_EARO_CTL_EARPA_BYPASS_INPUT_CM_NO_BYPASS 0x0
  2161. #define TIMPANI_PA_EARO_CTL_EARPA_BYPASS_INPUT_CM_BYPASS 0x1
  2162. #define TIMPANI_PA_EARO_CTL_EARPA_NMOS_BIAS_CUR_S 3
  2163. #define TIMPANI_PA_EARO_CTL_EARPA_NMOS_BIAS_CUR_M 0x38
  2164. #define TIMPANI_PA_EARO_CTL_EARPA_NMOS_BIAS_CUR_V_213UA 0x0
  2165. #define TIMPANI_PA_EARO_CTL_EARPA_NMOS_BIAS_CUR_V_280UA 0x1
  2166. #define TIMPANI_PA_EARO_CTL_EARPA_NMOS_BIAS_CUR_V_408UA_1 0x2
  2167. #define TIMPANI_PA_EARO_CTL_EARPA_NMOS_BIAS_CUR_V_780UA_1 0x3
  2168. #define TIMPANI_PA_EARO_CTL_EARPA_NMOS_BIAS_CUR_V_408UA_2 0x4
  2169. #define TIMPANI_PA_EARO_CTL_EARPA_NMOS_BIAS_CUR_V_530UA 0x5
  2170. #define TIMPANI_PA_EARO_CTL_EARPA_NMOS_BIAS_CUR_V_780UA_2 0x6
  2171. #define TIMPANI_PA_EARO_CTL_EARPA_NMOS_BIAS_CUR_V_1480UA 0x7
  2172. #define TIMPANI_PA_EARO_CTL_EARPA_PMOS_BIAS_CUR_S 0
  2173. #define TIMPANI_PA_EARO_CTL_EARPA_PMOS_BIAS_CUR_M 0x7
  2174. #define TIMPANI_PA_EARO_CTL_EARPA_PMOS_BIAS_CUR_V_213UA 0x0
  2175. #define TIMPANI_PA_EARO_CTL_EARPA_PMOS_BIAS_CUR_V_280UA 0x1
  2176. #define TIMPANI_PA_EARO_CTL_EARPA_PMOS_BIAS_CUR_V_408UA_1 0x2
  2177. #define TIMPANI_PA_EARO_CTL_EARPA_PMOS_BIAS_CUR_V_780UA_1 0x3
  2178. #define TIMPANI_PA_EARO_CTL_EARPA_PMOS_BIAS_CUR_V_408UA_2 0x4
  2179. #define TIMPANI_PA_EARO_CTL_EARPA_PMOS_BIAS_CUR_V_530UA 0x5
  2180. #define TIMPANI_PA_EARO_CTL_EARPA_PMOS_BIAS_CUR_V_780UA_2 0x6
  2181. #define TIMPANI_PA_EARO_CTL_EARPA_PMOS_BIAS_CUR_V_1480UA 0x7
  2182. /* -- For PA_MASTER_BIAS_CUR */
  2183. #define TIMPANI_A_PA_MASTER_BIAS_CUR (0x50)
  2184. #define TIMPANI_PA_MASTER_BIAS_CUR_RWC "RW"
  2185. #define TIMPANI_PA_MASTER_BIAS_CUR_POR 0xea
  2186. #define TIMPANI_PA_MASTER_BIAS_CUR_S 0
  2187. #define TIMPANI_PA_MASTER_BIAS_CUR_M 0xFF
  2188. #define TIMPANI_PA_MASTER_BIAS_CUR_RAMPGEN_MASTER_BIAS_CUR_S 7
  2189. #define TIMPANI_PA_MASTER_BIAS_CUR_RAMPGEN_MASTER_BIAS_CUR_M 0x80
  2190. #define TIMPANI_PA_MASTER_BIAS_CUR_RAMPGEN_MASTER_BIAS_CUR_V_2_5UA 0x1
  2191. #define TIMPANI_PA_MASTER_BIAS_CUR_RAMPGEN_MASTER_BIAS_CUR_V_5UA 0x0
  2192. #define TIMPANI_PA_MASTER_BIAS_CUR_AUXPGA_BIAS_CUR_S 5
  2193. #define TIMPANI_PA_MASTER_BIAS_CUR_AUXPGA_BIAS_CUR_M 0x60
  2194. #define TIMPANI_PA_MASTER_BIAS_CUR_AUXPGA_BIAS_CUR_V_10UA 0x0
  2195. #define TIMPANI_PA_MASTER_BIAS_CUR_AUXPGA_BIAS_CUR_V_7_5UA 0x1
  2196. #define TIMPANI_PA_MASTER_BIAS_CUR_AUXPGA_BIAS_CUR_V_5_0UA 0x2
  2197. #define TIMPANI_PA_MASTER_BIAS_CUR_AUXPGA_BIAS_CUR_V_2_5UA 0x3
  2198. #define TIMPANI_PA_MASTER_BIAS_CUR_HPH_VCM_BUFF_BIAS_CURR_S 3
  2199. #define TIMPANI_PA_MASTER_BIAS_CUR_HPH_VCM_BUFF_BIAS_CURR_M 0x18
  2200. #define TIMPANI_PA_MASTER_BIAS_CUR_HPH_VCM_BUFF_BIAS_CURR_V_6_25UA 0x0
  2201. #define TIMPANI_PA_MASTER_BIAS_CUR_HPH_VCM_BUFF_BIAS_CURR_V_5_0UA 0x1
  2202. #define TIMPANI_PA_MASTER_BIAS_CUR_HPH_VCM_BUFF_BIAS_CURR_V_3_75UA 0x2
  2203. #define TIMPANI_PA_MASTER_BIAS_CUR_HPH_VCM_BUFF_BIAS_CURR_V_2_5UA 0x3
  2204. #define TIMPANI_PA_MASTER_BIAS_CUR_LINE_VCM_BUFF_BIAS_CURR_S 1
  2205. #define TIMPANI_PA_MASTER_BIAS_CUR_LINE_VCM_BUFF_BIAS_CURR_M 0x6
  2206. #define TIMPANI_PA_MASTER_BIAS_CUR_LINE_VCM_BUFF_BIAS_CURR_V_6_25UA 0x0
  2207. #define TIMPANI_PA_MASTER_BIAS_CUR_LINE_VCM_BUFF_BIAS_CURR_V_5_0UA 0x1
  2208. #define TIMPANI_PA_MASTER_BIAS_CUR_LINE_VCM_BUFF_BIAS_CURR_V_3_75UA 0x2
  2209. #define TIMPANI_PA_MASTER_BIAS_CUR_LINE_VCM_BUFF_BIAS_CURR_V_2_5UA 0x3
  2210. #define TIMPANI_PA_MASTER_BIAS_CUR_RESERVED_S 0
  2211. #define TIMPANI_PA_MASTER_BIAS_CUR_RESERVED_M 0x1
  2212. /* -- For PA_CLASSD_SC_STATUS */
  2213. #define TIMPANI_A_PA_CLASSD_SC_STATUS (0x51)
  2214. #define TIMPANI_PA_CLASSD_SC_STATUS_RWC "R"
  2215. #define TIMPANI_PA_CLASSD_SC_STATUS_POR 0
  2216. #define TIMPANI_PA_CLASSD_SC_STATUS_S 0
  2217. #define TIMPANI_PA_CLASSD_SC_STATUS_M 0xFF
  2218. #define TIMPANI_PA_CLASSD_SC_STATUS_CLASSD_L_SC_DET_S 7
  2219. #define TIMPANI_PA_CLASSD_SC_STATUS_CLASSD_L_SC_DET_M 0x80
  2220. #define TIMPANI_PA_CLASSD_SC_STATUS_CLASSD_L_SC_DET_NORMAL_OP 0x0
  2221. #define TIMPANI_PA_CLASSD_SC_STATUS_CLASSD_L_SC_DET_SC_DET 0x1
  2222. #define TIMPANI_PA_CLASSD_SC_STATUS_CLASSD_L_PWR_STAGE_HI_Z_S 6
  2223. #define TIMPANI_PA_CLASSD_SC_STATUS_CLASSD_L_PWR_STAGE_HI_Z_M 0x40
  2224. #define TIMPANI_PA_CLASSD_SC_STATUS_CLASSD_L_PWR_STAGE_HI_Z_NORMAL_OP 0x0
  2225. #define TIMPANI_PA_CLASSD_SC_STATUS_CLASSD_L_PWR_STAGE_HI_Z_POWER_STAGE_OFF 0x1
  2226. #define TIMPANI_PA_CLASSD_SC_STATUS_RESERVED_1_S 4
  2227. #define TIMPANI_PA_CLASSD_SC_STATUS_RESERVED_1_M 0x30
  2228. #define TIMPANI_PA_CLASSD_SC_STATUS_CLASSD_R_SC_DET_S 3
  2229. #define TIMPANI_PA_CLASSD_SC_STATUS_CLASSD_R_SC_DET_M 0x8
  2230. #define TIMPANI_PA_CLASSD_SC_STATUS_CLASSD_R_SC_DET_NORMAL_OP 0x0
  2231. #define TIMPANI_PA_CLASSD_SC_STATUS_CLASSD_R_SC_DET_SC_DET 0x1
  2232. #define TIMPANI_PA_CLASSD_SC_STATUS_CLASSD_R_PWR_STAGE_HI_Z_S 2
  2233. #define TIMPANI_PA_CLASSD_SC_STATUS_CLASSD_R_PWR_STAGE_HI_Z_M 0x4
  2234. #define TIMPANI_PA_CLASSD_SC_STATUS_CLASSD_R_PWR_STAGE_HI_Z_NORMAL_OP 0x0
  2235. #define TIMPANI_PA_CLASSD_SC_STATUS_CLASSD_R_PWR_STAGE_HI_Z_POWER_STAGE_OFF 0x1
  2236. #define TIMPANI_PA_CLASSD_SC_STATUS_RESERVED_2_S 1
  2237. #define TIMPANI_PA_CLASSD_SC_STATUS_RESERVED_2_M 0x2
  2238. #define TIMPANI_PA_CLASSD_SC_STATUS_RESERVED_S 0
  2239. #define TIMPANI_PA_CLASSD_SC_STATUS_RESERVED_M 0x1
  2240. /* -- For PA_HPH_SC_STATUS */
  2241. #define TIMPANI_A_PA_HPH_SC_STATUS (0x52)
  2242. #define TIMPANI_PA_HPH_SC_STATUS_RWC "R"
  2243. #define TIMPANI_PA_HPH_SC_STATUS_POR 0
  2244. #define TIMPANI_PA_HPH_SC_STATUS_S 0
  2245. #define TIMPANI_PA_HPH_SC_STATUS_M 0xFF
  2246. #define TIMPANI_PA_HPH_SC_STATUS_HPH_L_SC_DET_S 7
  2247. #define TIMPANI_PA_HPH_SC_STATUS_HPH_L_SC_DET_M 0x80
  2248. #define TIMPANI_PA_HPH_SC_STATUS_HPH_L_SC_DET_NORMAL_OP 0x0
  2249. #define TIMPANI_PA_HPH_SC_STATUS_HPH_L_SC_DET_SC_DET 0x1
  2250. #define TIMPANI_PA_HPH_SC_STATUS_RESERVED_1_S 4
  2251. #define TIMPANI_PA_HPH_SC_STATUS_RESERVED_1_M 0x70
  2252. #define TIMPANI_PA_HPH_SC_STATUS_HPH_R_SC_DET_S 3
  2253. #define TIMPANI_PA_HPH_SC_STATUS_HPH_R_SC_DET_M 0x8
  2254. #define TIMPANI_PA_HPH_SC_STATUS_HPH_R_SC_DET_NORMAL_OP 0x0
  2255. #define TIMPANI_PA_HPH_SC_STATUS_HPH_R_SC_DET_SC_DET 0x1
  2256. #define TIMPANI_PA_HPH_SC_STATUS_RESERVED_2_S 2
  2257. #define TIMPANI_PA_HPH_SC_STATUS_RESERVED_2_M 0x4
  2258. #define TIMPANI_PA_HPH_SC_STATUS_RESERVED_S 0
  2259. #define TIMPANI_PA_HPH_SC_STATUS_RESERVED_M 0x3
  2260. /* -- For ATEST_EN */
  2261. #define TIMPANI_A_ATEST_EN (0x53)
  2262. #define TIMPANI_ATEST_EN_RWC "RW"
  2263. #define TIMPANI_ATEST_EN_POR 0
  2264. #define TIMPANI_ATEST_EN_S 0
  2265. #define TIMPANI_ATEST_EN_M 0xFF
  2266. #define TIMPANI_ATEST_EN_ATEST_EN_S 7
  2267. #define TIMPANI_ATEST_EN_ATEST_EN_M 0x80
  2268. #define TIMPANI_ATEST_EN_ATEST_EN_DISABLE 0x0
  2269. #define TIMPANI_ATEST_EN_ATEST_EN_ENABLE 0x1
  2270. #define TIMPANI_ATEST_EN_RESERVED_S 0
  2271. #define TIMPANI_ATEST_EN_RESERVED_M 0x7F
  2272. /* -- For ATEST_TSHKADC */
  2273. #define TIMPANI_A_ATEST_TSHKADC (0x54)
  2274. #define TIMPANI_ATEST_TSHKADC_RWC "RW"
  2275. #define TIMPANI_ATEST_TSHKADC_POR 0
  2276. #define TIMPANI_ATEST_TSHKADC_S 0
  2277. #define TIMPANI_ATEST_TSHKADC_M 0xFF
  2278. #define TIMPANI_ATEST_TSHKADC_RESERVED_S 4
  2279. #define TIMPANI_ATEST_TSHKADC_RESERVED_M 0xF0
  2280. #define TIMPANI_ATEST_TSHKADC_ATEST_TSADC_AN_CONN_S 2
  2281. #define TIMPANI_ATEST_TSHKADC_ATEST_TSADC_AN_CONN_M 0xC
  2282. #define TIMPANI_ATEST_TSHKADC_ATEST_TSADC_AN_CONN_NO_CONNECT 0x0
  2283. #define TIMPANI_ATEST_TSHKADC_ATEST_TSADC_AN_CONN_MUX1 0x1
  2284. #define TIMPANI_ATEST_TSHKADC_ATEST_TSADC_AN_CONN_MUX2 0x2
  2285. #define TIMPANI_ATEST_TSHKADC_ATEST_TSADC_AN_CONN_MUX3 0x3
  2286. #define TIMPANI_ATEST_TSHKADC_ATEST_TSADC_DIG_CONN_S 0
  2287. #define TIMPANI_ATEST_TSHKADC_ATEST_TSADC_DIG_CONN_M 0x3
  2288. #define TIMPANI_ATEST_TSHKADC_ATEST_TSADC_DIG_CONN_NO_CONNECT 0x0
  2289. #define TIMPANI_ATEST_TSHKADC_ATEST_TSADC_DIG_CONN_MUX1 0x1
  2290. #define TIMPANI_ATEST_TSHKADC_ATEST_TSADC_DIG_CONN_MUX2 0x2
  2291. #define TIMPANI_ATEST_TSHKADC_ATEST_TSADC_DIG_CONN_MUX3 0x3
  2292. /* -- For ATEST_TXADC13 */
  2293. #define TIMPANI_A_ATEST_TXADC13 (0x55)
  2294. #define TIMPANI_ATEST_TXADC13_RWC "RW"
  2295. #define TIMPANI_ATEST_TXADC13_POR 0
  2296. #define TIMPANI_ATEST_TXADC13_S 0
  2297. #define TIMPANI_ATEST_TXADC13_M 0xFF
  2298. #define TIMPANI_ATEST_TXADC13_RESERVED_S 7
  2299. #define TIMPANI_ATEST_TXADC13_RESERVED_M 0x80
  2300. #define TIMPANI_ATEST_TXADC13_ATEST_SEL_L_S 6
  2301. #define TIMPANI_ATEST_TXADC13_ATEST_SEL_L_M 0x40
  2302. #define TIMPANI_ATEST_TXADC13_ATEST_SEL_L_TXADC1 0x0
  2303. #define TIMPANI_ATEST_TXADC13_ATEST_SEL_L_TXADC3 0x1
  2304. #define TIMPANI_ATEST_TXADC13_ATEST1_TXADC13_CONN_S 3
  2305. #define TIMPANI_ATEST_TXADC13_ATEST1_TXADC13_CONN_M 0x38
  2306. #define TIMPANI_ATEST_TXADC13_ATEST1_TXADC13_CONN_NO_CONNECT 0x0
  2307. #define TIMPANI_ATEST_TXADC13_ATEST1_TXADC13_CONN_ICMP1_TO_ATEST1 0x1
  2308. #define TIMPANI_ATEST_TXADC13_ATEST1_TXADC13_CONN_IOTA2_TO_ATEST1 0x2
  2309. #define TIMPANI_ATEST_TXADC13_ATEST1_TXADC13_CONN_IOTA1_TO_ATEST1 0x3
  2310. #define TIMPANI_ATEST_TXADC13_ATEST1_TXADC13_CONN_VICM_TO_ATEST1 0x4
  2311. #define TIMPANI_ATEST_TXADC13_ATEST1_TXADC13_CONN_VTH_P_TO_ATEST1 0x5
  2312. #define TIMPANI_ATEST_TXADC13_ATEST1_TXADC13_CONN_VREFP_TO_ATEST1 0x6
  2313. #define TIMPANI_ATEST_TXADC13_ATEST2_TXADC13_CONN_S 0
  2314. #define TIMPANI_ATEST_TXADC13_ATEST2_TXADC13_CONN_M 0x7
  2315. #define TIMPANI_ATEST_TXADC13_ATEST2_TXADC13_CONN_NO_CONNECT 0x0
  2316. #define TIMPANI_ATEST_TXADC13_ATEST2_TXADC13_CONN_IDACREF_TO_ATEST2 0x1
  2317. #define TIMPANI_ATEST_TXADC13_ATEST2_TXADC13_CONN_IB_10U_TO_ATEST2 0x2
  2318. #define TIMPANI_ATEST_TXADC13_ATEST2_TXADC13_CONN_VREFMID_TO_ATEST2 0x3
  2319. #define TIMPANI_ATEST_TXADC13_ATEST2_TXADC13_CONN_VOCM_TO_ATEST2 0x4
  2320. #define TIMPANI_ATEST_TXADC13_ATEST2_TXADC13_CONN_VTH_N_TO_ATEST2 0x5
  2321. #define TIMPANI_ATEST_TXADC13_ATEST2_TXADC13_CONN_VREFN_TO_ATEST2 0x6
  2322. /* -- For ATEST_TXADC24 */
  2323. #define TIMPANI_A_ATEST_TXADC24 (0x56)
  2324. #define TIMPANI_ATEST_TXADC24_RWC "RW"
  2325. #define TIMPANI_ATEST_TXADC24_POR 0
  2326. #define TIMPANI_ATEST_TXADC24_S 0
  2327. #define TIMPANI_ATEST_TXADC24_M 0xFF
  2328. #define TIMPANI_ATEST_TXADC24_RESERVED_S 7
  2329. #define TIMPANI_ATEST_TXADC24_RESERVED_M 0x80
  2330. #define TIMPANI_ATEST_TXADC24_ATEST_SEL_R_S 6
  2331. #define TIMPANI_ATEST_TXADC24_ATEST_SEL_R_M 0x40
  2332. #define TIMPANI_ATEST_TXADC24_ATEST_SEL_R_TXADC1 0x0
  2333. #define TIMPANI_ATEST_TXADC24_ATEST_SEL_R_TXADC3 0x1
  2334. #define TIMPANI_ATEST_TXADC24_ATEST1_TXADC24_CONN_S 3
  2335. #define TIMPANI_ATEST_TXADC24_ATEST1_TXADC24_CONN_M 0x38
  2336. #define TIMPANI_ATEST_TXADC24_ATEST1_TXADC24_CONN_NO_CONNECT 0x0
  2337. #define TIMPANI_ATEST_TXADC24_ATEST1_TXADC24_CONN_ICMP1_TO_ATEST1 0x1
  2338. #define TIMPANI_ATEST_TXADC24_ATEST1_TXADC24_CONN_IOTA2_TO_ATEST1 0x2
  2339. #define TIMPANI_ATEST_TXADC24_ATEST1_TXADC24_CONN_IOTA1_TO_ATEST1 0x3
  2340. #define TIMPANI_ATEST_TXADC24_ATEST1_TXADC24_CONN_VICM_TO_ATEST1 0x4
  2341. #define TIMPANI_ATEST_TXADC24_ATEST1_TXADC24_CONN_VTH_P_TO_ATEST1 0x5
  2342. #define TIMPANI_ATEST_TXADC24_ATEST1_TXADC24_CONN_VREFP_TO_ATEST1 0x6
  2343. #define TIMPANI_ATEST_TXADC24_ATEST2_TXADC24_CONN_S 0
  2344. #define TIMPANI_ATEST_TXADC24_ATEST2_TXADC24_CONN_M 0x7
  2345. #define TIMPANI_ATEST_TXADC24_ATEST2_TXADC24_CONN_NO_CONNECT 0x0
  2346. #define TIMPANI_ATEST_TXADC24_ATEST2_TXADC24_CONN_IDACREF_TO_ATEST2 0x1
  2347. #define TIMPANI_ATEST_TXADC24_ATEST2_TXADC24_CONN_IB_10U_TO_ATEST2 0x2
  2348. #define TIMPANI_ATEST_TXADC24_ATEST2_TXADC24_CONN_VREFMID_TO_ATEST2 0x3
  2349. #define TIMPANI_ATEST_TXADC24_ATEST2_TXADC24_CONN_VOCM_TO_ATEST2 0x4
  2350. #define TIMPANI_ATEST_TXADC24_ATEST2_TXADC24_CONN_VTH_N_TO_ATEST2 0x5
  2351. #define TIMPANI_ATEST_TXADC24_ATEST2_TXADC24_CONN_VREFN_TO_ATEST2 0x6
  2352. /* -- For ATEST_AUXPGA */
  2353. #define TIMPANI_A_ATEST_AUXPGA (0x57)
  2354. #define TIMPANI_ATEST_AUXPGA_RWC "RW"
  2355. #define TIMPANI_ATEST_AUXPGA_POR 0
  2356. #define TIMPANI_ATEST_AUXPGA_S 0
  2357. #define TIMPANI_ATEST_AUXPGA_M 0xFF
  2358. #define TIMPANI_ATEST_AUXPGA_ATEST1_AUXPGA_INT_VCM_CONN_S 7
  2359. #define TIMPANI_ATEST_AUXPGA_ATEST1_AUXPGA_INT_VCM_CONN_M 0x80
  2360. #define TIMPANI_ATEST_AUXPGA_ATEST1_AUXPGA_INT_VCM_CONN_NO_CONNECT 0x0
  2361. #define TIMPANI_ATEST_AUXPGA_ATEST1_AUXPGA_INT_VCM_CONN_CONNECT 0x1
  2362. #define TIMPANI_ATEST_AUXPGA_ATEST_AUXPGA_VCMI_VDD_CONN_S 6
  2363. #define TIMPANI_ATEST_AUXPGA_ATEST_AUXPGA_VCMI_VDD_CONN_M 0x40
  2364. #define TIMPANI_ATEST_AUXPGA_ATEST_AUXPGA_VCMI_VDD_CONN_NO_CONNECT 0x0
  2365. #define TIMPANI_ATEST_AUXPGA_ATEST_AUXPGA_VCMI_VDD_CONN_CONNECT 0x1
  2366. #define TIMPANI_ATEST_AUXPGA_ATEST_AUXPGA_VCMO_R_L_CONN_S 5
  2367. #define TIMPANI_ATEST_AUXPGA_ATEST_AUXPGA_VCMO_R_L_CONN_M 0x20
  2368. #define TIMPANI_ATEST_AUXPGA_ATEST_AUXPGA_VCMO_R_L_CONN_NO_CONNECT 0x0
  2369. #define TIMPANI_ATEST_AUXPGA_ATEST_AUXPGA_VCMO_R_L_CONN_CONNECT 0x1
  2370. #define TIMPANI_ATEST_AUXPGA_ATEST_AUXPGA_R_CONN_S 4
  2371. #define TIMPANI_ATEST_AUXPGA_ATEST_AUXPGA_R_CONN_M 0x10
  2372. #define TIMPANI_ATEST_AUXPGA_ATEST_AUXPGA_R_CONN_NO_CONNECT 0x0
  2373. #define TIMPANI_ATEST_AUXPGA_ATEST_AUXPGA_R_CONN_CONNECT 0x1
  2374. #define TIMPANI_ATEST_AUXPGA_ATEST_AUXPGA_L_CONN_S 3
  2375. #define TIMPANI_ATEST_AUXPGA_ATEST_AUXPGA_L_CONN_M 0x8
  2376. #define TIMPANI_ATEST_AUXPGA_ATEST_AUXPGA_L_CONN_NO_CONNECT 0x0
  2377. #define TIMPANI_ATEST_AUXPGA_ATEST_AUXPGA_L_CONN_CONNECT 0x1
  2378. #define TIMPANI_ATEST_AUXPGA_RESERVED_S 0
  2379. #define TIMPANI_ATEST_AUXPGA_RESERVED_M 0x7
  2380. /* -- For ATEST_CDAC */
  2381. #define TIMPANI_A_ATEST_CDAC (0x58)
  2382. #define TIMPANI_ATEST_CDAC_RWC "RW"
  2383. #define TIMPANI_ATEST_CDAC_POR 0
  2384. #define TIMPANI_ATEST_CDAC_S 0
  2385. #define TIMPANI_ATEST_CDAC_M 0xFF
  2386. #define TIMPANI_ATEST_CDAC_ATEST_CDAC_DWA_IN_CONN_S 7
  2387. #define TIMPANI_ATEST_CDAC_ATEST_CDAC_DWA_IN_CONN_M 0x80
  2388. #define TIMPANI_ATEST_CDAC_ATEST_CDAC_DWA_IN_CONN_NO_CONNECT 0x0
  2389. #define TIMPANI_ATEST_CDAC_ATEST_CDAC_DWA_IN_CONN_CONNECT 0x1
  2390. #define TIMPANI_ATEST_CDAC_ATEST_CDAC_DWA_OUT_CONN_S 6
  2391. #define TIMPANI_ATEST_CDAC_ATEST_CDAC_DWA_OUT_CONN_M 0x40
  2392. #define TIMPANI_ATEST_CDAC_ATEST_CDAC_DWA_OUT_CONN_NO_CONNECT 0x0
  2393. #define TIMPANI_ATEST_CDAC_ATEST_CDAC_DWA_OUT_CONN_CONNECT 0x1
  2394. #define TIMPANI_ATEST_CDAC_ATEST_FILTER_L_OUT_CONN_S 5
  2395. #define TIMPANI_ATEST_CDAC_ATEST_FILTER_L_OUT_CONN_M 0x20
  2396. #define TIMPANI_ATEST_CDAC_ATEST_FILTER_L_OUT_CONN_NO_CONNECT 0x0
  2397. #define TIMPANI_ATEST_CDAC_ATEST_FILTER_L_OUT_CONN_CONNECT 0x1
  2398. #define TIMPANI_ATEST_CDAC_ATEST_FILTER_R_OUT_CONN_S 4
  2399. #define TIMPANI_ATEST_CDAC_ATEST_FILTER_R_OUT_CONN_M 0x10
  2400. #define TIMPANI_ATEST_CDAC_ATEST_FILTER_R_OUT_CONN_NO_CONNECT 0x0
  2401. #define TIMPANI_ATEST_CDAC_ATEST_FILTER_R_OUT_CONN_CONNECT 0x1
  2402. #define TIMPANI_ATEST_CDAC_ATEST_CDAC_L_CONN_S 2
  2403. #define TIMPANI_ATEST_CDAC_ATEST_CDAC_L_CONN_M 0xC
  2404. #define TIMPANI_ATEST_CDAC_ATEST_CDAC_L_CONN_NO_CONNECT 0x0
  2405. #define TIMPANI_ATEST_CDAC_ATEST_CDAC_L_CONN_TEST1 0x1
  2406. #define TIMPANI_ATEST_CDAC_ATEST_CDAC_L_CONN_TEST2 0x2
  2407. #define TIMPANI_ATEST_CDAC_ATEST_CDAC_L_CONN_TEST3 0x3
  2408. #define TIMPANI_ATEST_CDAC_ATEST_CDAC_R_CONN_S 0
  2409. #define TIMPANI_ATEST_CDAC_ATEST_CDAC_R_CONN_M 0x3
  2410. #define TIMPANI_ATEST_CDAC_ATEST_CDAC_R_CONN_NO_CONNECT 0x0
  2411. #define TIMPANI_ATEST_CDAC_ATEST_CDAC_R_CONN_TEST1 0x1
  2412. #define TIMPANI_ATEST_CDAC_ATEST_CDAC_R_CONN_TEST2 0x2
  2413. #define TIMPANI_ATEST_CDAC_ATEST_CDAC_R_CONN_TEST3 0x3
  2414. /* -- For ATEST_IDAC */
  2415. #define TIMPANI_A_ATEST_IDAC (0x59)
  2416. #define TIMPANI_ATEST_IDAC_RWC "RW"
  2417. #define TIMPANI_ATEST_IDAC_POR 0
  2418. #define TIMPANI_ATEST_IDAC_S 0
  2419. #define TIMPANI_ATEST_IDAC_M 0xFF
  2420. #define TIMPANI_ATEST_IDAC_ATEST1_LR_CONN_S 7
  2421. #define TIMPANI_ATEST_IDAC_ATEST1_LR_CONN_M 0x80
  2422. #define TIMPANI_ATEST_IDAC_ATEST1_LR_CONN_RIGHT 0x1
  2423. #define TIMPANI_ATEST_IDAC_ATEST1_LR_CONN_LEFT 0x0
  2424. #define TIMPANI_ATEST_IDAC_ATEST1_CONN_S 4
  2425. #define TIMPANI_ATEST_IDAC_ATEST1_CONN_M 0x70
  2426. #define TIMPANI_ATEST_IDAC_ATEST1_CONN_IDAC_NEG_OUT 0x7
  2427. #define TIMPANI_ATEST_IDAC_ATEST1_CONN_CT_FILTER_POS_OUT 0x6
  2428. #define TIMPANI_ATEST_IDAC_ATEST1_CONN_CT_FILTER_IBIAS 0x5
  2429. #define TIMPANI_ATEST_IDAC_ATEST1_CONN_NO_CONNECT_1 0x4
  2430. #define TIMPANI_ATEST_IDAC_ATEST1_CONN_NO_CONNECT_2 0x3
  2431. #define TIMPANI_ATEST_IDAC_ATEST1_CONN_NO_CONNECT_3 0x2
  2432. #define TIMPANI_ATEST_IDAC_ATEST1_CONN_NO_CONNECT_4 0x1
  2433. #define TIMPANI_ATEST_IDAC_ATEST1_CONN_NO_CONNECT_5 0x0
  2434. #define TIMPANI_ATEST_IDAC_ATEST2_LR_CONN_S 3
  2435. #define TIMPANI_ATEST_IDAC_ATEST2_LR_CONN_M 0x8
  2436. #define TIMPANI_ATEST_IDAC_ATEST2_LR_CONN_RIGHT 0x1
  2437. #define TIMPANI_ATEST_IDAC_ATEST2_LR_CONN_LEFT 0x0
  2438. #define TIMPANI_ATEST_IDAC_ATEST2_CONN_S 0
  2439. #define TIMPANI_ATEST_IDAC_ATEST2_CONN_M 0x7
  2440. #define TIMPANI_ATEST_IDAC_ATEST2_CONN_IDAC_POS_OUT 0x7
  2441. #define TIMPANI_ATEST_IDAC_ATEST2_CONN_CT_FILTER_NEG_OUT 0x6
  2442. #define TIMPANI_ATEST_IDAC_ATEST2_CONN_IDAC_IBIAS 0x5
  2443. #define TIMPANI_ATEST_IDAC_ATEST2_CONN_NO_CONNECT_1 0x4
  2444. #define TIMPANI_ATEST_IDAC_ATEST2_CONN_NO_CONNECT_2 0x3
  2445. #define TIMPANI_ATEST_IDAC_ATEST2_CONN_NO_CONNECT_3 0x2
  2446. #define TIMPANI_ATEST_IDAC_ATEST2_CONN_NO_CONNECT_4 0x1
  2447. #define TIMPANI_ATEST_IDAC_ATEST2_CONN_NO_CONNECT_5 0x0
  2448. /* -- For ATEST_PA1 */
  2449. #define TIMPANI_A_ATEST_PA1 (0x5A)
  2450. #define TIMPANI_ATEST_PA1_RWC "RW"
  2451. #define TIMPANI_ATEST_PA1_POR 0
  2452. #define TIMPANI_ATEST_PA1_S 0
  2453. #define TIMPANI_ATEST_PA1_M 0xFF
  2454. #define TIMPANI_ATEST_PA1_ATEST_EARPA_FSV_NP_CONN_S 7
  2455. #define TIMPANI_ATEST_PA1_ATEST_EARPA_FSV_NP_CONN_M 0x80
  2456. #define TIMPANI_ATEST_PA1_ATEST_EARPA_FSV_NP_CONN_NO_CONNECT 0x0
  2457. #define TIMPANI_ATEST_PA1_ATEST_EARPA_FSV_NP_CONN_EN 0x1
  2458. #define TIMPANI_ATEST_PA1_ATEST_EARPA_NCASC_NMIRR_CONN_S 6
  2459. #define TIMPANI_ATEST_PA1_ATEST_EARPA_NCASC_NMIRR_CONN_M 0x40
  2460. #define TIMPANI_ATEST_PA1_ATEST_EARPA_NCASC_NMIRR_CONN_NO_CONNECT 0x0
  2461. #define TIMPANI_ATEST_PA1_ATEST_EARPA_NCASC_NMIRR_CONN_EN 0x1
  2462. #define TIMPANI_ATEST_PA1_ATEST_EARPA_NMIRR_PCASC_CONN_S 5
  2463. #define TIMPANI_ATEST_PA1_ATEST_EARPA_NMIRR_PCASC_CONN_M 0x20
  2464. #define TIMPANI_ATEST_PA1_ATEST_EARPA_NMIRR_PCASC_CONN_NO_CONNECT 0x0
  2465. #define TIMPANI_ATEST_PA1_ATEST_EARPA_NMIRR_PCASC_CONN_EN 0x1
  2466. #define TIMPANI_ATEST_PA1_ATEST_EARPA_VCM_PTAIL1_CONN_S 4
  2467. #define TIMPANI_ATEST_PA1_ATEST_EARPA_VCM_PTAIL1_CONN_M 0x10
  2468. #define TIMPANI_ATEST_PA1_ATEST_EARPA_VCM_PTAIL1_CONN_NO_CONNECT 0x0
  2469. #define TIMPANI_ATEST_PA1_ATEST_EARPA_VCM_PTAIL1_CONN_EN 0x1
  2470. #define TIMPANI_ATEST_PA1_ATEST_EARPA_IBTEST_VSS2P2_CONN_S 3
  2471. #define TIMPANI_ATEST_PA1_ATEST_EARPA_IBTEST_VSS2P2_CONN_M 0x8
  2472. #define TIMPANI_ATEST_PA1_ATEST_EARPA_IBTEST_VSS2P2_CONN_NO_CONNECT 0x0
  2473. #define TIMPANI_ATEST_PA1_ATEST_EARPA_IBTEST_VSS2P2_CONN_EN 0x1
  2474. #define TIMPANI_ATEST_PA1_ATEST_EARPA_ITEST1_ITEST2_CONN_S 2
  2475. #define TIMPANI_ATEST_PA1_ATEST_EARPA_ITEST1_ITEST2_CONN_M 0x4
  2476. #define TIMPANI_ATEST_PA1_ATEST_EARPA_ITEST1_ITEST2_CONN_NO_CONNECT 0x0
  2477. #define TIMPANI_ATEST_PA1_ATEST_EARPA_ITEST1_ITEST2_CONN_EN 0x1
  2478. #define TIMPANI_ATEST_PA1_ATEST_CLASSD_CLK_GATING_S 1
  2479. #define TIMPANI_ATEST_PA1_ATEST_CLASSD_CLK_GATING_M 0x2
  2480. #define TIMPANI_ATEST_PA1_ATEST_CLASSD_CLK_GATING_PASS 0x0
  2481. #define TIMPANI_ATEST_PA1_ATEST_CLASSD_CLK_GATING_GATE 0x1
  2482. #define TIMPANI_ATEST_PA1_ATEST2_HPH_VCM_CONN_S 0
  2483. #define TIMPANI_ATEST_PA1_ATEST2_HPH_VCM_CONN_M 0x1
  2484. #define TIMPANI_ATEST_PA1_ATEST2_HPH_VCM_CONN_NO_CONNECT 0x0
  2485. #define TIMPANI_ATEST_PA1_ATEST2_HPH_VCM_CONN_CONNECT 0x1
  2486. /* -- For ATEST_CLASSD */
  2487. #define TIMPANI_A_ATEST_CLASSD (0x5B)
  2488. #define TIMPANI_ATEST_CLASSD_RWC "RW"
  2489. #define TIMPANI_ATEST_CLASSD_POR 0
  2490. #define TIMPANI_ATEST_CLASSD_S 0
  2491. #define TIMPANI_ATEST_CLASSD_M 0xFF
  2492. #define TIMPANI_ATEST_CLASSD_CLASSD_ATEST1_CONN_S 4
  2493. #define TIMPANI_ATEST_CLASSD_CLASSD_ATEST1_CONN_M 0xF0
  2494. #define TIMPANI_ATEST_CLASSD_CLASSD_ATEST1_CONN_NO_CONNECT_1 0x0
  2495. #define TIMPANI_ATEST_CLASSD_CLASSD_ATEST1_CONN_L_SC_OCP 0x1
  2496. #define TIMPANI_ATEST_CLASSD_CLASSD_ATEST1_CONN_L_CDAC_CLK 0x2
  2497. #define TIMPANI_ATEST_CLASSD_CLASSD_ATEST1_CONN_L_POS_CDAC 0x3
  2498. #define TIMPANI_ATEST_CLASSD_CLASSD_ATEST1_CONN_L_BREAK_BEFORE_MAKE_OUT_CP 0x4
  2499. #define TIMPANI_ATEST_CLASSD_CLASSD_ATEST1_CONN_L_COMP_OUT 0x5
  2500. #define TIMPANI_ATEST_CLASSD_CLASSD_ATEST1_CONN_L_INT2_POS_OUT 0x6
  2501. #define TIMPANI_ATEST_CLASSD_CLASSD_ATEST1_CONN_L_INT1_POS_OUT 0x7
  2502. #define TIMPANI_ATEST_CLASSD_CLASSD_ATEST1_CONN_NO_CONNECT_2 0x8
  2503. #define TIMPANI_ATEST_CLASSD_CLASSD_ATEST1_CONN_R_SC_OCP_SIGNAL 0x9
  2504. #define TIMPANI_ATEST_CLASSD_CLASSD_ATEST1_CONN_R_CDAC_CLK 0xA
  2505. #define TIMPANI_ATEST_CLASSD_CLASSD_ATEST1_CONN_R_POS_CDAC 0xB
  2506. #define TIMPANI_ATEST_CLASSD_CLASSD_ATEST1_CONN_R_BREAK_BEFORE_MAKE_OUT_CP 0xC
  2507. #define TIMPANI_ATEST_CLASSD_CLASSD_ATEST1_CONN_R_COMP_OUT 0xD
  2508. #define TIMPANI_ATEST_CLASSD_CLASSD_ATEST1_CONN_R_INT2_POS_OUT 0xE
  2509. #define TIMPANI_ATEST_CLASSD_CLASSD_ATEST1_CONN_R_INT1_POS_OUT 0xF
  2510. #define TIMPANI_ATEST_CLASSD_CLASSD_ATEST2_CONN_S 0
  2511. #define TIMPANI_ATEST_CLASSD_CLASSD_ATEST2_CONN_M 0xF
  2512. #define TIMPANI_ATEST_CLASSD_CLASSD_ATEST2_CONN_NO_CONNECT_1 0x0
  2513. #define TIMPANI_ATEST_CLASSD_CLASSD_ATEST2_CONN_L_HI_Z_OCP 0x1
  2514. #define TIMPANI_ATEST_CLASSD_CLASSD_ATEST2_CONN_L_OCP_CLOCK 0x2
  2515. #define TIMPANI_ATEST_CLASSD_CLASSD_ATEST2_CONN_L_NEG_CDAC 0x3
  2516. #define TIMPANI_ATEST_CLASSD_CLASSD_ATEST2_CONN_L_BREAK_BEFORE_MAKE_OUT_CN 0x4
  2517. #define TIMPANI_ATEST_CLASSD_CLASSD_ATEST2_CONN_L_CM_BUFF_OUT 0x5
  2518. #define TIMPANI_ATEST_CLASSD_CLASSD_ATEST2_CONN_L_INT2_NEG_OUT 0x6
  2519. #define TIMPANI_ATEST_CLASSD_CLASSD_ATEST2_CONN_L_INT1_NEG_OUT 0x7
  2520. #define TIMPANI_ATEST_CLASSD_CLASSD_ATEST2_CONN_NO_CONNECT_2 0x8
  2521. #define TIMPANI_ATEST_CLASSD_CLASSD_ATEST2_CONN_R_HI_Z_OCP 0x9
  2522. #define TIMPANI_ATEST_CLASSD_CLASSD_ATEST2_CONN_R_OCP_CLOCK 0xA
  2523. #define TIMPANI_ATEST_CLASSD_CLASSD_ATEST2_CONN_R_NEGATIVE_CDAC 0xB
  2524. #define TIMPANI_ATEST_CLASSD_CLASSD_ATEST2_CONN_R_BREAK_BEFORE_MAKE_OUT_CN 0xC
  2525. #define TIMPANI_ATEST_CLASSD_CLASSD_ATEST2_CONN_R_CM_BUFF_OUT 0xD
  2526. #define TIMPANI_ATEST_CLASSD_CLASSD_ATEST2_CONN_R_INTR2_NEG_OUT 0xE
  2527. #define TIMPANI_ATEST_CLASSD_CLASSD_ATEST2_CONN_R_INT1_NEG_OUT 0xF
  2528. /* -- For ATEST_LINEO_AUXO */
  2529. #define TIMPANI_A_ATEST_LINEO_AUXO (0x5C)
  2530. #define TIMPANI_ATEST_LINEO_AUXO_RWC "RW"
  2531. #define TIMPANI_ATEST_LINEO_AUXO_POR 0
  2532. #define TIMPANI_ATEST_LINEO_AUXO_S 0
  2533. #define TIMPANI_ATEST_LINEO_AUXO_M 0xFF
  2534. #define TIMPANI_ATEST_LINEO_AUXO_ATEST_LINEO_AUXO_EN_S 7
  2535. #define TIMPANI_ATEST_LINEO_AUXO_ATEST_LINEO_AUXO_EN_M 0x80
  2536. #define TIMPANI_ATEST_LINEO_AUXO_ATEST_LINEO_AUXO_EN_DISABLE 0x0
  2537. #define TIMPANI_ATEST_LINEO_AUXO_ATEST_LINEO_AUXO_EN_ENABLE 0x1
  2538. #define TIMPANI_ATEST_LINEO_AUXO_ATEST_LINEO_AUXO_VCM_CONN_S 6
  2539. #define TIMPANI_ATEST_LINEO_AUXO_ATEST_LINEO_AUXO_VCM_CONN_M 0x40
  2540. #define TIMPANI_ATEST_LINEO_AUXO_ATEST_LINEO_AUXO_VCM_CONN_NO_CONNECT 0x0
  2541. #define TIMPANI_ATEST_LINEO_AUXO_ATEST_LINEO_AUXO_VCM_CONN_CONNECT 0x1
  2542. #define TIMPANI_ATEST_LINEO_AUXO_ATEST_LINEO_L_NREFIN_STG1OP_CONN_S 5
  2543. #define TIMPANI_ATEST_LINEO_AUXO_ATEST_LINEO_L_NREFIN_STG1OP_CONN_M 0x20
  2544. #define TIMPANI_ATEST_LINEO_AUXO_ATEST_LINEO_L_NREFIN_STG1OP_CONN_NO_CONNECT 0x0
  2545. #define TIMPANI_ATEST_LINEO_AUXO_ATEST_LINEO_L_NREFIN_STG1OP_CONN_EN 0x1
  2546. #define TIMPANI_ATEST_LINEO_AUXO_ATEST_LINEO_L_NMOS_PMOS_CONN_S 4
  2547. #define TIMPANI_ATEST_LINEO_AUXO_ATEST_LINEO_L_NMOS_PMOS_CONN_M 0x10
  2548. #define TIMPANI_ATEST_LINEO_AUXO_ATEST_LINEO_L_NMOS_PMOS_CONN_NO_CONNECT 0x0
  2549. #define TIMPANI_ATEST_LINEO_AUXO_ATEST_LINEO_L_NMOS_PMOS_CONN_EN 01
  2550. #define TIMPANI_ATEST_LINEO_AUXO_ATEST_LINEO_R_NREFIN_STG1OP_CONN_S 3
  2551. #define TIMPANI_ATEST_LINEO_AUXO_ATEST_LINEO_R_NREFIN_STG1OP_CONN_M 0x8
  2552. #define TIMPANI_ATEST_LINEO_AUXO_ATEST_LINEO_R_NREFIN_STG1OP_CONN_NO_CONNECT 0x0
  2553. #define TIMPANI_ATEST_LINEO_AUXO_ATEST_LINEO_R_NREFIN_STG1OP_CONN_EN 01
  2554. #define TIMPANI_ATEST_LINEO_AUXO_ATEST_LINEO_R_NMOS_PMOS_CONN_S 2
  2555. #define TIMPANI_ATEST_LINEO_AUXO_ATEST_LINEO_R_NMOS_PMOS_CONN_M 0x4
  2556. #define TIMPANI_ATEST_LINEO_AUXO_ATEST_LINEO_R_NMOS_PMOS_CONN_DISABLE 0x0
  2557. #define TIMPANI_ATEST_LINEO_AUXO_ATEST_LINEO_R_NMOS_PMOS_CONN_EN 0x1
  2558. #define TIMPANI_ATEST_LINEO_AUXO_ATEST_AUXO_NREFIN_STG1OP_CONN_S 1
  2559. #define TIMPANI_ATEST_LINEO_AUXO_ATEST_AUXO_NREFIN_STG1OP_CONN_M 0x2
  2560. #define TIMPANI_ATEST_LINEO_AUXO_ATEST_AUXO_NREFIN_STG1OP_CONN_DISABLE 0x0
  2561. #define TIMPANI_ATEST_LINEO_AUXO_ATEST_AUXO_NREFIN_STG1OP_CONN_EN 0x1
  2562. #define TIMPANI_ATEST_LINEO_AUXO_ATEST_AUXO_NMOS_PMOS_CONN_S 0
  2563. #define TIMPANI_ATEST_LINEO_AUXO_ATEST_AUXO_NMOS_PMOS_CONN_M 0x1
  2564. #define TIMPANI_ATEST_LINEO_AUXO_ATEST_AUXO_NMOS_PMOS_CONN_DISABLE 0x0
  2565. #define TIMPANI_ATEST_LINEO_AUXO_ATEST_AUXO_NMOS_PMOS_CONN_EN 0x1
  2566. /* -- For CDC_RESET_CTL */
  2567. #define TIMPANI_A_CDC_RESET_CTL (0x80)
  2568. #define TIMPANI_CDC_RESET_CTL_RWC "RW"
  2569. #define TIMPANI_CDC_RESET_CTL_POR 0
  2570. #define TIMPANI_CDC_RESET_CTL_S 0
  2571. #define TIMPANI_CDC_RESET_CTL_M 0x7F
  2572. #define TIMPANI_CDC_RESET_CTL_ARB_SOFT_RESET_S 6
  2573. #define TIMPANI_CDC_RESET_CTL_ARB_SOFT_RESET_M 0x40
  2574. #define TIMPANI_CDC_RESET_CTL_TX2_SOFT_RESET_R_S 5
  2575. #define TIMPANI_CDC_RESET_CTL_TX2_SOFT_RESET_R_M 0x20
  2576. #define TIMPANI_CDC_RESET_CTL_TX2_SOFT_RESET_L_S 4
  2577. #define TIMPANI_CDC_RESET_CTL_TX2_SOFT_RESET_L_M 0x10
  2578. #define TIMPANI_CDC_RESET_CTL_RX2_SOFT_RESET_S 3
  2579. #define TIMPANI_CDC_RESET_CTL_RX2_SOFT_RESET_M 0x8
  2580. #define TIMPANI_CDC_RESET_CTL_TX1_SOFT_RESET_R_S 2
  2581. #define TIMPANI_CDC_RESET_CTL_TX1_SOFT_RESET_R_M 0x4
  2582. #define TIMPANI_CDC_RESET_CTL_RX1_SOFT_RESET_S 1
  2583. #define TIMPANI_CDC_RESET_CTL_RX1_SOFT_RESET_M 0x2
  2584. #define TIMPANI_CDC_RESET_CTL_TX1_SOFT_RESET_L_S 0
  2585. #define TIMPANI_CDC_RESET_CTL_TX1_SOFT_RESET_L_M 0x1
  2586. /* -- For CDC_RX1_CTL */
  2587. #define TIMPANI_A_CDC_RX1_CTL (0x81)
  2588. #define TIMPANI_CDC_RX1_CTL_RWC "RW"
  2589. #define TIMPANI_CDC_RX1_CTL_POR 0xc
  2590. #define TIMPANI_CDC_RX1_CTL_S 0
  2591. #define TIMPANI_CDC_RX1_CTL_M 0x3F
  2592. #define TIMPANI_CDC_RX1_CTL_SIDETONE_EN1_R_S 5
  2593. #define TIMPANI_CDC_RX1_CTL_SIDETONE_EN1_R_M 0x20
  2594. #define TIMPANI_CDC_RX1_CTL_SIDETONE_EN1_L_S 4
  2595. #define TIMPANI_CDC_RX1_CTL_SIDETONE_EN1_L_M 0x10
  2596. #define TIMPANI_CDC_RX1_CTL_RX1_RATE_S 2
  2597. #define TIMPANI_CDC_RX1_CTL_RX1_RATE_M 0xC
  2598. #define TIMPANI_CDC_RX1_CTL_RX1_RATE_OSR_256 0x3
  2599. #define TIMPANI_CDC_RX1_CTL_RX1_RATE_OSR_128 0x1
  2600. #define TIMPANI_CDC_RX1_CTL_RX1_RATE_OSR_64 0x0
  2601. #define TIMPANI_CDC_RX1_CTL_RX1_I2S_RATE_S 1
  2602. #define TIMPANI_CDC_RX1_CTL_RX1_I2S_RATE_M 0x2
  2603. #define TIMPANI_CDC_RX1_CTL_RX1_I2S_RATE_BR_32 0x1
  2604. #define TIMPANI_CDC_RX1_CTL_RX1_I2S_RATE_BR_64 0x0
  2605. #define TIMPANI_CDC_RX1_CTL_RX1_I2S_MODE_S 0
  2606. #define TIMPANI_CDC_RX1_CTL_RX1_I2S_MODE_M 0x1
  2607. #define TIMPANI_CDC_RX1_CTL_RX1_I2S_MODE_MASTER 0x1
  2608. #define TIMPANI_CDC_RX1_CTL_RX1_I2S_MODE_SLAVE 0x0
  2609. /* -- For CDC_TX_I2S_CTL */
  2610. #define TIMPANI_A_CDC_TX_I2S_CTL (0x82)
  2611. #define TIMPANI_CDC_TX_I2S_CTL_RWC "RW"
  2612. #define TIMPANI_CDC_TX_I2S_CTL_POR 0xc
  2613. #define TIMPANI_CDC_TX_I2S_CTL_S 0
  2614. #define TIMPANI_CDC_TX_I2S_CTL_M 0x3F
  2615. #define TIMPANI_CDC_TX_I2S_CTL_TX2_I2S_SD_OE_S 5
  2616. #define TIMPANI_CDC_TX_I2S_CTL_TX2_I2S_SD_OE_M 0x20
  2617. #define TIMPANI_CDC_TX_I2S_CTL_TX1_I2S_SD_OE_S 4
  2618. #define TIMPANI_CDC_TX_I2S_CTL_TX1_I2S_SD_OE_M 0x10
  2619. #define TIMPANI_CDC_TX_I2S_CTL_TX_RATE_S 2
  2620. #define TIMPANI_CDC_TX_I2S_CTL_TX_RATE_M 0xC
  2621. #define TIMPANI_CDC_TX_I2S_CTL_TX_RATE_OSR_256 0x3
  2622. #define TIMPANI_CDC_TX_I2S_CTL_TX_RATE_OSR_128 0x1
  2623. #define TIMPANI_CDC_TX_I2S_CTL_TX_RATE_OSR_64 0x0
  2624. #define TIMPANI_CDC_TX_I2S_CTL_TX_I2S_RATE_S 1
  2625. #define TIMPANI_CDC_TX_I2S_CTL_TX_I2S_RATE_M 0x2
  2626. #define TIMPANI_CDC_TX_I2S_CTL_TX_I2S_RATE_BR_32 0x1
  2627. #define TIMPANI_CDC_TX_I2S_CTL_TX_I2S_RATE_BR_64 0x0
  2628. #define TIMPANI_CDC_TX_I2S_CTL_TX_I2S_MODE_S 0
  2629. #define TIMPANI_CDC_TX_I2S_CTL_TX_I2S_MODE_M 0x1
  2630. #define TIMPANI_CDC_TX_I2S_CTL_TX_I2S_MODE_MASTER 0x1
  2631. #define TIMPANI_CDC_TX_I2S_CTL_TX_I2S_MODE_SLAVE 0x0
  2632. /* -- For CDC_CH_CTL */
  2633. #define TIMPANI_A_CDC_CH_CTL (0x83)
  2634. #define TIMPANI_CDC_CH_CTL_RWC "RW"
  2635. #define TIMPANI_CDC_CH_CTL_POR 0
  2636. #define TIMPANI_CDC_CH_CTL_S 0
  2637. #define TIMPANI_CDC_CH_CTL_M 0xFF
  2638. #define TIMPANI_CDC_CH_CTL_TX2_EN_R_S 7
  2639. #define TIMPANI_CDC_CH_CTL_TX2_EN_R_M 0x80
  2640. #define TIMPANI_CDC_CH_CTL_TX2_EN_L_S 6
  2641. #define TIMPANI_CDC_CH_CTL_TX2_EN_L_M 0x40
  2642. #define TIMPANI_CDC_CH_CTL_RX2_EN_R_S 5
  2643. #define TIMPANI_CDC_CH_CTL_RX2_EN_R_M 0x20
  2644. #define TIMPANI_CDC_CH_CTL_RX2_EN_L_S 4
  2645. #define TIMPANI_CDC_CH_CTL_RX2_EN_L_M 0x10
  2646. #define TIMPANI_CDC_CH_CTL_TX1_EN_R_S 3
  2647. #define TIMPANI_CDC_CH_CTL_TX1_EN_R_M 0x8
  2648. #define TIMPANI_CDC_CH_CTL_TX1_EN_L_S 2
  2649. #define TIMPANI_CDC_CH_CTL_TX1_EN_L_M 0x4
  2650. #define TIMPANI_CDC_CH_CTL_RX1_EN_R_S 1
  2651. #define TIMPANI_CDC_CH_CTL_RX1_EN_R_M 0x2
  2652. #define TIMPANI_CDC_CH_CTL_RX1_EN_L_S 0
  2653. #define TIMPANI_CDC_CH_CTL_RX1_EN_L_M 0x1
  2654. /* -- For CDC_RX1LG */
  2655. #define TIMPANI_A_CDC_RX1LG (0x84)
  2656. #define TIMPANI_CDC_RX1LG_RWC "RW"
  2657. #define TIMPANI_CDC_RX1LG_POR 0xac
  2658. #define TIMPANI_CDC_RX1LG_S 0
  2659. #define TIMPANI_CDC_RX1LG_M 0xFF
  2660. #define TIMPANI_CDC_RX1LG_GAIN_S 0
  2661. #define TIMPANI_CDC_RX1LG_GAIN_M 0xFF
  2662. /* -- For CDC_RX1RG */
  2663. #define TIMPANI_A_CDC_RX1RG (0x85)
  2664. #define TIMPANI_CDC_RX1RG_RWC "RW"
  2665. #define TIMPANI_CDC_RX1RG_POR 0xac
  2666. #define TIMPANI_CDC_RX1RG_S 0
  2667. #define TIMPANI_CDC_RX1RG_M 0xFF
  2668. #define TIMPANI_CDC_RX1RG_GAIN_S 0
  2669. #define TIMPANI_CDC_RX1RG_GAIN_M 0xFF
  2670. /* -- For CDC_TX1LG */
  2671. #define TIMPANI_A_CDC_TX1LG (0x86)
  2672. #define TIMPANI_CDC_TX1LG_RWC "RW"
  2673. #define TIMPANI_CDC_TX1LG_POR 0xac
  2674. #define TIMPANI_CDC_TX1LG_S 0
  2675. #define TIMPANI_CDC_TX1LG_M 0xFF
  2676. #define TIMPANI_CDC_TX1LG_GAIN_S 0
  2677. #define TIMPANI_CDC_TX1LG_GAIN_M 0xFF
  2678. /* -- For CDC_TX1RG */
  2679. #define TIMPANI_A_CDC_TX1RG (0x87)
  2680. #define TIMPANI_CDC_TX1RG_RWC "RW"
  2681. #define TIMPANI_CDC_TX1RG_POR 0xac
  2682. #define TIMPANI_CDC_TX1RG_S 0
  2683. #define TIMPANI_CDC_TX1RG_M 0xFF
  2684. #define TIMPANI_CDC_TX1RG_GAIN_S 0
  2685. #define TIMPANI_CDC_TX1RG_GAIN_M 0xFF
  2686. /* -- For CDC_RX_PGA_TIMER */
  2687. #define TIMPANI_A_CDC_RX_PGA_TIMER (0x88)
  2688. #define TIMPANI_CDC_RX_PGA_TIMER_RWC "RW"
  2689. #define TIMPANI_CDC_RX_PGA_TIMER_POR 0xff
  2690. #define TIMPANI_CDC_RX_PGA_TIMER_S 0
  2691. #define TIMPANI_CDC_RX_PGA_TIMER_M 0xFF
  2692. #define TIMPANI_CDC_RX_PGA_TIMER_TIMER_VAL_S 0
  2693. #define TIMPANI_CDC_RX_PGA_TIMER_TIMER_VAL_M 0xFF
  2694. /* -- For CDC_TX_PGA_TIMER */
  2695. #define TIMPANI_A_CDC_TX_PGA_TIMER (0x89)
  2696. #define TIMPANI_CDC_TX_PGA_TIMER_RWC "RW"
  2697. #define TIMPANI_CDC_TX_PGA_TIMER_POR 0xff
  2698. #define TIMPANI_CDC_TX_PGA_TIMER_S 0
  2699. #define TIMPANI_CDC_TX_PGA_TIMER_M 0xFF
  2700. #define TIMPANI_CDC_TX_PGA_TIMER_TIMER_VAL_S 0
  2701. #define TIMPANI_CDC_TX_PGA_TIMER_TIMER_VAL_M 0xFF
  2702. /* -- For CDC_GCTL1 */
  2703. #define TIMPANI_A_CDC_GCTL1 (0x8A)
  2704. #define TIMPANI_CDC_GCTL1_RWC "RW"
  2705. #define TIMPANI_CDC_GCTL1_POR 0x33
  2706. #define TIMPANI_CDC_GCTL1_S 0
  2707. #define TIMPANI_CDC_GCTL1_M 0xFF
  2708. #define TIMPANI_CDC_GCTL1_TX1_PGA_UPDATE_R_S 7
  2709. #define TIMPANI_CDC_GCTL1_TX1_PGA_UPDATE_R_M 0x80
  2710. #define TIMPANI_CDC_GCTL1_TX1_PGA_UPDATE_L_S 6
  2711. #define TIMPANI_CDC_GCTL1_TX1_PGA_UPDATE_L_M 0x40
  2712. #define TIMPANI_CDC_GCTL1_TX1_PGA_MUTE_EN_R_S 5
  2713. #define TIMPANI_CDC_GCTL1_TX1_PGA_MUTE_EN_R_M 0x20
  2714. #define TIMPANI_CDC_GCTL1_TX1_PGA_MUTE_EN_L_S 4
  2715. #define TIMPANI_CDC_GCTL1_TX1_PGA_MUTE_EN_L_M 0x10
  2716. #define TIMPANI_CDC_GCTL1_RX1_PGA_UPDATE_R_S 3
  2717. #define TIMPANI_CDC_GCTL1_RX1_PGA_UPDATE_R_M 0x8
  2718. #define TIMPANI_CDC_GCTL1_RX1_PGA_UPDATE_L_S 2
  2719. #define TIMPANI_CDC_GCTL1_RX1_PGA_UPDATE_L_M 0x4
  2720. #define TIMPANI_CDC_GCTL1_RX1_PGA_MUTE_EN_R_S 1
  2721. #define TIMPANI_CDC_GCTL1_RX1_PGA_MUTE_EN_R_M 0x2
  2722. #define TIMPANI_CDC_GCTL1_RX1_PGA_MUTE_EN_L_S 0
  2723. #define TIMPANI_CDC_GCTL1_RX1_PGA_MUTE_EN_L_M 0x1
  2724. /* -- For CDC_TX1L_STG */
  2725. #define TIMPANI_A_CDC_TX1L_STG (0x8B)
  2726. #define TIMPANI_CDC_TX1L_STG_RWC "RW"
  2727. #define TIMPANI_CDC_TX1L_STG_POR 0xac
  2728. #define TIMPANI_CDC_TX1L_STG_S 0
  2729. #define TIMPANI_CDC_TX1L_STG_M 0xFF
  2730. #define TIMPANI_CDC_TX1L_STG_GAIN_S 0
  2731. #define TIMPANI_CDC_TX1L_STG_GAIN_M 0xFF
  2732. /* -- For CDC_ST_CTL */
  2733. #define TIMPANI_A_CDC_ST_CTL (0x8C)
  2734. #define TIMPANI_CDC_ST_CTL_RWC "RW"
  2735. #define TIMPANI_CDC_ST_CTL_POR 0x55
  2736. #define TIMPANI_CDC_ST_CTL_S 0
  2737. #define TIMPANI_CDC_ST_CTL_M 0xFF
  2738. #define TIMPANI_CDC_ST_CTL_TX2_R_SIDETONE_UPDATE_S 7
  2739. #define TIMPANI_CDC_ST_CTL_TX2_R_SIDETONE_UPDATE_M 0x80
  2740. #define TIMPANI_CDC_ST_CTL_TX2_R_SIDETONE_MUTE_EN_S 6
  2741. #define TIMPANI_CDC_ST_CTL_TX2_R_SIDETONE_MUTE_EN_M 0x40
  2742. #define TIMPANI_CDC_ST_CTL_TX2_L_SIDETONE_UPDATE_S 5
  2743. #define TIMPANI_CDC_ST_CTL_TX2_L_SIDETONE_UPDATE_M 0x20
  2744. #define TIMPANI_CDC_ST_CTL_TX2_L_SIDETONE_MUTE_EN_S 4
  2745. #define TIMPANI_CDC_ST_CTL_TX2_L_SIDETONE_MUTE_EN_M 0x10
  2746. #define TIMPANI_CDC_ST_CTL_TX1_R_SIDETONE_UPDATE_S 3
  2747. #define TIMPANI_CDC_ST_CTL_TX1_R_SIDETONE_UPDATE_M 0x8
  2748. #define TIMPANI_CDC_ST_CTL_TX1_R_SIDETONE_MUTE_EN_S 2
  2749. #define TIMPANI_CDC_ST_CTL_TX1_R_SIDETONE_MUTE_EN_M 0x4
  2750. #define TIMPANI_CDC_ST_CTL_TX1_L_SIDETONE_UPDATE_S 1
  2751. #define TIMPANI_CDC_ST_CTL_TX1_L_SIDETONE_UPDATE_M 0x2
  2752. #define TIMPANI_CDC_ST_CTL_TX1_L_SIDETONE_MUTE_EN_S 0
  2753. #define TIMPANI_CDC_ST_CTL_TX1_L_SIDETONE_MUTE_EN_M 0x1
  2754. /* -- For CDC_RX1L_DCOFFSET */
  2755. #define TIMPANI_A_CDC_RX1L_DCOFFSET (0x8D)
  2756. #define TIMPANI_CDC_RX1L_DCOFFSET_RWC "RW"
  2757. #define TIMPANI_CDC_RX1L_DCOFFSET_POR 0
  2758. #define TIMPANI_CDC_RX1L_DCOFFSET_S 0
  2759. #define TIMPANI_CDC_RX1L_DCOFFSET_M 0xFF
  2760. #define TIMPANI_CDC_RX1L_DCOFFSET_OFFSET_S 0
  2761. #define TIMPANI_CDC_RX1L_DCOFFSET_OFFSET_M 0xFF
  2762. /* -- For CDC_RX1R_DCOFFSET */
  2763. #define TIMPANI_A_CDC_RX1R_DCOFFSET (0x8E)
  2764. #define TIMPANI_CDC_RX1R_DCOFFSET_RWC "RW"
  2765. #define TIMPANI_CDC_RX1R_DCOFFSET_POR 0
  2766. #define TIMPANI_CDC_RX1R_DCOFFSET_S 0
  2767. #define TIMPANI_CDC_RX1R_DCOFFSET_M 0xFF
  2768. #define TIMPANI_CDC_RX1R_DCOFFSET_OFFSET_S 0
  2769. #define TIMPANI_CDC_RX1R_DCOFFSET_OFFSET_M 0xFF
  2770. /* -- For CDC_BYPASS_CTL1 */
  2771. #define TIMPANI_A_CDC_BYPASS_CTL1 (0x8F)
  2772. #define TIMPANI_CDC_BYPASS_CTL1_RWC "RW"
  2773. #define TIMPANI_CDC_BYPASS_CTL1_POR 0x2
  2774. #define TIMPANI_CDC_BYPASS_CTL1_S 0
  2775. #define TIMPANI_CDC_BYPASS_CTL1_M 0xF
  2776. #define TIMPANI_CDC_BYPASS_CTL1_DITHER_BP_S 3
  2777. #define TIMPANI_CDC_BYPASS_CTL1_DITHER_BP_M 0x8
  2778. #define TIMPANI_CDC_BYPASS_CTL1_DITHER_SHAPE_SEL_S 2
  2779. #define TIMPANI_CDC_BYPASS_CTL1_DITHER_SHAPE_SEL_M 0x4
  2780. #define TIMPANI_CDC_BYPASS_CTL1_DITHER_DLY_SEL_S 1
  2781. #define TIMPANI_CDC_BYPASS_CTL1_DITHER_DLY_SEL_M 0x2
  2782. #define TIMPANI_CDC_BYPASS_CTL1_RX1_HPF_BP_S 0
  2783. #define TIMPANI_CDC_BYPASS_CTL1_RX1_HPF_BP_M 0x1
  2784. /* -- For CDC_PDM_CONFIG */
  2785. #define TIMPANI_A_CDC_PDM_CONFIG (0x90)
  2786. #define TIMPANI_CDC_PDM_CONFIG_RWC "RW"
  2787. #define TIMPANI_CDC_PDM_CONFIG_POR 0
  2788. #define TIMPANI_CDC_PDM_CONFIG_S 0
  2789. #define TIMPANI_CDC_PDM_CONFIG_M 0xF
  2790. #define TIMPANI_CDC_PDM_CONFIG_PDM_SEL_S 0
  2791. #define TIMPANI_CDC_PDM_CONFIG_PDM_SEL_M 0xF
  2792. /* -- For CDC_TESTMODE1 */
  2793. #define TIMPANI_A_CDC_TESTMODE1 (0x91)
  2794. #define TIMPANI_CDC_TESTMODE1_RWC "RW"
  2795. #define TIMPANI_CDC_TESTMODE1_POR 0
  2796. #define TIMPANI_CDC_TESTMODE1_S 0
  2797. #define TIMPANI_CDC_TESTMODE1_M 0x3F
  2798. #define TIMPANI_CDC_TESTMODE1_COMP_I2C_TEST_EN_S 5
  2799. #define TIMPANI_CDC_TESTMODE1_COMP_I2C_TEST_EN_M 0x20
  2800. #define TIMPANI_CDC_TESTMODE1_RX1_TEST_EN_R_S 4
  2801. #define TIMPANI_CDC_TESTMODE1_RX1_TEST_EN_R_M 0x10
  2802. #define TIMPANI_CDC_TESTMODE1_RX1_TEST_EN_L_S 3
  2803. #define TIMPANI_CDC_TESTMODE1_RX1_TEST_EN_L_M 0x8
  2804. #define TIMPANI_CDC_TESTMODE1_TX1_TEST_EN_R_S 2
  2805. #define TIMPANI_CDC_TESTMODE1_TX1_TEST_EN_R_M 0x4
  2806. #define TIMPANI_CDC_TESTMODE1_TX1_TEST_EN_L_S 1
  2807. #define TIMPANI_CDC_TESTMODE1_TX1_TEST_EN_L_M 0x2
  2808. #define TIMPANI_CDC_TESTMODE1_A_LOOPBACK_EN1_S 0
  2809. #define TIMPANI_CDC_TESTMODE1_A_LOOPBACK_EN1_M 0x1
  2810. /* -- For CDC_DMIC_CLK_CTL */
  2811. #define TIMPANI_A_CDC_DMIC_CLK_CTL (0x92)
  2812. #define TIMPANI_CDC_DMIC_CLK_CTL_RWC "RW"
  2813. #define TIMPANI_CDC_DMIC_CLK_CTL_POR 0
  2814. #define TIMPANI_CDC_DMIC_CLK_CTL_S 0
  2815. #define TIMPANI_CDC_DMIC_CLK_CTL_M 0x3F
  2816. #define TIMPANI_CDC_DMIC_CLK_CTL_DMIC_MCLK_DIV_SEL_S 3
  2817. #define TIMPANI_CDC_DMIC_CLK_CTL_DMIC_MCLK_DIV_SEL_M 0x38
  2818. #define TIMPANI_CDC_DMIC_CLK_CTL_DMIC_MCLK_DIV_SEL_DIV_6 0x4
  2819. #define TIMPANI_CDC_DMIC_CLK_CTL_DMIC_MCLK_DIV_SEL_DIV_4 0x3
  2820. #define TIMPANI_CDC_DMIC_CLK_CTL_DMIC_MCLK_DIV_SEL_DIV_3 0x2
  2821. #define TIMPANI_CDC_DMIC_CLK_CTL_DMIC_MCLK_DIV_SEL_DIV_2 0x1
  2822. #define TIMPANI_CDC_DMIC_CLK_CTL_DMIC_MCLK_DIV_SEL_DIV_1 0x0
  2823. #define TIMPANI_CDC_DMIC_CLK_CTL_DMIC_MCLK_SEL_S 1
  2824. #define TIMPANI_CDC_DMIC_CLK_CTL_DMIC_MCLK_SEL_M 0x6
  2825. #define TIMPANI_CDC_DMIC_CLK_CTL_DMIC_MCLK_SEL_RX_MCLK2 0x2
  2826. #define TIMPANI_CDC_DMIC_CLK_CTL_DMIC_MCLK_SEL_RX_MCLK1 0x1
  2827. #define TIMPANI_CDC_DMIC_CLK_CTL_DMIC_MCLK_SEL_TX_MCLK 0x0
  2828. #define TIMPANI_CDC_DMIC_CLK_CTL_DMIC_CLK_EN_S 0
  2829. #define TIMPANI_CDC_DMIC_CLK_CTL_DMIC_CLK_EN_M 0x1
  2830. /* -- For CDC_ADC12_CLK_CTL */
  2831. #define TIMPANI_A_CDC_ADC12_CLK_CTL (0x93)
  2832. #define TIMPANI_CDC_ADC12_CLK_CTL_RWC "RW"
  2833. #define TIMPANI_CDC_ADC12_CLK_CTL_POR 0
  2834. #define TIMPANI_CDC_ADC12_CLK_CTL_S 0
  2835. #define TIMPANI_CDC_ADC12_CLK_CTL_M 0xFF
  2836. #define TIMPANI_CDC_ADC12_CLK_CTL_TX1_MCLK_SEL_S 6
  2837. #define TIMPANI_CDC_ADC12_CLK_CTL_TX1_MCLK_SEL_M 0xC0
  2838. #define TIMPANI_CDC_ADC12_CLK_CTL_TX1_MCLK_SEL_RX_MCLK2 0x2
  2839. #define TIMPANI_CDC_ADC12_CLK_CTL_TX1_MCLK_SEL_RX_MCLK1 0x1
  2840. #define TIMPANI_CDC_ADC12_CLK_CTL_TX1_MCLK_SEL_TX_MCLK 0x0
  2841. #define TIMPANI_CDC_ADC12_CLK_CTL_TX1_MCLK_DIV_SEL_R_S 3
  2842. #define TIMPANI_CDC_ADC12_CLK_CTL_TX1_MCLK_DIV_SEL_R_M 0x38
  2843. #define TIMPANI_CDC_ADC12_CLK_CTL_TX1_MCLK_DIV_SEL_R_DIV_6 0x4
  2844. #define TIMPANI_CDC_ADC12_CLK_CTL_TX1_MCLK_DIV_SEL_R_DIV_4 0x3
  2845. #define TIMPANI_CDC_ADC12_CLK_CTL_TX1_MCLK_DIV_SEL_R_DIV_3 0x2
  2846. #define TIMPANI_CDC_ADC12_CLK_CTL_TX1_MCLK_DIV_SEL_R_DIV_2 0x1
  2847. #define TIMPANI_CDC_ADC12_CLK_CTL_TX1_MCLK_DIV_SEL_R_DIV_1 0x0
  2848. #define TIMPANI_CDC_ADC12_CLK_CTL_TX1_MCLK_DIV_SEL_L_S 0
  2849. #define TIMPANI_CDC_ADC12_CLK_CTL_TX1_MCLK_DIV_SEL_L_M 0x7
  2850. #define TIMPANI_CDC_ADC12_CLK_CTL_TX1_MCLK_DIV_SEL_L_DIV_6 0x4
  2851. #define TIMPANI_CDC_ADC12_CLK_CTL_TX1_MCLK_DIV_SEL_L_DIV_4 0x3
  2852. #define TIMPANI_CDC_ADC12_CLK_CTL_TX1_MCLK_DIV_SEL_L_DIV_3 0x2
  2853. #define TIMPANI_CDC_ADC12_CLK_CTL_TX1_MCLK_DIV_SEL_L_DIV_2 0x1
  2854. #define TIMPANI_CDC_ADC12_CLK_CTL_TX1_MCLK_DIV_SEL_L_DIV_1 0x0
  2855. /* -- For CDC_TX1_CTL */
  2856. #define TIMPANI_A_CDC_TX1_CTL (0x94)
  2857. #define TIMPANI_CDC_TX1_CTL_RWC "RW"
  2858. #define TIMPANI_CDC_TX1_CTL_POR 0x1b
  2859. #define TIMPANI_CDC_TX1_CTL_S 0
  2860. #define TIMPANI_CDC_TX1_CTL_M 0x3F
  2861. #define TIMPANI_CDC_TX1_CTL_TX1_DMIC_SEL_R_S 5
  2862. #define TIMPANI_CDC_TX1_CTL_TX1_DMIC_SEL_R_M 0x20
  2863. #define TIMPANI_CDC_TX1_CTL_TX1_RATE_R_S 3
  2864. #define TIMPANI_CDC_TX1_CTL_TX1_RATE_R_M 0x18
  2865. #define TIMPANI_CDC_TX1_CTL_TX1_RATE_R_OSR_256 0x3
  2866. #define TIMPANI_CDC_TX1_CTL_TX1_RATE_R_OSR_128 0x1
  2867. #define TIMPANI_CDC_TX1_CTL_TX1_RATE_R_OSR_64 0x0
  2868. #define TIMPANI_CDC_TX1_CTL_TX1_DMIC_SEL_L_S 2
  2869. #define TIMPANI_CDC_TX1_CTL_TX1_DMIC_SEL_L_M 0x4
  2870. #define TIMPANI_CDC_TX1_CTL_TX1_RATE_L_S 0
  2871. #define TIMPANI_CDC_TX1_CTL_TX1_RATE_L_M 0x3
  2872. #define TIMPANI_CDC_TX1_CTL_TX1_RATE_L_OSR_256 0x3
  2873. #define TIMPANI_CDC_TX1_CTL_TX1_RATE_L_OSR_128 0x1
  2874. #define TIMPANI_CDC_TX1_CTL_TX1_RATE_L_OSR_64 0x0
  2875. /* -- For CDC_ADC34_CLK_CTL */
  2876. #define TIMPANI_A_CDC_ADC34_CLK_CTL (0x95)
  2877. #define TIMPANI_CDC_ADC34_CLK_CTL_RWC "RW"
  2878. #define TIMPANI_CDC_ADC34_CLK_CTL_POR 0
  2879. #define TIMPANI_CDC_ADC34_CLK_CTL_S 0
  2880. #define TIMPANI_CDC_ADC34_CLK_CTL_M 0xFF
  2881. #define TIMPANI_CDC_ADC34_CLK_CTL_TX2_MCLK_SEL_S 6
  2882. #define TIMPANI_CDC_ADC34_CLK_CTL_TX2_MCLK_SEL_M 0xC0
  2883. #define TIMPANI_CDC_ADC34_CLK_CTL_TX2_MCLK_SEL_RX_MCLK2 0x2
  2884. #define TIMPANI_CDC_ADC34_CLK_CTL_TX2_MCLK_SEL_RX_MCLK1 0x1
  2885. #define TIMPANI_CDC_ADC34_CLK_CTL_TX2_MCLK_SEL_TX_MCLK 0x0
  2886. #define TIMPANI_CDC_ADC34_CLK_CTL_TX2_MCLK_DIV_SEL_R_S 3
  2887. #define TIMPANI_CDC_ADC34_CLK_CTL_TX2_MCLK_DIV_SEL_R_M 0x38
  2888. #define TIMPANI_CDC_ADC34_CLK_CTL_TX2_MCLK_DIV_SEL_R_DIV_6 0x4
  2889. #define TIMPANI_CDC_ADC34_CLK_CTL_TX2_MCLK_DIV_SEL_R_DIV_4 0x3
  2890. #define TIMPANI_CDC_ADC34_CLK_CTL_TX2_MCLK_DIV_SEL_R_DIV_3 0x2
  2891. #define TIMPANI_CDC_ADC34_CLK_CTL_TX2_MCLK_DIV_SEL_R_DIV_2 0x1
  2892. #define TIMPANI_CDC_ADC34_CLK_CTL_TX2_MCLK_DIV_SEL_R_DIV_1 0x0
  2893. #define TIMPANI_CDC_ADC34_CLK_CTL_TX2_MCLK_DIV_SEL_L_S 0
  2894. #define TIMPANI_CDC_ADC34_CLK_CTL_TX2_MCLK_DIV_SEL_L_M 0x7
  2895. #define TIMPANI_CDC_ADC34_CLK_CTL_TX2_MCLK_DIV_SEL_L_DIV_6 0x4
  2896. #define TIMPANI_CDC_ADC34_CLK_CTL_TX2_MCLK_DIV_SEL_L_DIV_4 0x3
  2897. #define TIMPANI_CDC_ADC34_CLK_CTL_TX2_MCLK_DIV_SEL_L_DIV_3 0x2
  2898. #define TIMPANI_CDC_ADC34_CLK_CTL_TX2_MCLK_DIV_SEL_L_DIV_2 0x1
  2899. #define TIMPANI_CDC_ADC34_CLK_CTL_TX2_MCLK_DIV_SEL_L_DIV_1 0x0
  2900. /* -- For CDC_TX2_CTL */
  2901. #define TIMPANI_A_CDC_TX2_CTL (0x96)
  2902. #define TIMPANI_CDC_TX2_CTL_RWC "RW"
  2903. #define TIMPANI_CDC_TX2_CTL_POR 0x1b
  2904. #define TIMPANI_CDC_TX2_CTL_S 0
  2905. #define TIMPANI_CDC_TX2_CTL_M 0x3F
  2906. #define TIMPANI_CDC_TX2_CTL_TX2_DMIC_SEL_R_S 5
  2907. #define TIMPANI_CDC_TX2_CTL_TX2_DMIC_SEL_R_M 0x20
  2908. #define TIMPANI_CDC_TX2_CTL_TX2_RATE_R_S 3
  2909. #define TIMPANI_CDC_TX2_CTL_TX2_RATE_R_M 0x18
  2910. #define TIMPANI_CDC_TX2_CTL_TX2_RATE_R_OSR_256 0x3
  2911. #define TIMPANI_CDC_TX2_CTL_TX2_RATE_R_OSR_128 0x1
  2912. #define TIMPANI_CDC_TX2_CTL_TX2_RATE_R_OSR_64 0x0
  2913. #define TIMPANI_CDC_TX2_CTL_TX2_DMIC_SEL_L_S 2
  2914. #define TIMPANI_CDC_TX2_CTL_TX2_DMIC_SEL_L_M 0x4
  2915. #define TIMPANI_CDC_TX2_CTL_TX2_RATE_L_S 0
  2916. #define TIMPANI_CDC_TX2_CTL_TX2_RATE_L_M 0x3
  2917. #define TIMPANI_CDC_TX2_CTL_TX2_RATE_L_OSR_256 0x3
  2918. #define TIMPANI_CDC_TX2_CTL_TX2_RATE_L_OSR_128 0x1
  2919. #define TIMPANI_CDC_TX2_CTL_TX2_RATE_L_OSR_64 0x0
  2920. /* -- For CDC_RX1_CLK_CTL */
  2921. #define TIMPANI_A_CDC_RX1_CLK_CTL (0x97)
  2922. #define TIMPANI_CDC_RX1_CLK_CTL_RWC "RW"
  2923. #define TIMPANI_CDC_RX1_CLK_CTL_POR 0x1
  2924. #define TIMPANI_CDC_RX1_CLK_CTL_S 0
  2925. #define TIMPANI_CDC_RX1_CLK_CTL_M 0x1F
  2926. #define TIMPANI_CDC_RX1_CLK_CTL_RX1_MCLK_DIV_SEL_S 2
  2927. #define TIMPANI_CDC_RX1_CLK_CTL_RX1_MCLK_DIV_SEL_M 0x1C
  2928. #define TIMPANI_CDC_RX1_CLK_CTL_RX1_MCLK_DIV_SEL_DIV_6 0x4
  2929. #define TIMPANI_CDC_RX1_CLK_CTL_RX1_MCLK_DIV_SEL_DIV_4 0x3
  2930. #define TIMPANI_CDC_RX1_CLK_CTL_RX1_MCLK_DIV_SEL_DIV_3 0x2
  2931. #define TIMPANI_CDC_RX1_CLK_CTL_RX1_MCLK_DIV_SEL_DIV_2 0x1
  2932. #define TIMPANI_CDC_RX1_CLK_CTL_RX1_MCLK_DIV_SEL_DIV_1 0x0
  2933. #define TIMPANI_CDC_RX1_CLK_CTL_RX1_MCLK_SEL_S 0
  2934. #define TIMPANI_CDC_RX1_CLK_CTL_RX1_MCLK_SEL_M 0x3
  2935. #define TIMPANI_CDC_RX1_CLK_CTL_RX1_MCLK_SEL_RX_MCLK2 0x2
  2936. #define TIMPANI_CDC_RX1_CLK_CTL_RX1_MCLK_SEL_RX_MCLK1 0x1
  2937. #define TIMPANI_CDC_RX1_CLK_CTL_RX1_MCLK_SEL_TX_MCLK 0x0
  2938. /* -- For CDC_RX2_CLK_CTL */
  2939. #define TIMPANI_A_CDC_RX2_CLK_CTL (0x98)
  2940. #define TIMPANI_CDC_RX2_CLK_CTL_RWC "RW"
  2941. #define TIMPANI_CDC_RX2_CLK_CTL_POR 0x2
  2942. #define TIMPANI_CDC_RX2_CLK_CTL_S 0
  2943. #define TIMPANI_CDC_RX2_CLK_CTL_M 0x1F
  2944. #define TIMPANI_CDC_RX2_CLK_CTL_RX2_MCLK_DIV_SEL_S 2
  2945. #define TIMPANI_CDC_RX2_CLK_CTL_RX2_MCLK_DIV_SEL_M 0x1C
  2946. #define TIMPANI_CDC_RX2_CLK_CTL_RX2_MCLK_DIV_SEL_DIV_6 0x4
  2947. #define TIMPANI_CDC_RX2_CLK_CTL_RX2_MCLK_DIV_SEL_DIV_4 0x3
  2948. #define TIMPANI_CDC_RX2_CLK_CTL_RX2_MCLK_DIV_SEL_DIV_3 0x2
  2949. #define TIMPANI_CDC_RX2_CLK_CTL_RX2_MCLK_DIV_SEL_DIV_2 0x1
  2950. #define TIMPANI_CDC_RX2_CLK_CTL_RX2_MCLK_DIV_SEL_DIV_1 0x0
  2951. #define TIMPANI_CDC_RX2_CLK_CTL_RX2_MCLK_SEL_S 0
  2952. #define TIMPANI_CDC_RX2_CLK_CTL_RX2_MCLK_SEL_M 0x3
  2953. #define TIMPANI_CDC_RX2_CLK_CTL_RX2_MCLK_SEL_RX_MCLK2 0x2
  2954. #define TIMPANI_CDC_RX2_CLK_CTL_RX2_MCLK_SEL_RX_MCLK1 0x1
  2955. #define TIMPANI_CDC_RX2_CLK_CTL_RX2_MCLK_SEL_TX_MCLK 0x0
  2956. /* -- For CDC_DEC_ADC_SEL */
  2957. #define TIMPANI_A_CDC_DEC_ADC_SEL (0x99)
  2958. #define TIMPANI_CDC_DEC_ADC_SEL_RWC "RW"
  2959. #define TIMPANI_CDC_DEC_ADC_SEL_POR 0
  2960. #define TIMPANI_CDC_DEC_ADC_SEL_S 0
  2961. #define TIMPANI_CDC_DEC_ADC_SEL_M 0xFF
  2962. #define TIMPANI_CDC_DEC_ADC_SEL_TX2_ADC_SEL_R_S 6
  2963. #define TIMPANI_CDC_DEC_ADC_SEL_TX2_ADC_SEL_R_M 0xC0
  2964. #define TIMPANI_CDC_DEC_ADC_SEL_TX2_ADC_SEL_R_ADC4 0x3
  2965. #define TIMPANI_CDC_DEC_ADC_SEL_TX2_ADC_SEL_R_ADC3 0x2
  2966. #define TIMPANI_CDC_DEC_ADC_SEL_TX2_ADC_SEL_R_ADC2 0x1
  2967. #define TIMPANI_CDC_DEC_ADC_SEL_TX2_ADC_SEL_R_ADC1 0x0
  2968. #define TIMPANI_CDC_DEC_ADC_SEL_TX2_ADC_SEL_L_S 4
  2969. #define TIMPANI_CDC_DEC_ADC_SEL_TX2_ADC_SEL_L_M 0x30
  2970. #define TIMPANI_CDC_DEC_ADC_SEL_TX2_ADC_SEL_L_ADC4 0x3
  2971. #define TIMPANI_CDC_DEC_ADC_SEL_TX2_ADC_SEL_L_ADC3 0x2
  2972. #define TIMPANI_CDC_DEC_ADC_SEL_TX2_ADC_SEL_L_ADC2 0x1
  2973. #define TIMPANI_CDC_DEC_ADC_SEL_TX2_ADC_SEL_L_ADC1 0x0
  2974. #define TIMPANI_CDC_DEC_ADC_SEL_TX1_ADC_SEL_R_S 2
  2975. #define TIMPANI_CDC_DEC_ADC_SEL_TX1_ADC_SEL_R_M 0xC
  2976. #define TIMPANI_CDC_DEC_ADC_SEL_TX1_ADC_SEL_R_ADC4 0x3
  2977. #define TIMPANI_CDC_DEC_ADC_SEL_TX1_ADC_SEL_R_ADC3 0x2
  2978. #define TIMPANI_CDC_DEC_ADC_SEL_TX1_ADC_SEL_R_ADC2 0x1
  2979. #define TIMPANI_CDC_DEC_ADC_SEL_TX1_ADC_SEL_R_ADC1 0x0
  2980. #define TIMPANI_CDC_DEC_ADC_SEL_TX1_ADC_SEL_L_S 0
  2981. #define TIMPANI_CDC_DEC_ADC_SEL_TX1_ADC_SEL_L_M 0x3
  2982. #define TIMPANI_CDC_DEC_ADC_SEL_TX1_ADC_SEL_L_ADC4 0x3
  2983. #define TIMPANI_CDC_DEC_ADC_SEL_TX1_ADC_SEL_L_ADC3 0x2
  2984. #define TIMPANI_CDC_DEC_ADC_SEL_TX1_ADC_SEL_L_ADC2 0x1
  2985. #define TIMPANI_CDC_DEC_ADC_SEL_TX1_ADC_SEL_L_ADC1 0x0
  2986. /* -- For CDC_ANC_INPUT_MUX */
  2987. #define TIMPANI_A_CDC_ANC_INPUT_MUX (0x9A)
  2988. #define TIMPANI_CDC_ANC_INPUT_MUX_RWC "RW"
  2989. #define TIMPANI_CDC_ANC_INPUT_MUX_POR 0
  2990. #define TIMPANI_CDC_ANC_INPUT_MUX_S 0
  2991. #define TIMPANI_CDC_ANC_INPUT_MUX_M 0xFF
  2992. #define TIMPANI_CDC_ANC_INPUT_MUX_ANC2_ADC_SEL_S 6
  2993. #define TIMPANI_CDC_ANC_INPUT_MUX_ANC2_ADC_SEL_M 0xC0
  2994. #define TIMPANI_CDC_ANC_INPUT_MUX_ANC2_ADC_SEL_A_CDC_TX2DOR 0x3
  2995. #define TIMPANI_CDC_ANC_INPUT_MUX_ANC2_ADC_SEL_A_CDC_TX2DOL 0x2
  2996. #define TIMPANI_CDC_ANC_INPUT_MUX_ANC2_ADC_SEL_A_CDC_TX1DOR 0x1
  2997. #define TIMPANI_CDC_ANC_INPUT_MUX_ANC2_ADC_SEL_A_CDC_TX1DOL 0x0
  2998. #define TIMPANI_CDC_ANC_INPUT_MUX_ANC2_DMIC_SEL_S 4
  2999. #define TIMPANI_CDC_ANC_INPUT_MUX_ANC2_DMIC_SEL_M 0x30
  3000. #define TIMPANI_CDC_ANC_INPUT_MUX_ANC2_DMIC_SEL_MIC2_DIN_R 0x3
  3001. #define TIMPANI_CDC_ANC_INPUT_MUX_ANC2_DMIC_SEL_MIC2_DIN_L 0x2
  3002. #define TIMPANI_CDC_ANC_INPUT_MUX_ANC2_DMIC_SEL_MIC1_DIN_R 0x1
  3003. #define TIMPANI_CDC_ANC_INPUT_MUX_ANC2_DMIC_SEL_MIC1_DIN_L 0x0
  3004. #define TIMPANI_CDC_ANC_INPUT_MUX_ANC1_ADC_SEL_S 2
  3005. #define TIMPANI_CDC_ANC_INPUT_MUX_ANC1_ADC_SEL_M 0xC
  3006. #define TIMPANI_CDC_ANC_INPUT_MUX_ANC1_ADC_SEL_A_CDC_TX2DOR 0x3
  3007. #define TIMPANI_CDC_ANC_INPUT_MUX_ANC1_ADC_SEL_A_CDC_TX2DOL 0x2
  3008. #define TIMPANI_CDC_ANC_INPUT_MUX_ANC1_ADC_SEL_A_CDC_TX1DOR 0x1
  3009. #define TIMPANI_CDC_ANC_INPUT_MUX_ANC1_ADC_SEL_A_CDC_TX1DOL 0x0
  3010. #define TIMPANI_CDC_ANC_INPUT_MUX_ANC1_DMIC_SEL_S 0
  3011. #define TIMPANI_CDC_ANC_INPUT_MUX_ANC1_DMIC_SEL_M 0x3
  3012. #define TIMPANI_CDC_ANC_INPUT_MUX_ANC1_DMIC_SEL_MIC2_DIN_R 0x3
  3013. #define TIMPANI_CDC_ANC_INPUT_MUX_ANC1_DMIC_SEL_MIC2_DIN_L 0x2
  3014. #define TIMPANI_CDC_ANC_INPUT_MUX_ANC1_DMIC_SEL_MIC1_DIN_R 0x1
  3015. #define TIMPANI_CDC_ANC_INPUT_MUX_ANC1_DMIC_SEL_MIC1_DIN_L 0x0
  3016. /* -- For CDC_ANC_RX_CLK_NS_SEL */
  3017. #define TIMPANI_A_CDC_ANC_RX_CLK_NS_SEL (0x9B)
  3018. #define TIMPANI_CDC_ANC_RX_CLK_NS_SEL_RWC "RW"
  3019. #define TIMPANI_CDC_ANC_RX_CLK_NS_SEL_POR 0
  3020. #define TIMPANI_CDC_ANC_RX_CLK_NS_SEL_S 0
  3021. #define TIMPANI_CDC_ANC_RX_CLK_NS_SEL_M 0x1
  3022. #define TIMPANI_CDC_ANC_RX_CLK_NS_SEL_ANC_RX_CLK_NS_SEL_S 0
  3023. #define TIMPANI_CDC_ANC_RX_CLK_NS_SEL_ANC_RX_CLK_NS_SEL_M 0x1
  3024. /* -- For CDC_ANC_FB_TUNE_SEL */
  3025. #define TIMPANI_A_CDC_ANC_FB_TUNE_SEL (0x9C)
  3026. #define TIMPANI_CDC_ANC_FB_TUNE_SEL_RWC "RW"
  3027. #define TIMPANI_CDC_ANC_FB_TUNE_SEL_POR 0
  3028. #define TIMPANI_CDC_ANC_FB_TUNE_SEL_S 0
  3029. #define TIMPANI_CDC_ANC_FB_TUNE_SEL_M 0x3
  3030. #define TIMPANI_CDC_ANC_FB_TUNE_SEL_ANC2_FB_ADC_SEL_S 1
  3031. #define TIMPANI_CDC_ANC_FB_TUNE_SEL_ANC2_FB_ADC_SEL_M 0x2
  3032. #define TIMPANI_CDC_ANC_FB_TUNE_SEL_ANC2_FB_ADC_SEL_FB_TUNE_EN 0x1
  3033. #define TIMPANI_CDC_ANC_FB_TUNE_SEL_ANC2_FB_ADC_SEL_FB_TUNE_DIS 0x0
  3034. #define TIMPANI_CDC_ANC_FB_TUNE_SEL_ANC1_FB_ADC_SEL_S 0
  3035. #define TIMPANI_CDC_ANC_FB_TUNE_SEL_ANC1_FB_ADC_SEL_M 0x1
  3036. #define TIMPANI_CDC_ANC_FB_TUNE_SEL_ANC1_FB_ADC_SEL_FB_TUNE_EN 0x1
  3037. #define TIMPANI_CDC_ANC_FB_TUNE_SEL_ANC1_FB_ADC_SEL_FB_TUNE_DIS 0x0
  3038. /* -- For CLK_DIV_SYNC_CTL */
  3039. #define TIMPANI_A_CLK_DIV_SYNC_CTL (0x9E)
  3040. #define TIMPANI_CLK_DIV_SYNC_CTL_RWC "RW"
  3041. #define TIMPANI_CLK_DIV_SYNC_CTL_POR 0
  3042. #define TIMPANI_CLK_DIV_SYNC_CTL_S 0
  3043. #define TIMPANI_CLK_DIV_SYNC_CTL_M 0x3
  3044. #define TIMPANI_CLK_DIV_SYNC_CTL_GLBL_DIV_SYNC_S 1
  3045. #define TIMPANI_CLK_DIV_SYNC_CTL_GLBL_DIV_SYNC_M 0x2
  3046. #define TIMPANI_CLK_DIV_SYNC_CTL_TX_DIV_SYNC_S 0
  3047. #define TIMPANI_CLK_DIV_SYNC_CTL_TX_DIV_SYNC_M 0x1
  3048. /* -- For CDC_ADC_CLK_EN */
  3049. #define TIMPANI_A_CDC_ADC_CLK_EN (0x9F)
  3050. #define TIMPANI_CDC_ADC_CLK_EN_RWC "RW"
  3051. #define TIMPANI_CDC_ADC_CLK_EN_POR 0
  3052. #define TIMPANI_CDC_ADC_CLK_EN_S 0
  3053. #define TIMPANI_CDC_ADC_CLK_EN_M 0xF
  3054. #define TIMPANI_CDC_ADC_CLK_EN_A_TX2_R_EN_S 3
  3055. #define TIMPANI_CDC_ADC_CLK_EN_A_TX2_R_EN_M 0x8
  3056. #define TIMPANI_CDC_ADC_CLK_EN_A_TX2_L_EN_S 2
  3057. #define TIMPANI_CDC_ADC_CLK_EN_A_TX2_L_EN_M 0x4
  3058. #define TIMPANI_CDC_ADC_CLK_EN_A_TX1_R_EN_S 1
  3059. #define TIMPANI_CDC_ADC_CLK_EN_A_TX1_R_EN_M 0x2
  3060. #define TIMPANI_CDC_ADC_CLK_EN_A_TX1_L_EN_S 0
  3061. #define TIMPANI_CDC_ADC_CLK_EN_A_TX1_L_EN_M 0x1
  3062. /* -- For CDC_ST_MIXING */
  3063. #define TIMPANI_A_CDC_ST_MIXING (0xA0)
  3064. #define TIMPANI_CDC_ST_MIXING_RWC "RW"
  3065. #define TIMPANI_CDC_ST_MIXING_POR 0
  3066. #define TIMPANI_CDC_ST_MIXING_S 0
  3067. #define TIMPANI_CDC_ST_MIXING_M 0xF
  3068. #define TIMPANI_CDC_ST_MIXING_TX2_R_S 3
  3069. #define TIMPANI_CDC_ST_MIXING_TX2_R_M 0x8
  3070. #define TIMPANI_CDC_ST_MIXING_TX2_L_S 2
  3071. #define TIMPANI_CDC_ST_MIXING_TX2_L_M 0x4
  3072. #define TIMPANI_CDC_ST_MIXING_TX1_R_S 1
  3073. #define TIMPANI_CDC_ST_MIXING_TX1_R_M 0x2
  3074. #define TIMPANI_CDC_ST_MIXING_TX1_L_S 0
  3075. #define TIMPANI_CDC_ST_MIXING_TX1_L_M 0x1
  3076. /* -- For CDC_RX2_CTL */
  3077. #define TIMPANI_A_CDC_RX2_CTL (0xA1)
  3078. #define TIMPANI_CDC_RX2_CTL_RWC "RW"
  3079. #define TIMPANI_CDC_RX2_CTL_POR 0xc
  3080. #define TIMPANI_CDC_RX2_CTL_S 0
  3081. #define TIMPANI_CDC_RX2_CTL_M 0x3F
  3082. #define TIMPANI_CDC_RX2_CTL_SIDETONE_EN2_R_S 5
  3083. #define TIMPANI_CDC_RX2_CTL_SIDETONE_EN2_R_M 0x20
  3084. #define TIMPANI_CDC_RX2_CTL_SIDETONE_EN2_L_S 4
  3085. #define TIMPANI_CDC_RX2_CTL_SIDETONE_EN2_L_M 0x10
  3086. #define TIMPANI_CDC_RX2_CTL_RX2_RATE_S 2
  3087. #define TIMPANI_CDC_RX2_CTL_RX2_RATE_M 0xC
  3088. #define TIMPANI_CDC_RX2_CTL_RX2_RATE_OSR_256 0x3
  3089. #define TIMPANI_CDC_RX2_CTL_RX2_RATE_OSR_128 0x1
  3090. #define TIMPANI_CDC_RX2_CTL_RX2_RATE_OSR_64 0x0
  3091. #define TIMPANI_CDC_RX2_CTL_RX2_I2S_RATE_S 1
  3092. #define TIMPANI_CDC_RX2_CTL_RX2_I2S_RATE_M 0x2
  3093. #define TIMPANI_CDC_RX2_CTL_RX2_I2S_RATE_BR_32 0x1
  3094. #define TIMPANI_CDC_RX2_CTL_RX2_I2S_RATE_BR_64 0x0
  3095. #define TIMPANI_CDC_RX2_CTL_RX2_I2S_MODE_S 0
  3096. #define TIMPANI_CDC_RX2_CTL_RX2_I2S_MODE_M 0x1
  3097. #define TIMPANI_CDC_RX2_CTL_RX2_I2S_MODE_MASTER 0x1
  3098. #define TIMPANI_CDC_RX2_CTL_RX2_I2S_MODE_SLAVE 0x0
  3099. /* -- For CDC_ARB_CLK_EN */
  3100. #define TIMPANI_A_CDC_ARB_CLK_EN (0xA2)
  3101. #define TIMPANI_CDC_ARB_CLK_EN_RWC "RW"
  3102. #define TIMPANI_CDC_ARB_CLK_EN_POR 0
  3103. #define TIMPANI_CDC_ARB_CLK_EN_S 0
  3104. #define TIMPANI_CDC_ARB_CLK_EN_M 0x1
  3105. #define TIMPANI_CDC_ARB_CLK_EN_ARB_CLK_EN_S 0
  3106. #define TIMPANI_CDC_ARB_CLK_EN_ARB_CLK_EN_M 0x1
  3107. /* -- For CDC_I2S_CTL2 */
  3108. #define TIMPANI_A_CDC_I2S_CTL2 (0xA3)
  3109. #define TIMPANI_CDC_I2S_CTL2_RWC "RW"
  3110. #define TIMPANI_CDC_I2S_CTL2_POR 0
  3111. #define TIMPANI_CDC_I2S_CTL2_S 0
  3112. #define TIMPANI_CDC_I2S_CTL2_M 0x3F
  3113. #define TIMPANI_CDC_I2S_CTL2_TX_I2S_CLK_SEL_S 3
  3114. #define TIMPANI_CDC_I2S_CTL2_TX_I2S_CLK_SEL_M 0x38
  3115. #define TIMPANI_CDC_I2S_CTL2_TX_I2S_CLK_SEL_CLK_DMIC 0x4
  3116. #define TIMPANI_CDC_I2S_CTL2_TX_I2S_CLK_SEL_CLK_TX2_R 0x3
  3117. #define TIMPANI_CDC_I2S_CTL2_TX_I2S_CLK_SEL_CLK_TX2_L 0x2
  3118. #define TIMPANI_CDC_I2S_CTL2_TX_I2S_CLK_SEL_CLK_TX1_R 0x1
  3119. #define TIMPANI_CDC_I2S_CTL2_TX_I2S_CLK_SEL_CLK_TX1_L 0x0
  3120. #define TIMPANI_CDC_I2S_CTL2_RX2_I2SCLK_EN_S 2
  3121. #define TIMPANI_CDC_I2S_CTL2_RX2_I2SCLK_EN_M 0x4
  3122. #define TIMPANI_CDC_I2S_CTL2_RX1_I2SCLK_EN_S 1
  3123. #define TIMPANI_CDC_I2S_CTL2_RX1_I2SCLK_EN_M 0x2
  3124. #define TIMPANI_CDC_I2S_CTL2_TX_I2SCLK_EN_S 0
  3125. #define TIMPANI_CDC_I2S_CTL2_TX_I2SCLK_EN_M 0x1
  3126. /* -- For CDC_RX2LG */
  3127. #define TIMPANI_A_CDC_RX2LG (0xA4)
  3128. #define TIMPANI_CDC_RX2LG_RWC "RW"
  3129. #define TIMPANI_CDC_RX2LG_POR 0xac
  3130. #define TIMPANI_CDC_RX2LG_S 0
  3131. #define TIMPANI_CDC_RX2LG_M 0xFF
  3132. #define TIMPANI_CDC_RX2LG_GAIN_S 0
  3133. #define TIMPANI_CDC_RX2LG_GAIN_M 0xFF
  3134. /* -- For CDC_RX2RG */
  3135. #define TIMPANI_A_CDC_RX2RG (0xA5)
  3136. #define TIMPANI_CDC_RX2RG_RWC "RW"
  3137. #define TIMPANI_CDC_RX2RG_POR 0xac
  3138. #define TIMPANI_CDC_RX2RG_S 0
  3139. #define TIMPANI_CDC_RX2RG_M 0xFF
  3140. #define TIMPANI_CDC_RX2RG_GAIN_S 0
  3141. #define TIMPANI_CDC_RX2RG_GAIN_M 0xFF
  3142. /* -- For CDC_TX2LG */
  3143. #define TIMPANI_A_CDC_TX2LG (0xA6)
  3144. #define TIMPANI_CDC_TX2LG_RWC "RW"
  3145. #define TIMPANI_CDC_TX2LG_POR 0xac
  3146. #define TIMPANI_CDC_TX2LG_S 0
  3147. #define TIMPANI_CDC_TX2LG_M 0xFF
  3148. #define TIMPANI_CDC_TX2LG_GAIN_S 0
  3149. #define TIMPANI_CDC_TX2LG_GAIN_M 0xFF
  3150. /* -- For CDC_TX2RG */
  3151. #define TIMPANI_A_CDC_TX2RG (0xA7)
  3152. #define TIMPANI_CDC_TX2RG_RWC "RW"
  3153. #define TIMPANI_CDC_TX2RG_POR 0xac
  3154. #define TIMPANI_CDC_TX2RG_S 0
  3155. #define TIMPANI_CDC_TX2RG_M 0xFF
  3156. #define TIMPANI_CDC_TX2RG_GAIN_S 0
  3157. #define TIMPANI_CDC_TX2RG_GAIN_M 0xFF
  3158. /* -- For CDC_DMIC_MUX */
  3159. #define TIMPANI_A_CDC_DMIC_MUX (0xA8)
  3160. #define TIMPANI_CDC_DMIC_MUX_RWC "RW"
  3161. #define TIMPANI_CDC_DMIC_MUX_POR 0
  3162. #define TIMPANI_CDC_DMIC_MUX_S 0
  3163. #define TIMPANI_CDC_DMIC_MUX_M 0xFF
  3164. #define TIMPANI_CDC_DMIC_MUX_TX2_DMIC_MUX_SEL_R_S 6
  3165. #define TIMPANI_CDC_DMIC_MUX_TX2_DMIC_MUX_SEL_R_M 0xC0
  3166. #define TIMPANI_CDC_DMIC_MUX_TX2_DMIC_MUX_SEL_R_MIC2_DIN_R 0x3
  3167. #define TIMPANI_CDC_DMIC_MUX_TX2_DMIC_MUX_SEL_R_MIC2_DIN_L 0x2
  3168. #define TIMPANI_CDC_DMIC_MUX_TX2_DMIC_MUX_SEL_R_MIC1_DIN_R 0x1
  3169. #define TIMPANI_CDC_DMIC_MUX_TX2_DMIC_MUX_SEL_R_MIC1_DIN_L 0x0
  3170. #define TIMPANI_CDC_DMIC_MUX_TX2_DMIC_MUX_SEL_L_S 4
  3171. #define TIMPANI_CDC_DMIC_MUX_TX2_DMIC_MUX_SEL_L_M 0x30
  3172. #define TIMPANI_CDC_DMIC_MUX_TX2_DMIC_MUX_SEL_L_MIC2_DIN_R 0x3
  3173. #define TIMPANI_CDC_DMIC_MUX_TX2_DMIC_MUX_SEL_L_MIC2_DIN_L 0x2
  3174. #define TIMPANI_CDC_DMIC_MUX_TX2_DMIC_MUX_SEL_L_MIC1_DIN_R 0x1
  3175. #define TIMPANI_CDC_DMIC_MUX_TX2_DMIC_MUX_SEL_L_MIC1_DIN_L 0x0
  3176. #define TIMPANI_CDC_DMIC_MUX_TX1_DMIC_MUX_SEL_R_S 2
  3177. #define TIMPANI_CDC_DMIC_MUX_TX1_DMIC_MUX_SEL_R_M 0xC
  3178. #define TIMPANI_CDC_DMIC_MUX_TX1_DMIC_MUX_SEL_R_MIC2_DIN_R 0x3
  3179. #define TIMPANI_CDC_DMIC_MUX_TX1_DMIC_MUX_SEL_R_MIC2_DIN_L 0x2
  3180. #define TIMPANI_CDC_DMIC_MUX_TX1_DMIC_MUX_SEL_R_MIC1_DIN_R 0x1
  3181. #define TIMPANI_CDC_DMIC_MUX_TX1_DMIC_MUX_SEL_R_MIC1_DIN_L 0x0
  3182. #define TIMPANI_CDC_DMIC_MUX_TX1_DMIC_MUX_SEL_L_S 0
  3183. #define TIMPANI_CDC_DMIC_MUX_TX1_DMIC_MUX_SEL_L_M 0x3
  3184. #define TIMPANI_CDC_DMIC_MUX_TX1_DMIC_MUX_SEL_L_MIC2_DIN_R 0x3
  3185. #define TIMPANI_CDC_DMIC_MUX_TX1_DMIC_MUX_SEL_L_MIC2_DIN_L 0x2
  3186. #define TIMPANI_CDC_DMIC_MUX_TX1_DMIC_MUX_SEL_L_MIC1_DIN_R 0x1
  3187. #define TIMPANI_CDC_DMIC_MUX_TX1_DMIC_MUX_SEL_L_MIC1_DIN_L 0x0
  3188. /* -- For CDC_ARB_CLK_CTL */
  3189. #define TIMPANI_A_CDC_ARB_CLK_CTL (0xA9)
  3190. #define TIMPANI_CDC_ARB_CLK_CTL_RWC "RW"
  3191. #define TIMPANI_CDC_ARB_CLK_CTL_POR 0
  3192. #define TIMPANI_CDC_ARB_CLK_CTL_S 0
  3193. #define TIMPANI_CDC_ARB_CLK_CTL_M 0x3
  3194. #define TIMPANI_CDC_ARB_CLK_CTL_ARB_CLK_SEL_S 0
  3195. #define TIMPANI_CDC_ARB_CLK_CTL_ARB_CLK_SEL_M 0x3
  3196. #define TIMPANI_CDC_ARB_CLK_CTL_ARB_CLK_SEL_TX_MCLK 0x0
  3197. #define TIMPANI_CDC_ARB_CLK_CTL_ARB_CLK_SEL_RX_MCLK1 0x1
  3198. #define TIMPANI_CDC_ARB_CLK_CTL_ARB_CLK_SEL_RX_MCLK2 0x2
  3199. #define TIMPANI_CDC_ARB_CLK_CTL_ARB_CLK_SEL_TCXO 0x3
  3200. /* -- For CDC_GCTL2 */
  3201. #define TIMPANI_A_CDC_GCTL2 (0xAA)
  3202. #define TIMPANI_CDC_GCTL2_RWC "RW"
  3203. #define TIMPANI_CDC_GCTL2_POR 0x33
  3204. #define TIMPANI_CDC_GCTL2_S 0
  3205. #define TIMPANI_CDC_GCTL2_M 0xFF
  3206. #define TIMPANI_CDC_GCTL2_TX2_PGA_UPDATE_R_S 7
  3207. #define TIMPANI_CDC_GCTL2_TX2_PGA_UPDATE_R_M 0x80
  3208. #define TIMPANI_CDC_GCTL2_TX2_PGA_UPDATE_L_S 6
  3209. #define TIMPANI_CDC_GCTL2_TX2_PGA_UPDATE_L_M 0x40
  3210. #define TIMPANI_CDC_GCTL2_TX2_PGA_MUTE_EN_R_S 5
  3211. #define TIMPANI_CDC_GCTL2_TX2_PGA_MUTE_EN_R_M 0x20
  3212. #define TIMPANI_CDC_GCTL2_TX2_PGA_MUTE_EN_L_S 4
  3213. #define TIMPANI_CDC_GCTL2_TX2_PGA_MUTE_EN_L_M 0x10
  3214. #define TIMPANI_CDC_GCTL2_RX2_PGA_UPDATE_R_S 3
  3215. #define TIMPANI_CDC_GCTL2_RX2_PGA_UPDATE_R_M 0x8
  3216. #define TIMPANI_CDC_GCTL2_RX2_PGA_UPDATE_L_S 2
  3217. #define TIMPANI_CDC_GCTL2_RX2_PGA_UPDATE_L_M 0x4
  3218. #define TIMPANI_CDC_GCTL2_RX2_PGA_MUTE_EN_R_S 1
  3219. #define TIMPANI_CDC_GCTL2_RX2_PGA_MUTE_EN_R_M 0x2
  3220. #define TIMPANI_CDC_GCTL2_RX2_PGA_MUTE_EN_L_S 0
  3221. #define TIMPANI_CDC_GCTL2_RX2_PGA_MUTE_EN_L_M 0x1
  3222. /* -- For CDC_BYPASS_CTL2 */
  3223. #define TIMPANI_A_CDC_BYPASS_CTL2 (0xAB)
  3224. #define TIMPANI_CDC_BYPASS_CTL2_RWC "RW"
  3225. #define TIMPANI_CDC_BYPASS_CTL2_POR 0x2D
  3226. #define TIMPANI_CDC_BYPASS_CTL2_S 0
  3227. #define TIMPANI_CDC_BYPASS_CTL2_M 0x3F
  3228. #define TIMPANI_CDC_BYPASS_CTL2_TX1_DMIC_GAIN_BP_R_S 5
  3229. #define TIMPANI_CDC_BYPASS_CTL2_TX1_DMIC_GAIN_BP_R_M 0x20
  3230. #define TIMPANI_CDC_BYPASS_CTL2_TX1_ADC_GAIN_BP_R_S 4
  3231. #define TIMPANI_CDC_BYPASS_CTL2_TX1_ADC_GAIN_BP_R_M 0x10
  3232. #define TIMPANI_CDC_BYPASS_CTL2_TX1_HPF_BP_R_S 3
  3233. #define TIMPANI_CDC_BYPASS_CTL2_TX1_HPF_BP_R_M 0x8
  3234. #define TIMPANI_CDC_BYPASS_CTL2_TX1_DMIC_GAIN_BP_L_S 2
  3235. #define TIMPANI_CDC_BYPASS_CTL2_TX1_DMIC_GAIN_BP_L_M 0x4
  3236. #define TIMPANI_CDC_BYPASS_CTL2_TX1_ADC_GAIN_BP_L_S 1
  3237. #define TIMPANI_CDC_BYPASS_CTL2_TX1_ADC_GAIN_BP_L_M 0x2
  3238. #define TIMPANI_CDC_BYPASS_CTL2_TX1_HPF_BP_L_S 0
  3239. #define TIMPANI_CDC_BYPASS_CTL2_TX1_HPF_BP_L_M 0x1
  3240. /* -- For CDC_BYPASS_CTL3 */
  3241. #define TIMPANI_A_CDC_BYPASS_CTL3 (0xAC)
  3242. #define TIMPANI_CDC_BYPASS_CTL3_RWC "RW"
  3243. #define TIMPANI_CDC_BYPASS_CTL3_POR 0x2D
  3244. #define TIMPANI_CDC_BYPASS_CTL3_S 0
  3245. #define TIMPANI_CDC_BYPASS_CTL3_M 0x3F
  3246. #define TIMPANI_CDC_BYPASS_CTL3_TX2_DMIC_GAIN_BP_R_S 5
  3247. #define TIMPANI_CDC_BYPASS_CTL3_TX2_DMIC_GAIN_BP_R_M 0x20
  3248. #define TIMPANI_CDC_BYPASS_CTL3_TX2_ADC_GAIN_BP_R_S 4
  3249. #define TIMPANI_CDC_BYPASS_CTL3_TX2_ADC_GAIN_BP_R_M 0x10
  3250. #define TIMPANI_CDC_BYPASS_CTL3_TX2_HPF_BP_R_S 3
  3251. #define TIMPANI_CDC_BYPASS_CTL3_TX2_HPF_BP_R_M 0x8
  3252. #define TIMPANI_CDC_BYPASS_CTL3_TX2_DMIC_GAIN_BP_L_S 2
  3253. #define TIMPANI_CDC_BYPASS_CTL3_TX2_DMIC_GAIN_BP_L_M 0x4
  3254. #define TIMPANI_CDC_BYPASS_CTL3_TX2_ADC_GAIN_BP_L_S 1
  3255. #define TIMPANI_CDC_BYPASS_CTL3_TX2_ADC_GAIN_BP_L_M 0x2
  3256. #define TIMPANI_CDC_BYPASS_CTL3_TX2_HPF_BP_L_S 0
  3257. #define TIMPANI_CDC_BYPASS_CTL3_TX2_HPF_BP_L_M 0x1
  3258. /* -- For CDC_BYPASS_CTL4 */
  3259. #define TIMPANI_A_CDC_BYPASS_CTL4 (0xAD)
  3260. #define TIMPANI_CDC_BYPASS_CTL4_RWC "RW"
  3261. #define TIMPANI_CDC_BYPASS_CTL4_POR 0x2
  3262. #define TIMPANI_CDC_BYPASS_CTL4_S 0
  3263. #define TIMPANI_CDC_BYPASS_CTL4_M 0xF
  3264. #define TIMPANI_CDC_BYPASS_CTL4_DITHER_BP_S 3
  3265. #define TIMPANI_CDC_BYPASS_CTL4_DITHER_BP_M 0x8
  3266. #define TIMPANI_CDC_BYPASS_CTL4_DITHER_SHAPE_SEL_S 2
  3267. #define TIMPANI_CDC_BYPASS_CTL4_DITHER_SHAPE_SEL_M 0x4
  3268. #define TIMPANI_CDC_BYPASS_CTL4_DITHER_DLY_SEL_S 1
  3269. #define TIMPANI_CDC_BYPASS_CTL4_DITHER_DLY_SEL_M 0x2
  3270. #define TIMPANI_CDC_BYPASS_CTL4_RX2_HPF_BP_S 0
  3271. #define TIMPANI_CDC_BYPASS_CTL4_RX2_HPF_BP_M 0x1
  3272. /* -- For CDC_RX2L_DCOFFSET */
  3273. #define TIMPANI_A_CDC_RX2L_DCOFFSET (0xAE)
  3274. #define TIMPANI_CDC_RX2L_DCOFFSET_RWC "RW"
  3275. #define TIMPANI_CDC_RX2L_DCOFFSET_POR 0
  3276. #define TIMPANI_CDC_RX2L_DCOFFSET_S 0
  3277. #define TIMPANI_CDC_RX2L_DCOFFSET_M 0xFF
  3278. #define TIMPANI_CDC_RX2L_DCOFFSET_OFFSET_S 0
  3279. #define TIMPANI_CDC_RX2L_DCOFFSET_OFFSET_M 0xFF
  3280. /* -- For CDC_RX2R_DCOFFSET */
  3281. #define TIMPANI_A_CDC_RX2R_DCOFFSET (0xAF)
  3282. #define TIMPANI_CDC_RX2R_DCOFFSET_RWC "RW"
  3283. #define TIMPANI_CDC_RX2R_DCOFFSET_POR 0
  3284. #define TIMPANI_CDC_RX2R_DCOFFSET_S 0
  3285. #define TIMPANI_CDC_RX2R_DCOFFSET_M 0xFF
  3286. #define TIMPANI_CDC_RX2R_DCOFFSET_OFFSET_S 0
  3287. #define TIMPANI_CDC_RX2R_DCOFFSET_OFFSET_M 0xFF
  3288. /* -- For CDC_RX_MIX_CTL */
  3289. #define TIMPANI_A_CDC_RX_MIX_CTL (0xB0)
  3290. #define TIMPANI_CDC_RX_MIX_CTL_RWC "RW"
  3291. #define TIMPANI_CDC_RX_MIX_CTL_POR 0
  3292. #define TIMPANI_CDC_RX_MIX_CTL_S 0
  3293. #define TIMPANI_CDC_RX_MIX_CTL_M 0x3
  3294. #define TIMPANI_CDC_RX_MIX_CTL_RX2TO1_EN_S 1
  3295. #define TIMPANI_CDC_RX_MIX_CTL_RX2TO1_EN_M 0x2
  3296. #define TIMPANI_CDC_RX_MIX_CTL_RX1TO2_EN_S 0
  3297. #define TIMPANI_CDC_RX_MIX_CTL_RX1TO2_EN_M 0x1
  3298. /* -- For CDC_SPARE_CTL */
  3299. #define TIMPANI_A_CDC_SPARE_CTL (0xB1)
  3300. #define TIMPANI_CDC_SPARE_CTL_RWC "RW"
  3301. #define TIMPANI_CDC_SPARE_CTL_POR 0
  3302. #define TIMPANI_CDC_SPARE_CTL_S 0
  3303. #define TIMPANI_CDC_SPARE_CTL_M 0xFF
  3304. #define TIMPANI_CDC_SPARE_CTL_CDC_SPARE_S 0
  3305. #define TIMPANI_CDC_SPARE_CTL_CDC_SPARE_M 0xFF
  3306. /* -- For CDC_TESTMODE2 */
  3307. #define TIMPANI_A_CDC_TESTMODE2 (0xB2)
  3308. #define TIMPANI_CDC_TESTMODE2_RWC "RW"
  3309. #define TIMPANI_CDC_TESTMODE2_POR 0
  3310. #define TIMPANI_CDC_TESTMODE2_S 0
  3311. #define TIMPANI_CDC_TESTMODE2_M 0x1F
  3312. #define TIMPANI_CDC_TESTMODE2_RX2_TEST_EN_R_S 4
  3313. #define TIMPANI_CDC_TESTMODE2_RX2_TEST_EN_R_M 0x10
  3314. #define TIMPANI_CDC_TESTMODE2_RX2_TEST_EN_L_S 3
  3315. #define TIMPANI_CDC_TESTMODE2_RX2_TEST_EN_L_M 0x8
  3316. #define TIMPANI_CDC_TESTMODE2_TX2_TEST_EN_R_S 2
  3317. #define TIMPANI_CDC_TESTMODE2_TX2_TEST_EN_R_M 0x4
  3318. #define TIMPANI_CDC_TESTMODE2_TX2_TEST_EN_L_S 1
  3319. #define TIMPANI_CDC_TESTMODE2_TX2_TEST_EN_L_M 0x2
  3320. #define TIMPANI_CDC_TESTMODE2_A_LOOPBACK_EN2_S 0
  3321. #define TIMPANI_CDC_TESTMODE2_A_LOOPBACK_EN2_M 0x1
  3322. /* -- For CDC_PDM_OE */
  3323. #define TIMPANI_A_CDC_PDM_OE (0xB3)
  3324. #define TIMPANI_CDC_PDM_OE_RWC "RW"
  3325. #define TIMPANI_CDC_PDM_OE_POR 0
  3326. #define TIMPANI_CDC_PDM_OE_S 0
  3327. #define TIMPANI_CDC_PDM_OE_M 0x3F
  3328. #define TIMPANI_CDC_PDM_OE_PDM_23_20_OE_S 5
  3329. #define TIMPANI_CDC_PDM_OE_PDM_23_20_OE_M 0x20
  3330. #define TIMPANI_CDC_PDM_OE_PDM_19_16_OE_S 4
  3331. #define TIMPANI_CDC_PDM_OE_PDM_19_16_OE_M 0x10
  3332. #define TIMPANI_CDC_PDM_OE_PDM_15_12_OE_S 3
  3333. #define TIMPANI_CDC_PDM_OE_PDM_15_12_OE_M 0x8
  3334. #define TIMPANI_CDC_PDM_OE_PDM_11_8_OE_S 2
  3335. #define TIMPANI_CDC_PDM_OE_PDM_11_8_OE_M 0x4
  3336. #define TIMPANI_CDC_PDM_OE_PDM_7_4_OE_S 1
  3337. #define TIMPANI_CDC_PDM_OE_PDM_7_4_OE_M 0x2
  3338. #define TIMPANI_CDC_PDM_OE_PDM_3_0_OE_S 0
  3339. #define TIMPANI_CDC_PDM_OE_PDM_3_0_OE_M 0x1
  3340. /* -- For CDC_TX1R_STG */
  3341. #define TIMPANI_A_CDC_TX1R_STG (0xB4)
  3342. #define TIMPANI_CDC_TX1R_STG_RWC "RW"
  3343. #define TIMPANI_CDC_TX1R_STG_POR 0xac
  3344. #define TIMPANI_CDC_TX1R_STG_S 0
  3345. #define TIMPANI_CDC_TX1R_STG_M 0xFF
  3346. #define TIMPANI_CDC_TX1R_STG_GAIN_S 0
  3347. #define TIMPANI_CDC_TX1R_STG_GAIN_M 0xFF
  3348. /* -- For CDC_TX2L_STG */
  3349. #define TIMPANI_A_CDC_TX2L_STG (0xB5)
  3350. #define TIMPANI_CDC_TX2L_STG_RWC "RW"
  3351. #define TIMPANI_CDC_TX2L_STG_POR 0xac
  3352. #define TIMPANI_CDC_TX2L_STG_S 0
  3353. #define TIMPANI_CDC_TX2L_STG_M 0xFF
  3354. #define TIMPANI_CDC_TX2L_STG_GAIN_S 0
  3355. #define TIMPANI_CDC_TX2L_STG_GAIN_M 0xFF
  3356. /* -- For CDC_TX2R_STG */
  3357. #define TIMPANI_A_CDC_TX2R_STG (0xB6)
  3358. #define TIMPANI_CDC_TX2R_STG_RWC "RW"
  3359. #define TIMPANI_CDC_TX2R_STG_POR 0xac
  3360. #define TIMPANI_CDC_TX2R_STG_S 0
  3361. #define TIMPANI_CDC_TX2R_STG_M 0xFF
  3362. #define TIMPANI_CDC_TX2R_STG_GAIN_S 0
  3363. #define TIMPANI_CDC_TX2R_STG_GAIN_M 0xFF
  3364. /* -- For CDC_ARB_BYPASS_CTL */
  3365. #define TIMPANI_A_CDC_ARB_BYPASS_CTL (0xB7)
  3366. #define TIMPANI_CDC_ARB_BYPASS_CTL_RWC "RW"
  3367. #define TIMPANI_CDC_ARB_BYPASS_CTL_POR 0
  3368. #define TIMPANI_CDC_ARB_BYPASS_CTL_S 0
  3369. #define TIMPANI_CDC_ARB_BYPASS_CTL_M 0x1
  3370. #define TIMPANI_CDC_ARB_BYPASS_CTL_ARB_BYPASS_EN_S 0
  3371. #define TIMPANI_CDC_ARB_BYPASS_CTL_ARB_BYPASS_EN_M 0x1
  3372. #define TIMPANI_CDC_ARB_BYPASS_CTL_ARB_BYPASS_EN_BYPASS 0x1
  3373. #define TIMPANI_CDC_ARB_BYPASS_CTL_ARB_BYPASS_EN_NO_BYPASS 0x0
  3374. /* -- For CDC_ANC1_CTL1 */
  3375. #define TIMPANI_A_CDC_ANC1_CTL1 (0xC0)
  3376. #define TIMPANI_CDC_ANC1_CTL1_RWC "RW"
  3377. #define TIMPANI_CDC_ANC1_CTL1_POR 0
  3378. #define TIMPANI_CDC_ANC1_CTL1_S 0
  3379. #define TIMPANI_CDC_ANC1_CTL1_M 0x3F
  3380. #define TIMPANI_CDC_ANC1_CTL1_ANC1_FF_OUT_DIS_S 5
  3381. #define TIMPANI_CDC_ANC1_CTL1_ANC1_FF_OUT_DIS_M 0x20
  3382. #define TIMPANI_CDC_ANC1_CTL1_ANC1_FF_OUT_DIS_FF_OUT_DIS 0x1
  3383. #define TIMPANI_CDC_ANC1_CTL1_ANC1_FF_OUT_DIS_FF_OUT_EN 0x0
  3384. #define TIMPANI_CDC_ANC1_CTL1_ANC1_ADC_DMIC_SEL_S 4
  3385. #define TIMPANI_CDC_ANC1_CTL1_ANC1_ADC_DMIC_SEL_M 0x10
  3386. #define TIMPANI_CDC_ANC1_CTL1_ANC1_ADC_DMIC_SEL_DMIC 0x1
  3387. #define TIMPANI_CDC_ANC1_CTL1_ANC1_ADC_DMIC_SEL_ADC 0x0
  3388. #define TIMPANI_CDC_ANC1_CTL1_ANC1_LR_EN_S 3
  3389. #define TIMPANI_CDC_ANC1_CTL1_ANC1_LR_EN_M 0x8
  3390. #define TIMPANI_CDC_ANC1_CTL1_ANC1_LR_EN_LR_MIX_EN 0x1
  3391. #define TIMPANI_CDC_ANC1_CTL1_ANC1_LR_EN_LR_MIX_DIS 0x0
  3392. #define TIMPANI_CDC_ANC1_CTL1_ANC1_FB_EN_S 2
  3393. #define TIMPANI_CDC_ANC1_CTL1_ANC1_FB_EN_M 0x4
  3394. #define TIMPANI_CDC_ANC1_CTL1_ANC1_FB_EN_FB_MIX_EN 0x1
  3395. #define TIMPANI_CDC_ANC1_CTL1_ANC1_FB_EN_FB_MIX_DIS 0x0
  3396. #define TIMPANI_CDC_ANC1_CTL1_ANC1_EN_S 1
  3397. #define TIMPANI_CDC_ANC1_CTL1_ANC1_EN_M 0x2
  3398. #define TIMPANI_CDC_ANC1_CTL1_ANC1_EN_ANC_EN 0x1
  3399. #define TIMPANI_CDC_ANC1_CTL1_ANC1_EN_ANC_DIS 0x0
  3400. #define TIMPANI_CDC_ANC1_CTL1_ANC1_SOFT_RESET_S 0
  3401. #define TIMPANI_CDC_ANC1_CTL1_ANC1_SOFT_RESET_M 0x1
  3402. #define TIMPANI_CDC_ANC1_CTL1_ANC1_SOFT_RESET_ANC_RESET 0x1
  3403. #define TIMPANI_CDC_ANC1_CTL1_ANC1_SOFT_RESET_ANC_ACTIVE 0x0
  3404. /* -- For CDC_ANC1_CTL2 */
  3405. #define TIMPANI_A_CDC_ANC1_CTL2 (0xC1)
  3406. #define TIMPANI_CDC_ANC1_CTL2_RWC "RW"
  3407. #define TIMPANI_CDC_ANC1_CTL2_POR 0
  3408. #define TIMPANI_CDC_ANC1_CTL2_S 0
  3409. #define TIMPANI_CDC_ANC1_CTL2_M 0x1F
  3410. #define TIMPANI_CDC_ANC1_CTL2_ANC1_FREQ_SEL_S 0
  3411. #define TIMPANI_CDC_ANC1_CTL2_ANC1_FREQ_SEL_M 0x1F
  3412. /* -- For CDC_ANC1_FF_FB_SHIFT */
  3413. #define TIMPANI_A_CDC_ANC1_FF_FB_SHIFT (0xC2)
  3414. #define TIMPANI_CDC_ANC1_FF_FB_SHIFT_RWC "RW"
  3415. #define TIMPANI_CDC_ANC1_FF_FB_SHIFT_POR 0
  3416. #define TIMPANI_CDC_ANC1_FF_FB_SHIFT_S 0
  3417. #define TIMPANI_CDC_ANC1_FF_FB_SHIFT_M 0xFF
  3418. #define TIMPANI_CDC_ANC1_FF_FB_SHIFT_ANC1_FB_LPF_SHIFT_S 4
  3419. #define TIMPANI_CDC_ANC1_FF_FB_SHIFT_ANC1_FB_LPF_SHIFT_M 0xF0
  3420. #define TIMPANI_CDC_ANC1_FF_FB_SHIFT_ANC1_FF_LPF_SHIFT_S 0
  3421. #define TIMPANI_CDC_ANC1_FF_FB_SHIFT_ANC1_FF_LPF_SHIFT_M 0xF
  3422. /* -- For CDC_ANC1_RX_NS */
  3423. #define TIMPANI_A_CDC_ANC1_RX_NS (0xC3)
  3424. #define TIMPANI_CDC_ANC1_RX_NS_RWC "RW"
  3425. #define TIMPANI_CDC_ANC1_RX_NS_POR 0x1
  3426. #define TIMPANI_CDC_ANC1_RX_NS_S 0
  3427. #define TIMPANI_CDC_ANC1_RX_NS_M 0x7
  3428. #define TIMPANI_CDC_ANC1_RX_NS_ANC1_DITHER_BP_S 2
  3429. #define TIMPANI_CDC_ANC1_RX_NS_ANC1_DITHER_BP_M 0x4
  3430. #define TIMPANI_CDC_ANC1_RX_NS_ANC1_DITHER_SHAPE_SEL_S 1
  3431. #define TIMPANI_CDC_ANC1_RX_NS_ANC1_DITHER_SHAPE_SEL_M 0x2
  3432. #define TIMPANI_CDC_ANC1_RX_NS_ANC1_DITHER_DLY_SEL_S 0
  3433. #define TIMPANI_CDC_ANC1_RX_NS_ANC1_DITHER_DLY_SEL_M 0x1
  3434. /* -- For CDC_ANC1_SPARE */
  3435. #define TIMPANI_A_CDC_ANC1_SPARE (0xC4)
  3436. #define TIMPANI_CDC_ANC1_SPARE_RWC "RW"
  3437. #define TIMPANI_CDC_ANC1_SPARE_POR 0
  3438. #define TIMPANI_CDC_ANC1_SPARE_S 0
  3439. #define TIMPANI_CDC_ANC1_SPARE_M 0xFF
  3440. #define TIMPANI_CDC_ANC1_SPARE_ANC1_SPARE_S 0
  3441. #define TIMPANI_CDC_ANC1_SPARE_ANC1_SPARE_M 0xFF
  3442. /* -- For CDC_ANC1_IIR_COEFF_PTR */
  3443. #define TIMPANI_A_CDC_ANC1_IIR_COEFF_PTR (0xC5)
  3444. #define TIMPANI_CDC_ANC1_IIR_COEFF_PTR_RWC "RW"
  3445. #define TIMPANI_CDC_ANC1_IIR_COEFF_PTR_POR 0
  3446. #define TIMPANI_CDC_ANC1_IIR_COEFF_PTR_S 0
  3447. #define TIMPANI_CDC_ANC1_IIR_COEFF_PTR_M 0x1F
  3448. #define TIMPANI_CDC_ANC1_IIR_COEFF_PTR_ANC1_IIR_COEFF_PTR_S 0
  3449. #define TIMPANI_CDC_ANC1_IIR_COEFF_PTR_ANC1_IIR_COEFF_PTR_M 0x1F
  3450. /* -- For CDC_ANC1_IIR_COEFF_MSB */
  3451. #define TIMPANI_A_CDC_ANC1_IIR_COEFF_MSB (0xC6)
  3452. #define TIMPANI_CDC_ANC1_IIR_COEFF_MSB_RWC "RW"
  3453. #define TIMPANI_CDC_ANC1_IIR_COEFF_MSB_POR 0
  3454. #define TIMPANI_CDC_ANC1_IIR_COEFF_MSB_S 0
  3455. #define TIMPANI_CDC_ANC1_IIR_COEFF_MSB_M 0x1
  3456. #define TIMPANI_CDC_ANC1_IIR_COEFF_MSB_ANC1_IIR_COEFF_MSB_S 0
  3457. #define TIMPANI_CDC_ANC1_IIR_COEFF_MSB_ANC1_IIR_COEFF_MSB_M 0x1
  3458. /* -- For CDC_ANC1_IIR_COEFF_LSB */
  3459. #define TIMPANI_A_CDC_ANC1_IIR_COEFF_LSB (0xC7)
  3460. #define TIMPANI_CDC_ANC1_IIR_COEFF_LSB_RWC "RW"
  3461. #define TIMPANI_CDC_ANC1_IIR_COEFF_LSB_POR 0
  3462. #define TIMPANI_CDC_ANC1_IIR_COEFF_LSB_S 0
  3463. #define TIMPANI_CDC_ANC1_IIR_COEFF_LSB_M 0xFF
  3464. #define TIMPANI_CDC_ANC1_IIR_COEFF_LSB_ANC1_IIR_COEFF_LSB_S 0
  3465. #define TIMPANI_CDC_ANC1_IIR_COEFF_LSB_ANC1_IIR_COEFF_LSB_M 0xFF
  3466. /* -- For CDC_ANC1_IIR_COEFF_CTL */
  3467. #define TIMPANI_A_CDC_ANC1_IIR_COEFF_CTL (0xC8)
  3468. #define TIMPANI_CDC_ANC1_IIR_COEFF_CTL_RWC "RW"
  3469. #define TIMPANI_CDC_ANC1_IIR_COEFF_CTL_POR 0
  3470. #define TIMPANI_CDC_ANC1_IIR_COEFF_CTL_S 0
  3471. #define TIMPANI_CDC_ANC1_IIR_COEFF_CTL_M 0x3
  3472. #define TIMPANI_CDC_ANC1_IIR_COEFF_CTL_ANC1_IIR_COEFF_ADAPTIVE_S 1
  3473. #define TIMPANI_CDC_ANC1_IIR_COEFF_CTL_ANC1_IIR_COEFF_ADAPTIVE_M 0x2
  3474. #define TIMPANI_CDC_ANC1_IIR_COEFF_CTL_ANC1_IIR_COEFF_ADAPTIVE_ADAPTIVE 0x1
  3475. #define TIMPANI_CDC_ANC1_IIR_COEFF_CTL_ANC1_IIR_COEFF_ADAPTIVE_NON_ADAPTIVE 0x0
  3476. #define TIMPANI_CDC_ANC1_IIR_COEFF_CTL_ANC1_IIR_COEFF_EN_S 0
  3477. #define TIMPANI_CDC_ANC1_IIR_COEFF_CTL_ANC1_IIR_COEFF_EN_M 0x1
  3478. #define TIMPANI_CDC_ANC1_IIR_COEFF_CTL_ANC1_IIR_COEFF_EN_UPDATE 0x1
  3479. #define TIMPANI_CDC_ANC1_IIR_COEFF_CTL_ANC1_IIR_COEFF_EN_NO_UPDATE 0x0
  3480. /* -- For CDC_ANC1_LPF_COEFF_PTR */
  3481. #define TIMPANI_A_CDC_ANC1_LPF_COEFF_PTR (0xC9)
  3482. #define TIMPANI_CDC_ANC1_LPF_COEFF_PTR_RWC "RW"
  3483. #define TIMPANI_CDC_ANC1_LPF_COEFF_PTR_POR 0
  3484. #define TIMPANI_CDC_ANC1_LPF_COEFF_PTR_S 0
  3485. #define TIMPANI_CDC_ANC1_LPF_COEFF_PTR_M 0xF
  3486. #define TIMPANI_CDC_ANC1_LPF_COEFF_PTR_ANC1_LPF_COEFF_PTR_S 0
  3487. #define TIMPANI_CDC_ANC1_LPF_COEFF_PTR_ANC1_LPF_COEFF_PTR_M 0xF
  3488. /* -- For CDC_ANC1_LPF_COEFF_MSB */
  3489. #define TIMPANI_A_CDC_ANC1_LPF_COEFF_MSB (0xCA)
  3490. #define TIMPANI_CDC_ANC1_LPF_COEFF_MSB_RWC "RW"
  3491. #define TIMPANI_CDC_ANC1_LPF_COEFF_MSB_POR 0
  3492. #define TIMPANI_CDC_ANC1_LPF_COEFF_MSB_S 0
  3493. #define TIMPANI_CDC_ANC1_LPF_COEFF_MSB_M 0xF
  3494. #define TIMPANI_CDC_ANC1_LPF_COEFF_MSB_ANC1_LPF_COEFF_MSB_S 0
  3495. #define TIMPANI_CDC_ANC1_LPF_COEFF_MSB_ANC1_LPF_COEFF_MSB_M 0xF
  3496. /* -- For CDC_ANC1_LPF_COEFF_LSB */
  3497. #define TIMPANI_A_CDC_ANC1_LPF_COEFF_LSB (0xCB)
  3498. #define TIMPANI_CDC_ANC1_LPF_COEFF_LSB_RWC "RW"
  3499. #define TIMPANI_CDC_ANC1_LPF_COEFF_LSB_POR 0
  3500. #define TIMPANI_CDC_ANC1_LPF_COEFF_LSB_S 0
  3501. #define TIMPANI_CDC_ANC1_LPF_COEFF_LSB_M 0xFF
  3502. #define TIMPANI_CDC_ANC1_LPF_COEFF_LSB_ANC1_LPF_COEFF_LSB_S 0
  3503. #define TIMPANI_CDC_ANC1_LPF_COEFF_LSB_ANC1_LPF_COEFF_LSB_M 0xFF
  3504. /* -- For CDC_ANC1_SCALE_PTR */
  3505. #define TIMPANI_A_CDC_ANC1_SCALE_PTR (0xCC)
  3506. #define TIMPANI_CDC_ANC1_SCALE_PTR_RWC "RW"
  3507. #define TIMPANI_CDC_ANC1_SCALE_PTR_POR 0
  3508. #define TIMPANI_CDC_ANC1_SCALE_PTR_S 0
  3509. #define TIMPANI_CDC_ANC1_SCALE_PTR_M 0x7
  3510. #define TIMPANI_CDC_ANC1_SCALE_PTR_ANC1_SCALE_PTR_S 0
  3511. #define TIMPANI_CDC_ANC1_SCALE_PTR_ANC1_SCALE_PTR_M 0x7
  3512. /* -- For CDC_ANC1_SCALE */
  3513. #define TIMPANI_A_CDC_ANC1_SCALE (0xCD)
  3514. #define TIMPANI_CDC_ANC1_SCALE_RWC "RW"
  3515. #define TIMPANI_CDC_ANC1_SCALE_POR 0
  3516. #define TIMPANI_CDC_ANC1_SCALE_S 0
  3517. #define TIMPANI_CDC_ANC1_SCALE_M 0xFF
  3518. #define TIMPANI_CDC_ANC1_SCALE_ANC1_SCALE_S 0
  3519. #define TIMPANI_CDC_ANC1_SCALE_ANC1_SCALE_M 0xFF
  3520. /* -- For CDC_ANC1_DEBUG */
  3521. #define TIMPANI_A_CDC_ANC1_DEBUG (0xCE)
  3522. #define TIMPANI_CDC_ANC1_DEBUG_RWC "RW"
  3523. #define TIMPANI_CDC_ANC1_DEBUG_POR 0
  3524. #define TIMPANI_CDC_ANC1_DEBUG_S 0
  3525. #define TIMPANI_CDC_ANC1_DEBUG_M 0xF
  3526. #define TIMPANI_CDC_ANC1_DEBUG_ANC1_DEBUG_SEL_S 0
  3527. #define TIMPANI_CDC_ANC1_DEBUG_ANC1_DEBUG_SEL_M 0xF
  3528. /* -- For CDC_ANC2_CTL1 */
  3529. #define TIMPANI_A_CDC_ANC2_CTL1 (0xD0)
  3530. #define TIMPANI_CDC_ANC2_CTL1_RWC "RW"
  3531. #define TIMPANI_CDC_ANC2_CTL1_POR 0
  3532. #define TIMPANI_CDC_ANC2_CTL1_S 0
  3533. #define TIMPANI_CDC_ANC2_CTL1_M 0x3F
  3534. #define TIMPANI_CDC_ANC2_CTL1_ANC2_FF_OUT_DIS_S 5
  3535. #define TIMPANI_CDC_ANC2_CTL1_ANC2_FF_OUT_DIS_M 0x20
  3536. #define TIMPANI_CDC_ANC2_CTL1_ANC2_FF_OUT_DIS_FF_OUT_DIS 0x1
  3537. #define TIMPANI_CDC_ANC2_CTL1_ANC2_FF_OUT_DIS_FF_OUT_EN 0x0
  3538. #define TIMPANI_CDC_ANC2_CTL1_ANC2_ADC_DMIC_SEL_S 4
  3539. #define TIMPANI_CDC_ANC2_CTL1_ANC2_ADC_DMIC_SEL_M 0x10
  3540. #define TIMPANI_CDC_ANC2_CTL1_ANC2_ADC_DMIC_SEL_DMIC 0x1
  3541. #define TIMPANI_CDC_ANC2_CTL1_ANC2_ADC_DMIC_SEL_ADC 0x0
  3542. #define TIMPANI_CDC_ANC2_CTL1_ANC2_LR_EN_S 3
  3543. #define TIMPANI_CDC_ANC2_CTL1_ANC2_LR_EN_M 0x8
  3544. #define TIMPANI_CDC_ANC2_CTL1_ANC2_LR_EN_LR_MIX_EN 0x1
  3545. #define TIMPANI_CDC_ANC2_CTL1_ANC2_LR_EN_LR_MIX_DIS 0x0
  3546. #define TIMPANI_CDC_ANC2_CTL1_ANC2_FB_EN_S 2
  3547. #define TIMPANI_CDC_ANC2_CTL1_ANC2_FB_EN_M 0x4
  3548. #define TIMPANI_CDC_ANC2_CTL1_ANC2_FB_EN_FB_MIX_EN 0x1
  3549. #define TIMPANI_CDC_ANC2_CTL1_ANC2_FB_EN_FB_MIX_DIS 0x0
  3550. #define TIMPANI_CDC_ANC2_CTL1_ANC2_EN_S 1
  3551. #define TIMPANI_CDC_ANC2_CTL1_ANC2_EN_M 0x2
  3552. #define TIMPANI_CDC_ANC2_CTL1_ANC2_EN_ANC_EN 0x1
  3553. #define TIMPANI_CDC_ANC2_CTL1_ANC2_EN_ANC_DIS 0x0
  3554. #define TIMPANI_CDC_ANC2_CTL1_ANC2_SOFT_RESET_S 0
  3555. #define TIMPANI_CDC_ANC2_CTL1_ANC2_SOFT_RESET_M 0x1
  3556. #define TIMPANI_CDC_ANC2_CTL1_ANC2_SOFT_RESET_ANC_RESET 0x1
  3557. #define TIMPANI_CDC_ANC2_CTL1_ANC2_SOFT_RESET_ANC_ACTIVE 0x0
  3558. /* -- For CDC_ANC2_CTL2 */
  3559. #define TIMPANI_A_CDC_ANC2_CTL2 (0xD1)
  3560. #define TIMPANI_CDC_ANC2_CTL2_RWC "RW"
  3561. #define TIMPANI_CDC_ANC2_CTL2_POR 0
  3562. #define TIMPANI_CDC_ANC2_CTL2_S 0
  3563. #define TIMPANI_CDC_ANC2_CTL2_M 0x1F
  3564. #define TIMPANI_CDC_ANC2_CTL2_ANC2_FREQ_SEL_S 0
  3565. #define TIMPANI_CDC_ANC2_CTL2_ANC2_FREQ_SEL_M 0x1F
  3566. /* -- For CDC_ANC2_FF_FB_SHIFT */
  3567. #define TIMPANI_A_CDC_ANC2_FF_FB_SHIFT (0xD2)
  3568. #define TIMPANI_CDC_ANC2_FF_FB_SHIFT_RWC "RW"
  3569. #define TIMPANI_CDC_ANC2_FF_FB_SHIFT_POR 0
  3570. #define TIMPANI_CDC_ANC2_FF_FB_SHIFT_S 0
  3571. #define TIMPANI_CDC_ANC2_FF_FB_SHIFT_M 0xFF
  3572. #define TIMPANI_CDC_ANC2_FF_FB_SHIFT_ANC2_FB_LPF_SHIFT_S 4
  3573. #define TIMPANI_CDC_ANC2_FF_FB_SHIFT_ANC2_FB_LPF_SHIFT_M 0xF0
  3574. #define TIMPANI_CDC_ANC2_FF_FB_SHIFT_ANC2_FF_LPF_SHIFT_S 0
  3575. #define TIMPANI_CDC_ANC2_FF_FB_SHIFT_ANC2_FF_LPF_SHIFT_M 0xF
  3576. /* -- For CDC_ANC2_RX_NS */
  3577. #define TIMPANI_A_CDC_ANC2_RX_NS (0xD3)
  3578. #define TIMPANI_CDC_ANC2_RX_NS_RWC "RW"
  3579. #define TIMPANI_CDC_ANC2_RX_NS_POR 0x1
  3580. #define TIMPANI_CDC_ANC2_RX_NS_S 0
  3581. #define TIMPANI_CDC_ANC2_RX_NS_M 0x7
  3582. #define TIMPANI_CDC_ANC2_RX_NS_ANC2_DITHER_BP_S 2
  3583. #define TIMPANI_CDC_ANC2_RX_NS_ANC2_DITHER_BP_M 0x4
  3584. #define TIMPANI_CDC_ANC2_RX_NS_ANC2_DITHER_SHAPE_SEL_S 1
  3585. #define TIMPANI_CDC_ANC2_RX_NS_ANC2_DITHER_SHAPE_SEL_M 0x2
  3586. #define TIMPANI_CDC_ANC2_RX_NS_ANC2_DITHER_DLY_SEL_S 0
  3587. #define TIMPANI_CDC_ANC2_RX_NS_ANC2_DITHER_DLY_SEL_M 0x1
  3588. /* -- For CDC_ANC2_SPARE */
  3589. #define TIMPANI_A_CDC_ANC2_SPARE (0xD4)
  3590. #define TIMPANI_CDC_ANC2_SPARE_RWC "RW"
  3591. #define TIMPANI_CDC_ANC2_SPARE_POR 0
  3592. #define TIMPANI_CDC_ANC2_SPARE_S 0
  3593. #define TIMPANI_CDC_ANC2_SPARE_M 0xFF
  3594. #define TIMPANI_CDC_ANC2_SPARE_ANC2_SPARE_S 0
  3595. #define TIMPANI_CDC_ANC2_SPARE_ANC2_SPARE_M 0xFF
  3596. /* -- For CDC_ANC2_IIR_COEFF_PTR */
  3597. #define TIMPANI_A_CDC_ANC2_IIR_COEFF_PTR (0xD5)
  3598. #define TIMPANI_CDC_ANC2_IIR_COEFF_PTR_RWC "RW"
  3599. #define TIMPANI_CDC_ANC2_IIR_COEFF_PTR_POR 0
  3600. #define TIMPANI_CDC_ANC2_IIR_COEFF_PTR_S 0
  3601. #define TIMPANI_CDC_ANC2_IIR_COEFF_PTR_M 0x1F
  3602. #define TIMPANI_CDC_ANC2_IIR_COEFF_PTR_ANC2_IIR_COEFF_PTR_S 0
  3603. #define TIMPANI_CDC_ANC2_IIR_COEFF_PTR_ANC2_IIR_COEFF_PTR_M 0x1F
  3604. /* -- For CDC_ANC2_IIR_COEFF_MSB */
  3605. #define TIMPANI_A_CDC_ANC2_IIR_COEFF_MSB (0xD6)
  3606. #define TIMPANI_CDC_ANC2_IIR_COEFF_MSB_RWC "RW"
  3607. #define TIMPANI_CDC_ANC2_IIR_COEFF_MSB_POR 0
  3608. #define TIMPANI_CDC_ANC2_IIR_COEFF_MSB_S 0
  3609. #define TIMPANI_CDC_ANC2_IIR_COEFF_MSB_M 0x1
  3610. #define TIMPANI_CDC_ANC2_IIR_COEFF_MSB_ANC2_IIR_COEFF_MSB_S 0
  3611. #define TIMPANI_CDC_ANC2_IIR_COEFF_MSB_ANC2_IIR_COEFF_MSB_M 0x1
  3612. /* -- For CDC_ANC2_IIR_COEFF_LSB */
  3613. #define TIMPANI_A_CDC_ANC2_IIR_COEFF_LSB (0xD7)
  3614. #define TIMPANI_CDC_ANC2_IIR_COEFF_LSB_RWC "RW"
  3615. #define TIMPANI_CDC_ANC2_IIR_COEFF_LSB_POR 0
  3616. #define TIMPANI_CDC_ANC2_IIR_COEFF_LSB_S 0
  3617. #define TIMPANI_CDC_ANC2_IIR_COEFF_LSB_M 0xFF
  3618. #define TIMPANI_CDC_ANC2_IIR_COEFF_LSB_ANC2_IIR_COEFF_LSB_S 0
  3619. #define TIMPANI_CDC_ANC2_IIR_COEFF_LSB_ANC2_IIR_COEFF_LSB_M 0xFF
  3620. /* -- For CDC_ANC2_IIR_COEFF_CTL */
  3621. #define TIMPANI_A_CDC_ANC2_IIR_COEFF_CTL (0xD8)
  3622. #define TIMPANI_CDC_ANC2_IIR_COEFF_CTL_RWC "RW"
  3623. #define TIMPANI_CDC_ANC2_IIR_COEFF_CTL_POR 0
  3624. #define TIMPANI_CDC_ANC2_IIR_COEFF_CTL_S 0
  3625. #define TIMPANI_CDC_ANC2_IIR_COEFF_CTL_M 0x3
  3626. #define TIMPANI_CDC_ANC2_IIR_COEFF_CTL_ANC2_IIR_COEFF_ADAPTIVE_S 1
  3627. #define TIMPANI_CDC_ANC2_IIR_COEFF_CTL_ANC2_IIR_COEFF_ADAPTIVE_M 0x2
  3628. #define TIMPANI_CDC_ANC2_IIR_COEFF_CTL_ANC2_IIR_COEFF_ADAPTIVE_ADAPTIVE 0x1
  3629. #define TIMPANI_CDC_ANC2_IIR_COEFF_CTL_ANC2_IIR_COEFF_ADAPTIVE_NON_ADAPTIVE 0x0
  3630. #define TIMPANI_CDC_ANC2_IIR_COEFF_CTL_ANC2_IIR_COEFF_EN_S 0
  3631. #define TIMPANI_CDC_ANC2_IIR_COEFF_CTL_ANC2_IIR_COEFF_EN_M 0x1
  3632. #define TIMPANI_CDC_ANC2_IIR_COEFF_CTL_ANC2_IIR_COEFF_EN_UPDATE 0x1
  3633. #define TIMPANI_CDC_ANC2_IIR_COEFF_CTL_ANC2_IIR_COEFF_EN_NO_UPDATE 0x0
  3634. /* -- For CDC_ANC2_LPF_COEFF_PTR */
  3635. #define TIMPANI_A_CDC_ANC2_LPF_COEFF_PTR (0xD9)
  3636. #define TIMPANI_CDC_ANC2_LPF_COEFF_PTR_RWC "RW"
  3637. #define TIMPANI_CDC_ANC2_LPF_COEFF_PTR_POR 0
  3638. #define TIMPANI_CDC_ANC2_LPF_COEFF_PTR_S 0
  3639. #define TIMPANI_CDC_ANC2_LPF_COEFF_PTR_M 0xF
  3640. #define TIMPANI_CDC_ANC2_LPF_COEFF_PTR_ANC2_LPF_COEFF_PTR_S 0
  3641. #define TIMPANI_CDC_ANC2_LPF_COEFF_PTR_ANC2_LPF_COEFF_PTR_M 0xF
  3642. /* -- For CDC_ANC2_LPF_COEFF_MSB */
  3643. #define TIMPANI_A_CDC_ANC2_LPF_COEFF_MSB (0xDA)
  3644. #define TIMPANI_CDC_ANC2_LPF_COEFF_MSB_RWC "RW"
  3645. #define TIMPANI_CDC_ANC2_LPF_COEFF_MSB_POR 0
  3646. #define TIMPANI_CDC_ANC2_LPF_COEFF_MSB_S 0
  3647. #define TIMPANI_CDC_ANC2_LPF_COEFF_MSB_M 0xF
  3648. #define TIMPANI_CDC_ANC2_LPF_COEFF_MSB_ANC2_LPF_COEFF_MSB_S 0
  3649. #define TIMPANI_CDC_ANC2_LPF_COEFF_MSB_ANC2_LPF_COEFF_MSB_M 0xF
  3650. /* -- For CDC_ANC2_LPF_COEFF_LSB */
  3651. #define TIMPANI_A_CDC_ANC2_LPF_COEFF_LSB (0xDB)
  3652. #define TIMPANI_CDC_ANC2_LPF_COEFF_LSB_RWC "RW"
  3653. #define TIMPANI_CDC_ANC2_LPF_COEFF_LSB_POR 0
  3654. #define TIMPANI_CDC_ANC2_LPF_COEFF_LSB_S 0
  3655. #define TIMPANI_CDC_ANC2_LPF_COEFF_LSB_M 0xFF
  3656. #define TIMPANI_CDC_ANC2_LPF_COEFF_LSB_ANC2_LPF_COEFF_LSB_S 0
  3657. #define TIMPANI_CDC_ANC2_LPF_COEFF_LSB_ANC2_LPF_COEFF_LSB_M 0xFF
  3658. /* -- For CDC_ANC2_SCALE_PTR */
  3659. #define TIMPANI_A_CDC_ANC2_SCALE_PTR (0xDC)
  3660. #define TIMPANI_CDC_ANC2_SCALE_PTR_RWC "RW"
  3661. #define TIMPANI_CDC_ANC2_SCALE_PTR_POR 0
  3662. #define TIMPANI_CDC_ANC2_SCALE_PTR_S 0
  3663. #define TIMPANI_CDC_ANC2_SCALE_PTR_M 0x7
  3664. #define TIMPANI_CDC_ANC2_SCALE_PTR_ANC2_SCALE_PTR_S 0
  3665. #define TIMPANI_CDC_ANC2_SCALE_PTR_ANC2_SCALE_PTR_M 0x7
  3666. /* -- For CDC_ANC2_SCALE */
  3667. #define TIMPANI_A_CDC_ANC2_SCALE (0xDD)
  3668. #define TIMPANI_CDC_ANC2_SCALE_RWC "RW"
  3669. #define TIMPANI_CDC_ANC2_SCALE_POR 0
  3670. #define TIMPANI_CDC_ANC2_SCALE_S 0
  3671. #define TIMPANI_CDC_ANC2_SCALE_M 0xFF
  3672. #define TIMPANI_CDC_ANC2_SCALE_ANC2_SCALE_S 0
  3673. #define TIMPANI_CDC_ANC2_SCALE_ANC2_SCALE_M 0xFF
  3674. /* -- For CDC_ANC2_DEBUG */
  3675. #define TIMPANI_A_CDC_ANC2_DEBUG (0xDE)
  3676. #define TIMPANI_CDC_ANC2_DEBUG_RWC "RW"
  3677. #define TIMPANI_CDC_ANC2_DEBUG_POR 0
  3678. #define TIMPANI_CDC_ANC2_DEBUG_S 0
  3679. #define TIMPANI_CDC_ANC2_DEBUG_M 0xF
  3680. #define TIMPANI_CDC_ANC2_DEBUG_ANC2_DEBUG_SEL_S 0
  3681. #define TIMPANI_CDC_ANC2_DEBUG_ANC2_DEBUG_SEL_M 0xF
  3682. /* -- For CDC_LINE_L_AVOL */
  3683. #define TIMPANI_A_CDC_LINE_L_AVOL (0xE0)
  3684. #define TIMPANI_CDC_LINE_L_AVOL_RWC "RW"
  3685. #define TIMPANI_CDC_LINE_L_AVOL_POR 0xac
  3686. #define TIMPANI_CDC_LINE_L_AVOL_S 0
  3687. #define TIMPANI_CDC_LINE_L_AVOL_M 0xFF
  3688. #define TIMPANI_CDC_LINE_L_AVOL_USER_GAIN_S 2
  3689. #define TIMPANI_CDC_LINE_L_AVOL_USER_GAIN_M 0xFC
  3690. #define TIMPANI_CDC_LINE_L_AVOL_DUMMY_S 0
  3691. #define TIMPANI_CDC_LINE_L_AVOL_DUMMY_M 0x3
  3692. /* -- For CDC_LINE_R_AVOL */
  3693. #define TIMPANI_A_CDC_LINE_R_AVOL (0xE1)
  3694. #define TIMPANI_CDC_LINE_R_AVOL_RWC "RW"
  3695. #define TIMPANI_CDC_LINE_R_AVOL_POR 0xac
  3696. #define TIMPANI_CDC_LINE_R_AVOL_S 0
  3697. #define TIMPANI_CDC_LINE_R_AVOL_M 0xFF
  3698. #define TIMPANI_CDC_LINE_R_AVOL_USER_GAIN_S 2
  3699. #define TIMPANI_CDC_LINE_R_AVOL_USER_GAIN_M 0xFC
  3700. #define TIMPANI_CDC_LINE_R_AVOL_DUMMY_S 0
  3701. #define TIMPANI_CDC_LINE_R_AVOL_DUMMY_M 0x3
  3702. /* -- For CDC_HPH_L_AVOL */
  3703. #define TIMPANI_A_CDC_HPH_L_AVOL (0xE2)
  3704. #define TIMPANI_CDC_HPH_L_AVOL_RWC "RW"
  3705. #define TIMPANI_CDC_HPH_L_AVOL_POR 0xae
  3706. #define TIMPANI_CDC_HPH_L_AVOL_S 0
  3707. #define TIMPANI_CDC_HPH_L_AVOL_M 0xFF
  3708. #define TIMPANI_CDC_HPH_L_AVOL_USER_GAIN_S 2
  3709. #define TIMPANI_CDC_HPH_L_AVOL_USER_GAIN_M 0xFC
  3710. #define TIMPANI_CDC_HPH_L_AVOL_MUTE_S 1
  3711. #define TIMPANI_CDC_HPH_L_AVOL_MUTE_M 0x2
  3712. #define TIMPANI_CDC_HPH_L_AVOL_MUTE_MUTE 0x1
  3713. #define TIMPANI_CDC_HPH_L_AVOL_MUTE_UNMUTE 0x0
  3714. #define TIMPANI_CDC_HPH_L_AVOL_DUMMY_S 0
  3715. #define TIMPANI_CDC_HPH_L_AVOL_DUMMY_M 0x1
  3716. /* -- For CDC_HPH_R_AVOL */
  3717. #define TIMPANI_A_CDC_HPH_R_AVOL (0xE3)
  3718. #define TIMPANI_CDC_HPH_R_AVOL_RWC "RW"
  3719. #define TIMPANI_CDC_HPH_R_AVOL_POR 0xae
  3720. #define TIMPANI_CDC_HPH_R_AVOL_S 0
  3721. #define TIMPANI_CDC_HPH_R_AVOL_M 0xFF
  3722. #define TIMPANI_CDC_HPH_R_AVOL_USER_GAIN_S 2
  3723. #define TIMPANI_CDC_HPH_R_AVOL_USER_GAIN_M 0xFC
  3724. #define TIMPANI_CDC_HPH_R_AVOL_MUTE_S 1
  3725. #define TIMPANI_CDC_HPH_R_AVOL_MUTE_M 0x2
  3726. #define TIMPANI_CDC_HPH_R_AVOL_MUTE_MUTE 0x1
  3727. #define TIMPANI_CDC_HPH_R_AVOL_MUTE_UNMUTE 0x0
  3728. #define TIMPANI_CDC_HPH_R_AVOL_DUMMY_S 0
  3729. #define TIMPANI_CDC_HPH_R_AVOL_DUMMY_M 0x1
  3730. /* -- For CDC_COMP_CTL1 */
  3731. #define TIMPANI_A_CDC_COMP_CTL1 (0xE4)
  3732. #define TIMPANI_CDC_COMP_CTL1_RWC "RW"
  3733. #define TIMPANI_CDC_COMP_CTL1_POR 0
  3734. #define TIMPANI_CDC_COMP_CTL1_S 0
  3735. #define TIMPANI_CDC_COMP_CTL1_M 0xFF
  3736. #define TIMPANI_CDC_COMP_CTL1_LO_CLK_EN_S 7
  3737. #define TIMPANI_CDC_COMP_CTL1_LO_CLK_EN_M 0x80
  3738. #define TIMPANI_CDC_COMP_CTL1_HPH_CLK_EN_S 6
  3739. #define TIMPANI_CDC_COMP_CTL1_HPH_CLK_EN_M 0x40
  3740. #define TIMPANI_CDC_COMP_CTL1_LO_SOFT_RESET_S 5
  3741. #define TIMPANI_CDC_COMP_CTL1_LO_SOFT_RESET_M 0x20
  3742. #define TIMPANI_CDC_COMP_CTL1_HPH_SOFT_RESET_S 4
  3743. #define TIMPANI_CDC_COMP_CTL1_HPH_SOFT_RESET_M 0x10
  3744. #define TIMPANI_CDC_COMP_CTL1_LO_R_EN_S 3
  3745. #define TIMPANI_CDC_COMP_CTL1_LO_R_EN_M 0x8
  3746. #define TIMPANI_CDC_COMP_CTL1_LO_L_EN_S 2
  3747. #define TIMPANI_CDC_COMP_CTL1_LO_L_EN_M 0x4
  3748. #define TIMPANI_CDC_COMP_CTL1_HPH_R_EN_S 1
  3749. #define TIMPANI_CDC_COMP_CTL1_HPH_R_EN_M 0x2
  3750. #define TIMPANI_CDC_COMP_CTL1_HPH_L_EN_S 0
  3751. #define TIMPANI_CDC_COMP_CTL1_HPH_L_EN_M 0x1
  3752. /* -- For CDC_COMP_CTL2 */
  3753. #define TIMPANI_A_CDC_COMP_CTL2 (0xE5)
  3754. #define TIMPANI_CDC_COMP_CTL2_RWC "RW"
  3755. #define TIMPANI_CDC_COMP_CTL2_POR 0xe
  3756. #define TIMPANI_CDC_COMP_CTL2_S 0
  3757. #define TIMPANI_CDC_COMP_CTL2_M 0xF
  3758. #define TIMPANI_CDC_COMP_CTL2_LINEOUT_IN_MUX_S 2
  3759. #define TIMPANI_CDC_COMP_CTL2_LINEOUT_IN_MUX_M 0xC
  3760. #define TIMPANI_CDC_COMP_CTL2_HPH_IN_MUX_S 0
  3761. #define TIMPANI_CDC_COMP_CTL2_HPH_IN_MUX_M 0x3
  3762. /* -- For CDC_COMP_PEAK_METER */
  3763. #define TIMPANI_A_CDC_COMP_PEAK_METER (0xE6)
  3764. #define TIMPANI_CDC_COMP_PEAK_METER_RWC "RW"
  3765. #define TIMPANI_CDC_COMP_PEAK_METER_POR 0x9
  3766. #define TIMPANI_CDC_COMP_PEAK_METER_S 0
  3767. #define TIMPANI_CDC_COMP_PEAK_METER_M 0xF
  3768. #define TIMPANI_CDC_COMP_PEAK_METER_TIME_OUT_S 0
  3769. #define TIMPANI_CDC_COMP_PEAK_METER_TIME_OUT_M 0xF
  3770. /* -- For CDC_COMP_LEVEL_METER_CTL1 */
  3771. #define TIMPANI_A_CDC_COMP_LEVEL_METER_CTL1 (0xE7)
  3772. #define TIMPANI_CDC_COMP_LEVEL_METER_CTL1_RWC "RW"
  3773. #define TIMPANI_CDC_COMP_LEVEL_METER_CTL1_POR 0x7
  3774. #define TIMPANI_CDC_COMP_LEVEL_METER_CTL1_S 0
  3775. #define TIMPANI_CDC_COMP_LEVEL_METER_CTL1_M 0xF
  3776. #define TIMPANI_CDC_COMP_LEVEL_METER_CTL1_DIV_FACTOR_S 0
  3777. #define TIMPANI_CDC_COMP_LEVEL_METER_CTL1_DIV_FACTOR_M 0xF
  3778. /* -- For CDC_COMP_LEVEL_METER_CTL2 */
  3779. #define TIMPANI_A_CDC_COMP_LEVEL_METER_CTL2 (0xE8)
  3780. #define TIMPANI_CDC_COMP_LEVEL_METER_CTL2_RWC "RW"
  3781. #define TIMPANI_CDC_COMP_LEVEL_METER_CTL2_POR 0x28
  3782. #define TIMPANI_CDC_COMP_LEVEL_METER_CTL2_S 0
  3783. #define TIMPANI_CDC_COMP_LEVEL_METER_CTL2_M 0xFF
  3784. #define TIMPANI_CDC_COMP_LEVEL_METER_CTL2_RESAMPLE_RATE_S 0
  3785. #define TIMPANI_CDC_COMP_LEVEL_METER_CTL2_RESAMPLE_RATE_M 0xFF
  3786. /* -- For CDC_COMP_ZONE_SELECT */
  3787. #define TIMPANI_A_CDC_COMP_ZONE_SELECT (0xE9)
  3788. #define TIMPANI_CDC_COMP_ZONE_SELECT_RWC "RW"
  3789. #define TIMPANI_CDC_COMP_ZONE_SELECT_POR 0x3b
  3790. #define TIMPANI_CDC_COMP_ZONE_SELECT_S 0
  3791. #define TIMPANI_CDC_COMP_ZONE_SELECT_M 0x7F
  3792. #define TIMPANI_CDC_COMP_ZONE_SELECT_ENTRY_S 3
  3793. #define TIMPANI_CDC_COMP_ZONE_SELECT_ENTRY_M 0x78
  3794. #define TIMPANI_CDC_COMP_ZONE_SELECT_SHIFT_S 0
  3795. #define TIMPANI_CDC_COMP_ZONE_SELECT_SHIFT_M 0x7
  3796. /* -- For CDC_COMP_ZC_MSB */
  3797. #define TIMPANI_A_CDC_COMP_ZC_MSB (0xEA)
  3798. #define TIMPANI_CDC_COMP_ZC_MSB_RWC "RW"
  3799. #define TIMPANI_CDC_COMP_ZC_MSB_POR 0
  3800. #define TIMPANI_CDC_COMP_ZC_MSB_S 0
  3801. #define TIMPANI_CDC_COMP_ZC_MSB_M 0x7
  3802. #define TIMPANI_CDC_COMP_ZC_MSB_DET_WINDOW_S 0
  3803. #define TIMPANI_CDC_COMP_ZC_MSB_DET_WINDOW_M 0x7
  3804. /* -- For CDC_COMP_ZC_LSB */
  3805. #define TIMPANI_A_CDC_COMP_ZC_LSB (0xEB)
  3806. #define TIMPANI_CDC_COMP_ZC_LSB_RWC "RW"
  3807. #define TIMPANI_CDC_COMP_ZC_LSB_POR 0x1f
  3808. #define TIMPANI_CDC_COMP_ZC_LSB_S 0
  3809. #define TIMPANI_CDC_COMP_ZC_LSB_M 0xFF
  3810. #define TIMPANI_CDC_COMP_ZC_LSB_DET_WINDOW_S 0
  3811. #define TIMPANI_CDC_COMP_ZC_LSB_DET_WINDOW_M 0xFF
  3812. /* -- For CDC_COMP_SHUT_DOWN */
  3813. #define TIMPANI_A_CDC_COMP_SHUT_DOWN (0xEC)
  3814. #define TIMPANI_CDC_COMP_SHUT_DOWN_RWC "RW"
  3815. #define TIMPANI_CDC_COMP_SHUT_DOWN_POR 0x1b
  3816. #define TIMPANI_CDC_COMP_SHUT_DOWN_S 0
  3817. #define TIMPANI_CDC_COMP_SHUT_DOWN_M 0x3F
  3818. #define TIMPANI_CDC_COMP_SHUT_DOWN_HPH_TIMEOUT_S 3
  3819. #define TIMPANI_CDC_COMP_SHUT_DOWN_HPH_TIMEOUT_M 0x38
  3820. #define TIMPANI_CDC_COMP_SHUT_DOWN_LO_TIMEOUT_S 0
  3821. #define TIMPANI_CDC_COMP_SHUT_DOWN_LO_TIMEOUT_M 0x7
  3822. /* -- For CDC_COMP_SHUT_DOWN_STATUS */
  3823. #define TIMPANI_A_CDC_COMP_SHUT_DOWN_STATUS (0xED)
  3824. #define TIMPANI_CDC_COMP_SHUT_DOWN_STATUS_RWC "RW"
  3825. #define TIMPANI_CDC_COMP_SHUT_DOWN_STATUS_POR 0
  3826. #define TIMPANI_CDC_COMP_SHUT_DOWN_STATUS_S 0
  3827. #define TIMPANI_CDC_COMP_SHUT_DOWN_STATUS_M 0xF
  3828. #define TIMPANI_CDC_COMP_SHUT_DOWN_STATUS_LO_R_S 3
  3829. #define TIMPANI_CDC_COMP_SHUT_DOWN_STATUS_LO_R_M 0x8
  3830. #define TIMPANI_CDC_COMP_SHUT_DOWN_STATUS_LO_L_S 2
  3831. #define TIMPANI_CDC_COMP_SHUT_DOWN_STATUS_LO_L_M 0x4
  3832. #define TIMPANI_CDC_COMP_SHUT_DOWN_STATUS_HPH_R_S 1
  3833. #define TIMPANI_CDC_COMP_SHUT_DOWN_STATUS_HPH_R_M 0x2
  3834. #define TIMPANI_CDC_COMP_SHUT_DOWN_STATUS_HPH_L_S 0
  3835. #define TIMPANI_CDC_COMP_SHUT_DOWN_STATUS_HPH_L_M 0x1
  3836. /* -- For CDC_COMP_HALT */
  3837. #define TIMPANI_A_CDC_COMP_HALT (0xEE)
  3838. #define TIMPANI_CDC_COMP_HALT_RWC "RW"
  3839. #define TIMPANI_CDC_COMP_HALT_POR 0
  3840. #define TIMPANI_CDC_COMP_HALT_S 0
  3841. #define TIMPANI_CDC_COMP_HALT_M 0x1
  3842. #define TIMPANI_CDC_COMP_HALT_COMPANDER_HALT_S 0
  3843. #define TIMPANI_CDC_COMP_HALT_COMPANDER_HALT_M 0x1
  3844. #endif