asic3.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314
  1. /*
  2. * include/linux/mfd/asic3.h
  3. *
  4. * Compaq ASIC3 headers.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * Copyright 2001 Compaq Computer Corporation.
  11. * Copyright 2007-2008 OpenedHand Ltd.
  12. */
  13. #ifndef __ASIC3_H__
  14. #define __ASIC3_H__
  15. #include <linux/types.h>
  16. struct led_classdev;
  17. struct asic3_led {
  18. const char *name;
  19. const char *default_trigger;
  20. struct led_classdev *cdev;
  21. };
  22. struct asic3_platform_data {
  23. u16 *gpio_config;
  24. unsigned int gpio_config_num;
  25. unsigned int irq_base;
  26. unsigned int gpio_base;
  27. struct asic3_led *leds;
  28. };
  29. #define ASIC3_NUM_GPIO_BANKS 4
  30. #define ASIC3_GPIOS_PER_BANK 16
  31. #define ASIC3_NUM_GPIOS 64
  32. #define ASIC3_NR_IRQS ASIC3_NUM_GPIOS + 6
  33. #define ASIC3_IRQ_LED0 64
  34. #define ASIC3_IRQ_LED1 65
  35. #define ASIC3_IRQ_LED2 66
  36. #define ASIC3_IRQ_SPI 67
  37. #define ASIC3_IRQ_SMBUS 68
  38. #define ASIC3_IRQ_OWM 69
  39. #define ASIC3_TO_GPIO(gpio) (NR_BUILTIN_GPIO + (gpio))
  40. #define ASIC3_GPIO_BANK_A 0
  41. #define ASIC3_GPIO_BANK_B 1
  42. #define ASIC3_GPIO_BANK_C 2
  43. #define ASIC3_GPIO_BANK_D 3
  44. #define ASIC3_GPIO(bank, gpio) \
  45. ((ASIC3_GPIOS_PER_BANK * ASIC3_GPIO_BANK_##bank) + (gpio))
  46. #define ASIC3_GPIO_bit(gpio) (1 << (gpio & 0xf))
  47. /* All offsets below are specified with this address bus shift */
  48. #define ASIC3_DEFAULT_ADDR_SHIFT 2
  49. #define ASIC3_OFFSET(base, reg) (ASIC3_##base##_BASE + ASIC3_##base##_##reg)
  50. #define ASIC3_GPIO_OFFSET(base, reg) \
  51. (ASIC3_GPIO_##base##_BASE + ASIC3_GPIO_##reg)
  52. #define ASIC3_GPIO_A_BASE 0x0000
  53. #define ASIC3_GPIO_B_BASE 0x0100
  54. #define ASIC3_GPIO_C_BASE 0x0200
  55. #define ASIC3_GPIO_D_BASE 0x0300
  56. #define ASIC3_GPIO_TO_BANK(gpio) ((gpio) >> 4)
  57. #define ASIC3_GPIO_TO_BIT(gpio) ((gpio) - \
  58. (ASIC3_GPIOS_PER_BANK * ((gpio) >> 4)))
  59. #define ASIC3_GPIO_TO_MASK(gpio) (1 << ASIC3_GPIO_TO_BIT(gpio))
  60. #define ASIC3_GPIO_TO_BASE(gpio) (ASIC3_GPIO_A_BASE + (((gpio) >> 4) * 0x0100))
  61. #define ASIC3_BANK_TO_BASE(bank) (ASIC3_GPIO_A_BASE + ((bank) * 0x100))
  62. #define ASIC3_GPIO_MASK 0x00 /* R/W 0:don't mask */
  63. #define ASIC3_GPIO_DIRECTION 0x04 /* R/W 0:input */
  64. #define ASIC3_GPIO_OUT 0x08 /* R/W 0:output low */
  65. #define ASIC3_GPIO_TRIGGER_TYPE 0x0c /* R/W 0:level */
  66. #define ASIC3_GPIO_EDGE_TRIGGER 0x10 /* R/W 0:falling */
  67. #define ASIC3_GPIO_LEVEL_TRIGGER 0x14 /* R/W 0:low level detect */
  68. #define ASIC3_GPIO_SLEEP_MASK 0x18 /* R/W 0:don't mask in sleep mode */
  69. #define ASIC3_GPIO_SLEEP_OUT 0x1c /* R/W level 0:low in sleep mode */
  70. #define ASIC3_GPIO_BAT_FAULT_OUT 0x20 /* R/W level 0:low in batt_fault */
  71. #define ASIC3_GPIO_INT_STATUS 0x24 /* R/W 0:none, 1:detect */
  72. #define ASIC3_GPIO_ALT_FUNCTION 0x28 /* R/W 1:LED register control */
  73. #define ASIC3_GPIO_SLEEP_CONF 0x2c /*
  74. * R/W bit 1: autosleep
  75. * 0: disable gposlpout in normal mode,
  76. * enable gposlpout in sleep mode.
  77. */
  78. #define ASIC3_GPIO_STATUS 0x30 /* R Pin status */
  79. /*
  80. * ASIC3 GPIO config
  81. *
  82. * Bits 0..6 gpio number
  83. * Bits 7..13 Alternate function
  84. * Bit 14 Direction
  85. * Bit 15 Initial value
  86. *
  87. */
  88. #define ASIC3_CONFIG_GPIO_PIN(config) ((config) & 0x7f)
  89. #define ASIC3_CONFIG_GPIO_ALT(config) (((config) & (0x7f << 7)) >> 7)
  90. #define ASIC3_CONFIG_GPIO_DIR(config) ((config & (1 << 14)) >> 14)
  91. #define ASIC3_CONFIG_GPIO_INIT(config) ((config & (1 << 15)) >> 15)
  92. #define ASIC3_CONFIG_GPIO(gpio, alt, dir, init) (((gpio) & 0x7f) \
  93. | (((alt) & 0x7f) << 7) | (((dir) & 0x1) << 14) \
  94. | (((init) & 0x1) << 15))
  95. #define ASIC3_CONFIG_GPIO_DEFAULT(gpio, dir, init) \
  96. ASIC3_CONFIG_GPIO((gpio), 0, (dir), (init))
  97. #define ASIC3_CONFIG_GPIO_DEFAULT_OUT(gpio, init) \
  98. ASIC3_CONFIG_GPIO((gpio), 0, 1, (init))
  99. /*
  100. * Alternate functions
  101. */
  102. #define ASIC3_GPIOA11_PWM0 ASIC3_CONFIG_GPIO(11, 1, 1, 0)
  103. #define ASIC3_GPIOA12_PWM1 ASIC3_CONFIG_GPIO(12, 1, 1, 0)
  104. #define ASIC3_GPIOA15_CONTROL_CX ASIC3_CONFIG_GPIO(15, 1, 1, 0)
  105. #define ASIC3_GPIOC0_LED0 ASIC3_CONFIG_GPIO(32, 1, 0, 0)
  106. #define ASIC3_GPIOC1_LED1 ASIC3_CONFIG_GPIO(33, 1, 0, 0)
  107. #define ASIC3_GPIOC2_LED2 ASIC3_CONFIG_GPIO(34, 1, 0, 0)
  108. #define ASIC3_GPIOC3_SPI_RXD ASIC3_CONFIG_GPIO(35, 1, 0, 0)
  109. #define ASIC3_GPIOC4_CF_nCD ASIC3_CONFIG_GPIO(36, 1, 0, 0)
  110. #define ASIC3_GPIOC4_SPI_TXD ASIC3_CONFIG_GPIO(36, 1, 1, 0)
  111. #define ASIC3_GPIOC5_SPI_CLK ASIC3_CONFIG_GPIO(37, 1, 1, 0)
  112. #define ASIC3_GPIOC5_nCIOW ASIC3_CONFIG_GPIO(37, 1, 1, 0)
  113. #define ASIC3_GPIOC6_nCIOR ASIC3_CONFIG_GPIO(38, 1, 1, 0)
  114. #define ASIC3_GPIOC7_nPCE_1 ASIC3_CONFIG_GPIO(39, 1, 0, 0)
  115. #define ASIC3_GPIOC8_nPCE_2 ASIC3_CONFIG_GPIO(40, 1, 0, 0)
  116. #define ASIC3_GPIOC9_nPOE ASIC3_CONFIG_GPIO(41, 1, 0, 0)
  117. #define ASIC3_GPIOC10_nPWE ASIC3_CONFIG_GPIO(42, 1, 0, 0)
  118. #define ASIC3_GPIOC11_PSKTSEL ASIC3_CONFIG_GPIO(43, 1, 0, 0)
  119. #define ASIC3_GPIOC12_nPREG ASIC3_CONFIG_GPIO(44, 1, 0, 0)
  120. #define ASIC3_GPIOC13_nPWAIT ASIC3_CONFIG_GPIO(45, 1, 1, 0)
  121. #define ASIC3_GPIOC14_nPIOIS16 ASIC3_CONFIG_GPIO(46, 1, 1, 0)
  122. #define ASIC3_GPIOC15_nPIOR ASIC3_CONFIG_GPIO(47, 1, 0, 0)
  123. #define ASIC3_GPIOD11_nCIOIS16 ASIC3_CONFIG_GPIO(59, 1, 0, 0)
  124. #define ASIC3_GPIOD12_nCWAIT ASIC3_CONFIG_GPIO(60, 1, 0, 0)
  125. #define ASIC3_GPIOD15_nPIOW ASIC3_CONFIG_GPIO(63, 1, 0, 0)
  126. #define ASIC3_SPI_Base 0x0400
  127. #define ASIC3_SPI_Control 0x0000
  128. #define ASIC3_SPI_TxData 0x0004
  129. #define ASIC3_SPI_RxData 0x0008
  130. #define ASIC3_SPI_Int 0x000c
  131. #define ASIC3_SPI_Status 0x0010
  132. #define SPI_CONTROL_SPR(clk) ((clk) & 0x0f) /* Clock rate */
  133. #define ASIC3_PWM_0_Base 0x0500
  134. #define ASIC3_PWM_1_Base 0x0600
  135. #define ASIC3_PWM_TimeBase 0x0000
  136. #define ASIC3_PWM_PeriodTime 0x0004
  137. #define ASIC3_PWM_DutyTime 0x0008
  138. #define PWM_TIMEBASE_VALUE(x) ((x)&0xf) /* Low 4 bits sets time base */
  139. #define PWM_TIMEBASE_ENABLE (1 << 4) /* Enable clock */
  140. #define ASIC3_NUM_LEDS 3
  141. #define ASIC3_LED_0_Base 0x0700
  142. #define ASIC3_LED_1_Base 0x0800
  143. #define ASIC3_LED_2_Base 0x0900
  144. #define ASIC3_LED_TimeBase 0x0000 /* R/W 7 bits */
  145. #define ASIC3_LED_PeriodTime 0x0004 /* R/W 12 bits */
  146. #define ASIC3_LED_DutyTime 0x0008 /* R/W 12 bits */
  147. #define ASIC3_LED_AutoStopCount 0x000c /* R/W 16 bits */
  148. /* LED TimeBase bits - match ASIC2 */
  149. #define LED_TBS 0x0f /* Low 4 bits sets time base, max = 13 */
  150. /* Note: max = 5 on hx4700 */
  151. /* 0: maximum time base */
  152. /* 1: maximum time base / 2 */
  153. /* n: maximum time base / 2^n */
  154. #define LED_EN (1 << 4) /* LED ON/OFF 0:off, 1:on */
  155. #define LED_AUTOSTOP (1 << 5) /* LED ON/OFF auto stop 0:disable, 1:enable */
  156. #define LED_ALWAYS (1 << 6) /* LED Interrupt Mask 0:No mask, 1:mask */
  157. #define ASIC3_CLOCK_BASE 0x0A00
  158. #define ASIC3_CLOCK_CDEX 0x00
  159. #define ASIC3_CLOCK_SEL 0x04
  160. #define CLOCK_CDEX_SOURCE (1 << 0) /* 2 bits */
  161. #define CLOCK_CDEX_SOURCE0 (1 << 0)
  162. #define CLOCK_CDEX_SOURCE1 (1 << 1)
  163. #define CLOCK_CDEX_SPI (1 << 2)
  164. #define CLOCK_CDEX_OWM (1 << 3)
  165. #define CLOCK_CDEX_PWM0 (1 << 4)
  166. #define CLOCK_CDEX_PWM1 (1 << 5)
  167. #define CLOCK_CDEX_LED0 (1 << 6)
  168. #define CLOCK_CDEX_LED1 (1 << 7)
  169. #define CLOCK_CDEX_LED2 (1 << 8)
  170. /* Clocks settings: 1 for 24.576 MHz, 0 for 12.288Mhz */
  171. #define CLOCK_CDEX_SD_HOST (1 << 9) /* R/W: SD host clock source */
  172. #define CLOCK_CDEX_SD_BUS (1 << 10) /* R/W: SD bus clock source ctrl */
  173. #define CLOCK_CDEX_SMBUS (1 << 11)
  174. #define CLOCK_CDEX_CONTROL_CX (1 << 12)
  175. #define CLOCK_CDEX_EX0 (1 << 13) /* R/W: 32.768 kHz crystal */
  176. #define CLOCK_CDEX_EX1 (1 << 14) /* R/W: 24.576 MHz crystal */
  177. #define CLOCK_SEL_SD_HCLK_SEL (1 << 0) /* R/W: SDIO host clock select */
  178. #define CLOCK_SEL_SD_BCLK_SEL (1 << 1) /* R/W: SDIO bus clock select */
  179. /* R/W: INT clock source control (32.768 kHz) */
  180. #define CLOCK_SEL_CX (1 << 2)
  181. #define ASIC3_INTR_BASE 0x0B00
  182. #define ASIC3_INTR_INT_MASK 0x00 /* Interrupt mask control */
  183. #define ASIC3_INTR_P_INT_STAT 0x04 /* Peripheral interrupt status */
  184. #define ASIC3_INTR_INT_CPS 0x08 /* Interrupt timer clock pre-scale */
  185. #define ASIC3_INTR_INT_TBS 0x0c /* Interrupt timer set */
  186. #define ASIC3_INTMASK_GINTMASK (1 << 0) /* Global INTs mask 1:enable */
  187. #define ASIC3_INTMASK_GINTEL (1 << 1) /* 1: rising edge, 0: hi level */
  188. #define ASIC3_INTMASK_MASK0 (1 << 2)
  189. #define ASIC3_INTMASK_MASK1 (1 << 3)
  190. #define ASIC3_INTMASK_MASK2 (1 << 4)
  191. #define ASIC3_INTMASK_MASK3 (1 << 5)
  192. #define ASIC3_INTMASK_MASK4 (1 << 6)
  193. #define ASIC3_INTMASK_MASK5 (1 << 7)
  194. #define ASIC3_INTR_PERIPHERAL_A (1 << 0)
  195. #define ASIC3_INTR_PERIPHERAL_B (1 << 1)
  196. #define ASIC3_INTR_PERIPHERAL_C (1 << 2)
  197. #define ASIC3_INTR_PERIPHERAL_D (1 << 3)
  198. #define ASIC3_INTR_LED0 (1 << 4)
  199. #define ASIC3_INTR_LED1 (1 << 5)
  200. #define ASIC3_INTR_LED2 (1 << 6)
  201. #define ASIC3_INTR_SPI (1 << 7)
  202. #define ASIC3_INTR_SMBUS (1 << 8)
  203. #define ASIC3_INTR_OWM (1 << 9)
  204. #define ASIC3_INTR_CPS(x) ((x)&0x0f) /* 4 bits, max 14 */
  205. #define ASIC3_INTR_CPS_SET (1 << 4) /* Time base enable */
  206. /* Basic control of the SD ASIC */
  207. #define ASIC3_SDHWCTRL_BASE 0x0E00
  208. #define ASIC3_SDHWCTRL_SDCONF 0x00
  209. #define ASIC3_SDHWCTRL_SUSPEND (1 << 0) /* 1=suspend all SD operations */
  210. #define ASIC3_SDHWCTRL_CLKSEL (1 << 1) /* 1=SDICK, 0=HCLK */
  211. #define ASIC3_SDHWCTRL_PCLR (1 << 2) /* All registers of SDIO cleared */
  212. #define ASIC3_SDHWCTRL_LEVCD (1 << 3) /* SD card detection: 0:low */
  213. /* SD card write protection: 0=high */
  214. #define ASIC3_SDHWCTRL_LEVWP (1 << 4)
  215. #define ASIC3_SDHWCTRL_SDLED (1 << 5) /* SD card LED signal 0=disable */
  216. /* SD card power supply ctrl 1=enable */
  217. #define ASIC3_SDHWCTRL_SDPWR (1 << 6)
  218. #define ASIC3_EXTCF_BASE 0x1100
  219. #define ASIC3_EXTCF_SELECT 0x00
  220. #define ASIC3_EXTCF_RESET 0x04
  221. #define ASIC3_EXTCF_SMOD0 (1 << 0) /* slot number of mode 0 */
  222. #define ASIC3_EXTCF_SMOD1 (1 << 1) /* slot number of mode 1 */
  223. #define ASIC3_EXTCF_SMOD2 (1 << 2) /* slot number of mode 2 */
  224. #define ASIC3_EXTCF_OWM_EN (1 << 4) /* enable onewire module */
  225. #define ASIC3_EXTCF_OWM_SMB (1 << 5) /* OWM bus selection */
  226. #define ASIC3_EXTCF_OWM_RESET (1 << 6) /* ?? used by OWM and CF */
  227. #define ASIC3_EXTCF_CF0_SLEEP_MODE (1 << 7) /* CF0 sleep state */
  228. #define ASIC3_EXTCF_CF1_SLEEP_MODE (1 << 8) /* CF1 sleep state */
  229. #define ASIC3_EXTCF_CF0_PWAIT_EN (1 << 10) /* CF0 PWAIT_n control */
  230. #define ASIC3_EXTCF_CF1_PWAIT_EN (1 << 11) /* CF1 PWAIT_n control */
  231. #define ASIC3_EXTCF_CF0_BUF_EN (1 << 12) /* CF0 buffer control */
  232. #define ASIC3_EXTCF_CF1_BUF_EN (1 << 13) /* CF1 buffer control */
  233. #define ASIC3_EXTCF_SD_MEM_ENABLE (1 << 14)
  234. #define ASIC3_EXTCF_CF_SLEEP (1 << 15) /* CF sleep mode control */
  235. /*********************************************
  236. * The Onewire interface (DS1WM) is handled
  237. * by the ds1wm driver.
  238. *
  239. *********************************************/
  240. #define ASIC3_OWM_BASE 0xC00
  241. /*****************************************************************************
  242. * The SD configuration registers are at a completely different location
  243. * in memory. They are divided into three sets of registers:
  244. *
  245. * SD_CONFIG Core configuration register
  246. * SD_CTRL Control registers for SD operations
  247. * SDIO_CTRL Control registers for SDIO operations
  248. *
  249. *****************************************************************************/
  250. #define ASIC3_SD_CONFIG_BASE 0x0400 /* Assumes 32 bit addressing */
  251. #define ASIC3_SD_CONFIG_SIZE 0x0200 /* Assumes 32 bit addressing */
  252. #define ASIC3_SD_CTRL_BASE 0x1000
  253. #define ASIC3_SDIO_CTRL_BASE 0x1200
  254. #define ASIC3_MAP_SIZE_32BIT 0x2000
  255. #define ASIC3_MAP_SIZE_16BIT 0x1000
  256. /* Functions needed by leds-asic3 */
  257. struct asic3;
  258. extern void asic3_write_register(struct asic3 *asic, unsigned int reg, u32 val);
  259. extern u32 asic3_read_register(struct asic3 *asic, unsigned int reg);
  260. #endif /* __ASIC3_H__ */