irq.h 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757
  1. #ifndef _LINUX_IRQ_H
  2. #define _LINUX_IRQ_H
  3. /*
  4. * Please do not include this file in generic code. There is currently
  5. * no requirement for any architecture to implement anything held
  6. * within this file.
  7. *
  8. * Thanks. --rmk
  9. */
  10. #include <linux/smp.h>
  11. #ifndef CONFIG_S390
  12. #include <linux/linkage.h>
  13. #include <linux/cache.h>
  14. #include <linux/spinlock.h>
  15. #include <linux/cpumask.h>
  16. #include <linux/gfp.h>
  17. #include <linux/irqreturn.h>
  18. #include <linux/irqnr.h>
  19. #include <linux/errno.h>
  20. #include <linux/topology.h>
  21. #include <linux/wait.h>
  22. #include <asm/irq.h>
  23. #include <asm/ptrace.h>
  24. #include <asm/irq_regs.h>
  25. struct seq_file;
  26. struct module;
  27. struct irq_desc;
  28. struct irq_data;
  29. typedef void (*irq_flow_handler_t)(unsigned int irq,
  30. struct irq_desc *desc);
  31. typedef void (*irq_preflow_handler_t)(struct irq_data *data);
  32. /*
  33. * IRQ line status.
  34. *
  35. * Bits 0-7 are the same as the IRQF_* bits in linux/interrupt.h
  36. *
  37. * IRQ_TYPE_NONE - default, unspecified type
  38. * IRQ_TYPE_EDGE_RISING - rising edge triggered
  39. * IRQ_TYPE_EDGE_FALLING - falling edge triggered
  40. * IRQ_TYPE_EDGE_BOTH - rising and falling edge triggered
  41. * IRQ_TYPE_LEVEL_HIGH - high level triggered
  42. * IRQ_TYPE_LEVEL_LOW - low level triggered
  43. * IRQ_TYPE_LEVEL_MASK - Mask to filter out the level bits
  44. * IRQ_TYPE_SENSE_MASK - Mask for all the above bits
  45. * IRQ_TYPE_DEFAULT - For use by some PICs to ask irq_set_type
  46. * to setup the HW to a sane default (used
  47. * by irqdomain map() callbacks to synchronize
  48. * the HW state and SW flags for a newly
  49. * allocated descriptor).
  50. *
  51. * IRQ_TYPE_PROBE - Special flag for probing in progress
  52. *
  53. * Bits which can be modified via irq_set/clear/modify_status_flags()
  54. * IRQ_LEVEL - Interrupt is level type. Will be also
  55. * updated in the code when the above trigger
  56. * bits are modified via irq_set_irq_type()
  57. * IRQ_PER_CPU - Mark an interrupt PER_CPU. Will protect
  58. * it from affinity setting
  59. * IRQ_NOPROBE - Interrupt cannot be probed by autoprobing
  60. * IRQ_NOREQUEST - Interrupt cannot be requested via
  61. * request_irq()
  62. * IRQ_NOTHREAD - Interrupt cannot be threaded
  63. * IRQ_NOAUTOEN - Interrupt is not automatically enabled in
  64. * request/setup_irq()
  65. * IRQ_NO_BALANCING - Interrupt cannot be balanced (affinity set)
  66. * IRQ_MOVE_PCNTXT - Interrupt can be migrated from process context
  67. * IRQ_NESTED_TRHEAD - Interrupt nests into another thread
  68. * IRQ_PER_CPU_DEVID - Dev_id is a per-cpu variable
  69. */
  70. enum {
  71. IRQ_TYPE_NONE = 0x00000000,
  72. IRQ_TYPE_EDGE_RISING = 0x00000001,
  73. IRQ_TYPE_EDGE_FALLING = 0x00000002,
  74. IRQ_TYPE_EDGE_BOTH = (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING),
  75. IRQ_TYPE_LEVEL_HIGH = 0x00000004,
  76. IRQ_TYPE_LEVEL_LOW = 0x00000008,
  77. IRQ_TYPE_LEVEL_MASK = (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH),
  78. IRQ_TYPE_SENSE_MASK = 0x0000000f,
  79. IRQ_TYPE_DEFAULT = IRQ_TYPE_SENSE_MASK,
  80. IRQ_TYPE_PROBE = 0x00000010,
  81. IRQ_LEVEL = (1 << 8),
  82. IRQ_PER_CPU = (1 << 9),
  83. IRQ_NOPROBE = (1 << 10),
  84. IRQ_NOREQUEST = (1 << 11),
  85. IRQ_NOAUTOEN = (1 << 12),
  86. IRQ_NO_BALANCING = (1 << 13),
  87. IRQ_MOVE_PCNTXT = (1 << 14),
  88. IRQ_NESTED_THREAD = (1 << 15),
  89. IRQ_NOTHREAD = (1 << 16),
  90. IRQ_PER_CPU_DEVID = (1 << 17),
  91. };
  92. #define IRQF_MODIFY_MASK \
  93. (IRQ_TYPE_SENSE_MASK | IRQ_NOPROBE | IRQ_NOREQUEST | \
  94. IRQ_NOAUTOEN | IRQ_MOVE_PCNTXT | IRQ_LEVEL | IRQ_NO_BALANCING | \
  95. IRQ_PER_CPU | IRQ_NESTED_THREAD | IRQ_NOTHREAD | IRQ_PER_CPU_DEVID)
  96. #define IRQ_NO_BALANCING_MASK (IRQ_PER_CPU | IRQ_NO_BALANCING)
  97. /*
  98. * Return value for chip->irq_set_affinity()
  99. *
  100. * IRQ_SET_MASK_OK - OK, core updates irq_data.affinity
  101. * IRQ_SET_MASK_NOCPY - OK, chip did update irq_data.affinity
  102. */
  103. enum {
  104. IRQ_SET_MASK_OK = 0,
  105. IRQ_SET_MASK_OK_NOCOPY,
  106. };
  107. struct msi_desc;
  108. struct irq_domain;
  109. /**
  110. * struct irq_data - per irq and irq chip data passed down to chip functions
  111. * @irq: interrupt number
  112. * @hwirq: hardware interrupt number, local to the interrupt domain
  113. * @node: node index useful for balancing
  114. * @state_use_accessors: status information for irq chip functions.
  115. * Use accessor functions to deal with it
  116. * @chip: low level interrupt hardware access
  117. * @domain: Interrupt translation domain; responsible for mapping
  118. * between hwirq number and linux irq number.
  119. * @handler_data: per-IRQ data for the irq_chip methods
  120. * @chip_data: platform-specific per-chip private data for the chip
  121. * methods, to allow shared chip implementations
  122. * @msi_desc: MSI descriptor
  123. * @affinity: IRQ affinity on SMP
  124. *
  125. * The fields here need to overlay the ones in irq_desc until we
  126. * cleaned up the direct references and switched everything over to
  127. * irq_data.
  128. */
  129. struct irq_data {
  130. unsigned int irq;
  131. unsigned long hwirq;
  132. unsigned int node;
  133. unsigned int state_use_accessors;
  134. struct irq_chip *chip;
  135. struct irq_domain *domain;
  136. void *handler_data;
  137. void *chip_data;
  138. struct msi_desc *msi_desc;
  139. #ifdef CONFIG_SMP
  140. cpumask_var_t affinity;
  141. #endif
  142. };
  143. /*
  144. * Bit masks for irq_data.state
  145. *
  146. * IRQD_TRIGGER_MASK - Mask for the trigger type bits
  147. * IRQD_SETAFFINITY_PENDING - Affinity setting is pending
  148. * IRQD_NO_BALANCING - Balancing disabled for this IRQ
  149. * IRQD_PER_CPU - Interrupt is per cpu
  150. * IRQD_AFFINITY_SET - Interrupt affinity was set
  151. * IRQD_LEVEL - Interrupt is level triggered
  152. * IRQD_WAKEUP_STATE - Interrupt is configured for wakeup
  153. * from suspend
  154. * IRDQ_MOVE_PCNTXT - Interrupt can be moved in process
  155. * context
  156. * IRQD_IRQ_DISABLED - Disabled state of the interrupt
  157. * IRQD_IRQ_MASKED - Masked state of the interrupt
  158. * IRQD_IRQ_INPROGRESS - In progress state of the interrupt
  159. */
  160. enum {
  161. IRQD_TRIGGER_MASK = 0xf,
  162. IRQD_SETAFFINITY_PENDING = (1 << 8),
  163. IRQD_NO_BALANCING = (1 << 10),
  164. IRQD_PER_CPU = (1 << 11),
  165. IRQD_AFFINITY_SET = (1 << 12),
  166. IRQD_LEVEL = (1 << 13),
  167. IRQD_WAKEUP_STATE = (1 << 14),
  168. IRQD_MOVE_PCNTXT = (1 << 15),
  169. IRQD_IRQ_DISABLED = (1 << 16),
  170. IRQD_IRQ_MASKED = (1 << 17),
  171. IRQD_IRQ_INPROGRESS = (1 << 18),
  172. };
  173. static inline bool irqd_is_setaffinity_pending(struct irq_data *d)
  174. {
  175. return d->state_use_accessors & IRQD_SETAFFINITY_PENDING;
  176. }
  177. static inline bool irqd_is_per_cpu(struct irq_data *d)
  178. {
  179. return d->state_use_accessors & IRQD_PER_CPU;
  180. }
  181. static inline bool irqd_can_balance(struct irq_data *d)
  182. {
  183. return !(d->state_use_accessors & (IRQD_PER_CPU | IRQD_NO_BALANCING));
  184. }
  185. static inline bool irqd_affinity_was_set(struct irq_data *d)
  186. {
  187. return d->state_use_accessors & IRQD_AFFINITY_SET;
  188. }
  189. static inline void irqd_mark_affinity_was_set(struct irq_data *d)
  190. {
  191. d->state_use_accessors |= IRQD_AFFINITY_SET;
  192. }
  193. static inline u32 irqd_get_trigger_type(struct irq_data *d)
  194. {
  195. return d->state_use_accessors & IRQD_TRIGGER_MASK;
  196. }
  197. /*
  198. * Must only be called inside irq_chip.irq_set_type() functions.
  199. */
  200. static inline void irqd_set_trigger_type(struct irq_data *d, u32 type)
  201. {
  202. d->state_use_accessors &= ~IRQD_TRIGGER_MASK;
  203. d->state_use_accessors |= type & IRQD_TRIGGER_MASK;
  204. }
  205. static inline bool irqd_is_level_type(struct irq_data *d)
  206. {
  207. return d->state_use_accessors & IRQD_LEVEL;
  208. }
  209. static inline bool irqd_is_wakeup_set(struct irq_data *d)
  210. {
  211. return d->state_use_accessors & IRQD_WAKEUP_STATE;
  212. }
  213. static inline bool irqd_can_move_in_process_context(struct irq_data *d)
  214. {
  215. return d->state_use_accessors & IRQD_MOVE_PCNTXT;
  216. }
  217. static inline bool irqd_irq_disabled(struct irq_data *d)
  218. {
  219. return d->state_use_accessors & IRQD_IRQ_DISABLED;
  220. }
  221. static inline bool irqd_irq_masked(struct irq_data *d)
  222. {
  223. return d->state_use_accessors & IRQD_IRQ_MASKED;
  224. }
  225. static inline bool irqd_irq_inprogress(struct irq_data *d)
  226. {
  227. return d->state_use_accessors & IRQD_IRQ_INPROGRESS;
  228. }
  229. /*
  230. * Functions for chained handlers which can be enabled/disabled by the
  231. * standard disable_irq/enable_irq calls. Must be called with
  232. * irq_desc->lock held.
  233. */
  234. static inline void irqd_set_chained_irq_inprogress(struct irq_data *d)
  235. {
  236. d->state_use_accessors |= IRQD_IRQ_INPROGRESS;
  237. }
  238. static inline void irqd_clr_chained_irq_inprogress(struct irq_data *d)
  239. {
  240. d->state_use_accessors &= ~IRQD_IRQ_INPROGRESS;
  241. }
  242. static inline irq_hw_number_t irqd_to_hwirq(struct irq_data *d)
  243. {
  244. return d->hwirq;
  245. }
  246. /**
  247. * struct irq_chip - hardware interrupt chip descriptor
  248. *
  249. * @name: name for /proc/interrupts
  250. * @irq_startup: start up the interrupt (defaults to ->enable if NULL)
  251. * @irq_shutdown: shut down the interrupt (defaults to ->disable if NULL)
  252. * @irq_enable: enable the interrupt (defaults to chip->unmask if NULL)
  253. * @irq_disable: disable the interrupt
  254. * @irq_ack: start of a new interrupt
  255. * @irq_mask: mask an interrupt source
  256. * @irq_mask_ack: ack and mask an interrupt source
  257. * @irq_unmask: unmask an interrupt source
  258. * @irq_eoi: end of interrupt
  259. * @irq_set_affinity: set the CPU affinity on SMP machines
  260. * @irq_retrigger: resend an IRQ to the CPU
  261. * @irq_set_type: set the flow type (IRQ_TYPE_LEVEL/etc.) of an IRQ
  262. * @irq_set_wake: enable/disable power-management wake-on of an IRQ
  263. * @irq_read_line: return the current value on the irq line
  264. * @irq_bus_lock: function to lock access to slow bus (i2c) chips
  265. * @irq_bus_sync_unlock:function to sync and unlock slow bus (i2c) chips
  266. * @irq_cpu_online: configure an interrupt source for a secondary CPU
  267. * @irq_cpu_offline: un-configure an interrupt source for a secondary CPU
  268. * @irq_suspend: function called from core code on suspend once per chip
  269. * @irq_resume: function called from core code on resume once per chip
  270. * @irq_pm_shutdown: function called from core code on shutdown once per chip
  271. * @irq_print_chip: optional to print special chip info in show_interrupts
  272. * @flags: chip specific flags
  273. *
  274. * @release: release function solely used by UML
  275. */
  276. struct irq_chip {
  277. const char *name;
  278. unsigned int (*irq_startup)(struct irq_data *data);
  279. void (*irq_shutdown)(struct irq_data *data);
  280. void (*irq_enable)(struct irq_data *data);
  281. void (*irq_disable)(struct irq_data *data);
  282. void (*irq_ack)(struct irq_data *data);
  283. void (*irq_mask)(struct irq_data *data);
  284. void (*irq_mask_ack)(struct irq_data *data);
  285. void (*irq_unmask)(struct irq_data *data);
  286. void (*irq_eoi)(struct irq_data *data);
  287. int (*irq_set_affinity)(struct irq_data *data, const struct cpumask *dest, bool force);
  288. int (*irq_retrigger)(struct irq_data *data);
  289. int (*irq_set_type)(struct irq_data *data, unsigned int flow_type);
  290. int (*irq_read_line)(struct irq_data *data);
  291. int (*irq_set_wake)(struct irq_data *data, unsigned int on);
  292. void (*irq_bus_lock)(struct irq_data *data);
  293. void (*irq_bus_sync_unlock)(struct irq_data *data);
  294. void (*irq_cpu_online)(struct irq_data *data);
  295. void (*irq_cpu_offline)(struct irq_data *data);
  296. void (*irq_suspend)(struct irq_data *data);
  297. void (*irq_resume)(struct irq_data *data);
  298. void (*irq_pm_shutdown)(struct irq_data *data);
  299. void (*irq_print_chip)(struct irq_data *data, struct seq_file *p);
  300. unsigned long flags;
  301. /* Currently used only by UML, might disappear one day.*/
  302. #ifdef CONFIG_IRQ_RELEASE_METHOD
  303. void (*release)(unsigned int irq, void *dev_id);
  304. #endif
  305. };
  306. /*
  307. * irq_chip specific flags
  308. *
  309. * IRQCHIP_SET_TYPE_MASKED: Mask before calling chip.irq_set_type()
  310. * IRQCHIP_EOI_IF_HANDLED: Only issue irq_eoi() when irq was handled
  311. * IRQCHIP_MASK_ON_SUSPEND: Mask non wake irqs in the suspend path
  312. * IRQCHIP_ONOFFLINE_ENABLED: Only call irq_on/off_line callbacks
  313. * when irq enabled
  314. * IRQCHIP_SKIP_SET_WAKE: Skip chip.irq_set_wake(), for this irq chip
  315. */
  316. enum {
  317. IRQCHIP_SET_TYPE_MASKED = (1 << 0),
  318. IRQCHIP_EOI_IF_HANDLED = (1 << 1),
  319. IRQCHIP_MASK_ON_SUSPEND = (1 << 2),
  320. IRQCHIP_ONOFFLINE_ENABLED = (1 << 3),
  321. IRQCHIP_SKIP_SET_WAKE = (1 << 4),
  322. };
  323. /* This include will go away once we isolated irq_desc usage to core code */
  324. #include <linux/irqdesc.h>
  325. /*
  326. * Pick up the arch-dependent methods:
  327. */
  328. #include <asm/hw_irq.h>
  329. #ifndef NR_IRQS_LEGACY
  330. # define NR_IRQS_LEGACY 0
  331. #endif
  332. #ifndef ARCH_IRQ_INIT_FLAGS
  333. # define ARCH_IRQ_INIT_FLAGS 0
  334. #endif
  335. #define IRQ_DEFAULT_INIT_FLAGS ARCH_IRQ_INIT_FLAGS
  336. struct irqaction;
  337. extern int setup_irq(unsigned int irq, struct irqaction *new);
  338. extern void remove_irq(unsigned int irq, struct irqaction *act);
  339. extern int setup_percpu_irq(unsigned int irq, struct irqaction *new);
  340. extern void remove_percpu_irq(unsigned int irq, struct irqaction *act);
  341. extern void irq_cpu_online(void);
  342. extern void irq_cpu_offline(void);
  343. extern int __irq_set_affinity_locked(struct irq_data *data, const struct cpumask *cpumask);
  344. #ifdef CONFIG_GENERIC_HARDIRQS
  345. #if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_PENDING_IRQ)
  346. void irq_move_irq(struct irq_data *data);
  347. void irq_move_masked_irq(struct irq_data *data);
  348. #else
  349. static inline void irq_move_irq(struct irq_data *data) { }
  350. static inline void irq_move_masked_irq(struct irq_data *data) { }
  351. #endif
  352. extern int no_irq_affinity;
  353. /*
  354. * Built-in IRQ handlers for various IRQ types,
  355. * callable via desc->handle_irq()
  356. */
  357. extern void handle_level_irq(unsigned int irq, struct irq_desc *desc);
  358. extern void handle_fasteoi_irq(unsigned int irq, struct irq_desc *desc);
  359. extern void handle_edge_irq(unsigned int irq, struct irq_desc *desc);
  360. extern void handle_edge_eoi_irq(unsigned int irq, struct irq_desc *desc);
  361. extern void handle_simple_irq(unsigned int irq, struct irq_desc *desc);
  362. extern void handle_percpu_irq(unsigned int irq, struct irq_desc *desc);
  363. extern void handle_percpu_devid_irq(unsigned int irq, struct irq_desc *desc);
  364. extern void handle_bad_irq(unsigned int irq, struct irq_desc *desc);
  365. extern void handle_nested_irq(unsigned int irq);
  366. /* Handling of unhandled and spurious interrupts: */
  367. extern void note_interrupt(unsigned int irq, struct irq_desc *desc,
  368. irqreturn_t action_ret);
  369. /* Resending of interrupts :*/
  370. void check_irq_resend(struct irq_desc *desc, unsigned int irq);
  371. /* Enable/disable irq debugging output: */
  372. extern int noirqdebug_setup(char *str);
  373. /* Checks whether the interrupt can be requested by request_irq(): */
  374. extern int can_request_irq(unsigned int irq, unsigned long irqflags);
  375. /* Dummy irq-chip implementations: */
  376. extern struct irq_chip no_irq_chip;
  377. extern struct irq_chip dummy_irq_chip;
  378. extern void
  379. irq_set_chip_and_handler_name(unsigned int irq, struct irq_chip *chip,
  380. irq_flow_handler_t handle, const char *name);
  381. static inline void irq_set_chip_and_handler(unsigned int irq, struct irq_chip *chip,
  382. irq_flow_handler_t handle)
  383. {
  384. irq_set_chip_and_handler_name(irq, chip, handle, NULL);
  385. }
  386. extern int irq_set_percpu_devid(unsigned int irq);
  387. extern void
  388. __irq_set_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained,
  389. const char *name);
  390. static inline void
  391. irq_set_handler(unsigned int irq, irq_flow_handler_t handle)
  392. {
  393. __irq_set_handler(irq, handle, 0, NULL);
  394. }
  395. /*
  396. * Set a highlevel chained flow handler for a given IRQ.
  397. * (a chained handler is automatically enabled and set to
  398. * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
  399. */
  400. static inline void
  401. irq_set_chained_handler(unsigned int irq, irq_flow_handler_t handle)
  402. {
  403. __irq_set_handler(irq, handle, 1, NULL);
  404. }
  405. void irq_modify_status(unsigned int irq, unsigned long clr, unsigned long set);
  406. static inline void irq_set_status_flags(unsigned int irq, unsigned long set)
  407. {
  408. irq_modify_status(irq, 0, set);
  409. }
  410. static inline void irq_clear_status_flags(unsigned int irq, unsigned long clr)
  411. {
  412. irq_modify_status(irq, clr, 0);
  413. }
  414. static inline void irq_set_noprobe(unsigned int irq)
  415. {
  416. irq_modify_status(irq, 0, IRQ_NOPROBE);
  417. }
  418. static inline void irq_set_probe(unsigned int irq)
  419. {
  420. irq_modify_status(irq, IRQ_NOPROBE, 0);
  421. }
  422. static inline void irq_set_nothread(unsigned int irq)
  423. {
  424. irq_modify_status(irq, 0, IRQ_NOTHREAD);
  425. }
  426. static inline void irq_set_thread(unsigned int irq)
  427. {
  428. irq_modify_status(irq, IRQ_NOTHREAD, 0);
  429. }
  430. static inline void irq_set_nested_thread(unsigned int irq, bool nest)
  431. {
  432. if (nest)
  433. irq_set_status_flags(irq, IRQ_NESTED_THREAD);
  434. else
  435. irq_clear_status_flags(irq, IRQ_NESTED_THREAD);
  436. }
  437. static inline void irq_set_percpu_devid_flags(unsigned int irq)
  438. {
  439. irq_set_status_flags(irq,
  440. IRQ_NOAUTOEN | IRQ_PER_CPU | IRQ_NOTHREAD |
  441. IRQ_NOPROBE | IRQ_PER_CPU_DEVID);
  442. }
  443. /* Handle dynamic irq creation and destruction */
  444. extern unsigned int create_irq_nr(unsigned int irq_want, int node);
  445. extern int create_irq(void);
  446. extern void destroy_irq(unsigned int irq);
  447. /*
  448. * Dynamic irq helper functions. Obsolete. Use irq_alloc_desc* and
  449. * irq_free_desc instead.
  450. */
  451. extern void dynamic_irq_cleanup(unsigned int irq);
  452. static inline void dynamic_irq_init(unsigned int irq)
  453. {
  454. dynamic_irq_cleanup(irq);
  455. }
  456. /* Set/get chip/data for an IRQ: */
  457. extern int irq_set_chip(unsigned int irq, struct irq_chip *chip);
  458. extern int irq_set_handler_data(unsigned int irq, void *data);
  459. extern int irq_set_chip_data(unsigned int irq, void *data);
  460. extern int irq_set_irq_type(unsigned int irq, unsigned int type);
  461. extern int irq_set_msi_desc(unsigned int irq, struct msi_desc *entry);
  462. extern struct irq_data *irq_get_irq_data(unsigned int irq);
  463. static inline struct irq_chip *irq_get_chip(unsigned int irq)
  464. {
  465. struct irq_data *d = irq_get_irq_data(irq);
  466. return d ? d->chip : NULL;
  467. }
  468. static inline struct irq_chip *irq_data_get_irq_chip(struct irq_data *d)
  469. {
  470. return d->chip;
  471. }
  472. static inline void *irq_get_chip_data(unsigned int irq)
  473. {
  474. struct irq_data *d = irq_get_irq_data(irq);
  475. return d ? d->chip_data : NULL;
  476. }
  477. static inline void *irq_data_get_irq_chip_data(struct irq_data *d)
  478. {
  479. return d->chip_data;
  480. }
  481. static inline void *irq_get_handler_data(unsigned int irq)
  482. {
  483. struct irq_data *d = irq_get_irq_data(irq);
  484. return d ? d->handler_data : NULL;
  485. }
  486. static inline void *irq_data_get_irq_handler_data(struct irq_data *d)
  487. {
  488. return d->handler_data;
  489. }
  490. static inline struct msi_desc *irq_get_msi_desc(unsigned int irq)
  491. {
  492. struct irq_data *d = irq_get_irq_data(irq);
  493. return d ? d->msi_desc : NULL;
  494. }
  495. static inline struct msi_desc *irq_data_get_msi(struct irq_data *d)
  496. {
  497. return d->msi_desc;
  498. }
  499. int __irq_alloc_descs(int irq, unsigned int from, unsigned int cnt, int node,
  500. struct module *owner);
  501. /* use macros to avoid needing export.h for THIS_MODULE */
  502. #define irq_alloc_descs(irq, from, cnt, node) \
  503. __irq_alloc_descs(irq, from, cnt, node, THIS_MODULE)
  504. #define irq_alloc_desc(node) \
  505. irq_alloc_descs(-1, 0, 1, node)
  506. #define irq_alloc_desc_at(at, node) \
  507. irq_alloc_descs(at, at, 1, node)
  508. #define irq_alloc_desc_from(from, node) \
  509. irq_alloc_descs(-1, from, 1, node)
  510. void irq_free_descs(unsigned int irq, unsigned int cnt);
  511. int irq_reserve_irqs(unsigned int from, unsigned int cnt);
  512. static inline void irq_free_desc(unsigned int irq)
  513. {
  514. irq_free_descs(irq, 1);
  515. }
  516. static inline int irq_reserve_irq(unsigned int irq)
  517. {
  518. return irq_reserve_irqs(irq, 1);
  519. }
  520. #ifndef irq_reg_writel
  521. # define irq_reg_writel(val, addr) writel(val, addr)
  522. #endif
  523. #ifndef irq_reg_readl
  524. # define irq_reg_readl(addr) readl(addr)
  525. #endif
  526. /**
  527. * struct irq_chip_regs - register offsets for struct irq_gci
  528. * @enable: Enable register offset to reg_base
  529. * @disable: Disable register offset to reg_base
  530. * @mask: Mask register offset to reg_base
  531. * @ack: Ack register offset to reg_base
  532. * @eoi: Eoi register offset to reg_base
  533. * @type: Type configuration register offset to reg_base
  534. * @polarity: Polarity configuration register offset to reg_base
  535. */
  536. struct irq_chip_regs {
  537. unsigned long enable;
  538. unsigned long disable;
  539. unsigned long mask;
  540. unsigned long ack;
  541. unsigned long eoi;
  542. unsigned long type;
  543. unsigned long polarity;
  544. };
  545. /**
  546. * struct irq_chip_type - Generic interrupt chip instance for a flow type
  547. * @chip: The real interrupt chip which provides the callbacks
  548. * @regs: Register offsets for this chip
  549. * @handler: Flow handler associated with this chip
  550. * @type: Chip can handle these flow types
  551. *
  552. * A irq_generic_chip can have several instances of irq_chip_type when
  553. * it requires different functions and register offsets for different
  554. * flow types.
  555. */
  556. struct irq_chip_type {
  557. struct irq_chip chip;
  558. struct irq_chip_regs regs;
  559. irq_flow_handler_t handler;
  560. u32 type;
  561. };
  562. /**
  563. * struct irq_chip_generic - Generic irq chip data structure
  564. * @lock: Lock to protect register and cache data access
  565. * @reg_base: Register base address (virtual)
  566. * @irq_base: Interrupt base nr for this chip
  567. * @irq_cnt: Number of interrupts handled by this chip
  568. * @mask_cache: Cached mask register
  569. * @type_cache: Cached type register
  570. * @polarity_cache: Cached polarity register
  571. * @wake_enabled: Interrupt can wakeup from suspend
  572. * @wake_active: Interrupt is marked as an wakeup from suspend source
  573. * @num_ct: Number of available irq_chip_type instances (usually 1)
  574. * @private: Private data for non generic chip callbacks
  575. * @list: List head for keeping track of instances
  576. * @chip_types: Array of interrupt irq_chip_types
  577. *
  578. * Note, that irq_chip_generic can have multiple irq_chip_type
  579. * implementations which can be associated to a particular irq line of
  580. * an irq_chip_generic instance. That allows to share and protect
  581. * state in an irq_chip_generic instance when we need to implement
  582. * different flow mechanisms (level/edge) for it.
  583. */
  584. struct irq_chip_generic {
  585. raw_spinlock_t lock;
  586. void __iomem *reg_base;
  587. unsigned int irq_base;
  588. unsigned int irq_cnt;
  589. u32 mask_cache;
  590. u32 type_cache;
  591. u32 polarity_cache;
  592. u32 wake_enabled;
  593. u32 wake_active;
  594. unsigned int num_ct;
  595. void *private;
  596. struct list_head list;
  597. struct irq_chip_type chip_types[0];
  598. };
  599. /**
  600. * enum irq_gc_flags - Initialization flags for generic irq chips
  601. * @IRQ_GC_INIT_MASK_CACHE: Initialize the mask_cache by reading mask reg
  602. * @IRQ_GC_INIT_NESTED_LOCK: Set the lock class of the irqs to nested for
  603. * irq chips which need to call irq_set_wake() on
  604. * the parent irq. Usually GPIO implementations
  605. */
  606. enum irq_gc_flags {
  607. IRQ_GC_INIT_MASK_CACHE = 1 << 0,
  608. IRQ_GC_INIT_NESTED_LOCK = 1 << 1,
  609. };
  610. /* Generic chip callback functions */
  611. void irq_gc_noop(struct irq_data *d);
  612. void irq_gc_mask_disable_reg(struct irq_data *d);
  613. void irq_gc_mask_set_bit(struct irq_data *d);
  614. void irq_gc_mask_clr_bit(struct irq_data *d);
  615. void irq_gc_unmask_enable_reg(struct irq_data *d);
  616. void irq_gc_ack_set_bit(struct irq_data *d);
  617. void irq_gc_ack_clr_bit(struct irq_data *d);
  618. void irq_gc_mask_disable_reg_and_ack(struct irq_data *d);
  619. void irq_gc_eoi(struct irq_data *d);
  620. int irq_gc_set_wake(struct irq_data *d, unsigned int on);
  621. /* Setup functions for irq_chip_generic */
  622. struct irq_chip_generic *
  623. irq_alloc_generic_chip(const char *name, int nr_ct, unsigned int irq_base,
  624. void __iomem *reg_base, irq_flow_handler_t handler);
  625. void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
  626. enum irq_gc_flags flags, unsigned int clr,
  627. unsigned int set);
  628. int irq_setup_alt_chip(struct irq_data *d, unsigned int type);
  629. void irq_remove_generic_chip(struct irq_chip_generic *gc, u32 msk,
  630. unsigned int clr, unsigned int set);
  631. static inline struct irq_chip_type *irq_data_get_chip_type(struct irq_data *d)
  632. {
  633. return container_of(d->chip, struct irq_chip_type, chip);
  634. }
  635. #define IRQ_MSK(n) (u32)((n) < 32 ? ((1 << (n)) - 1) : UINT_MAX)
  636. #ifdef CONFIG_SMP
  637. static inline void irq_gc_lock(struct irq_chip_generic *gc)
  638. {
  639. raw_spin_lock(&gc->lock);
  640. }
  641. static inline void irq_gc_unlock(struct irq_chip_generic *gc)
  642. {
  643. raw_spin_unlock(&gc->lock);
  644. }
  645. #else
  646. static inline void irq_gc_lock(struct irq_chip_generic *gc) { }
  647. static inline void irq_gc_unlock(struct irq_chip_generic *gc) { }
  648. #endif
  649. #endif /* CONFIG_GENERIC_HARDIRQS */
  650. #endif /* !CONFIG_S390 */
  651. #endif /* _LINUX_IRQ_H */