main.c 33 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472
  1. /*
  2. * Sonics Silicon Backplane
  3. * Subsystem core
  4. *
  5. * Copyright 2005, Broadcom Corporation
  6. * Copyright 2006, 2007, Michael Buesch <m@bues.ch>
  7. *
  8. * Licensed under the GNU/GPL. See COPYING for details.
  9. */
  10. #include "ssb_private.h"
  11. #include <linux/delay.h>
  12. #include <linux/io.h>
  13. #include <linux/module.h>
  14. #include <linux/ssb/ssb.h>
  15. #include <linux/ssb/ssb_regs.h>
  16. #include <linux/ssb/ssb_driver_gige.h>
  17. #include <linux/dma-mapping.h>
  18. #include <linux/pci.h>
  19. #include <linux/mmc/sdio_func.h>
  20. #include <linux/slab.h>
  21. #include <pcmcia/cistpl.h>
  22. #include <pcmcia/ds.h>
  23. MODULE_DESCRIPTION("Sonics Silicon Backplane driver");
  24. MODULE_LICENSE("GPL");
  25. /* Temporary list of yet-to-be-attached buses */
  26. static LIST_HEAD(attach_queue);
  27. /* List if running buses */
  28. static LIST_HEAD(buses);
  29. /* Software ID counter */
  30. static unsigned int next_busnumber;
  31. /* buses_mutes locks the two buslists and the next_busnumber.
  32. * Don't lock this directly, but use ssb_buses_[un]lock() below. */
  33. static DEFINE_MUTEX(buses_mutex);
  34. /* There are differences in the codeflow, if the bus is
  35. * initialized from early boot, as various needed services
  36. * are not available early. This is a mechanism to delay
  37. * these initializations to after early boot has finished.
  38. * It's also used to avoid mutex locking, as that's not
  39. * available and needed early. */
  40. static bool ssb_is_early_boot = 1;
  41. static void ssb_buses_lock(void);
  42. static void ssb_buses_unlock(void);
  43. #ifdef CONFIG_SSB_PCIHOST
  44. struct ssb_bus *ssb_pci_dev_to_bus(struct pci_dev *pdev)
  45. {
  46. struct ssb_bus *bus;
  47. ssb_buses_lock();
  48. list_for_each_entry(bus, &buses, list) {
  49. if (bus->bustype == SSB_BUSTYPE_PCI &&
  50. bus->host_pci == pdev)
  51. goto found;
  52. }
  53. bus = NULL;
  54. found:
  55. ssb_buses_unlock();
  56. return bus;
  57. }
  58. #endif /* CONFIG_SSB_PCIHOST */
  59. #ifdef CONFIG_SSB_PCMCIAHOST
  60. struct ssb_bus *ssb_pcmcia_dev_to_bus(struct pcmcia_device *pdev)
  61. {
  62. struct ssb_bus *bus;
  63. ssb_buses_lock();
  64. list_for_each_entry(bus, &buses, list) {
  65. if (bus->bustype == SSB_BUSTYPE_PCMCIA &&
  66. bus->host_pcmcia == pdev)
  67. goto found;
  68. }
  69. bus = NULL;
  70. found:
  71. ssb_buses_unlock();
  72. return bus;
  73. }
  74. #endif /* CONFIG_SSB_PCMCIAHOST */
  75. #ifdef CONFIG_SSB_SDIOHOST
  76. struct ssb_bus *ssb_sdio_func_to_bus(struct sdio_func *func)
  77. {
  78. struct ssb_bus *bus;
  79. ssb_buses_lock();
  80. list_for_each_entry(bus, &buses, list) {
  81. if (bus->bustype == SSB_BUSTYPE_SDIO &&
  82. bus->host_sdio == func)
  83. goto found;
  84. }
  85. bus = NULL;
  86. found:
  87. ssb_buses_unlock();
  88. return bus;
  89. }
  90. #endif /* CONFIG_SSB_SDIOHOST */
  91. int ssb_for_each_bus_call(unsigned long data,
  92. int (*func)(struct ssb_bus *bus, unsigned long data))
  93. {
  94. struct ssb_bus *bus;
  95. int res;
  96. ssb_buses_lock();
  97. list_for_each_entry(bus, &buses, list) {
  98. res = func(bus, data);
  99. if (res >= 0) {
  100. ssb_buses_unlock();
  101. return res;
  102. }
  103. }
  104. ssb_buses_unlock();
  105. return -ENODEV;
  106. }
  107. static struct ssb_device *ssb_device_get(struct ssb_device *dev)
  108. {
  109. if (dev)
  110. get_device(dev->dev);
  111. return dev;
  112. }
  113. static void ssb_device_put(struct ssb_device *dev)
  114. {
  115. if (dev)
  116. put_device(dev->dev);
  117. }
  118. static int ssb_device_resume(struct device *dev)
  119. {
  120. struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
  121. struct ssb_driver *ssb_drv;
  122. int err = 0;
  123. if (dev->driver) {
  124. ssb_drv = drv_to_ssb_drv(dev->driver);
  125. if (ssb_drv && ssb_drv->resume)
  126. err = ssb_drv->resume(ssb_dev);
  127. if (err)
  128. goto out;
  129. }
  130. out:
  131. return err;
  132. }
  133. static int ssb_device_suspend(struct device *dev, pm_message_t state)
  134. {
  135. struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
  136. struct ssb_driver *ssb_drv;
  137. int err = 0;
  138. if (dev->driver) {
  139. ssb_drv = drv_to_ssb_drv(dev->driver);
  140. if (ssb_drv && ssb_drv->suspend)
  141. err = ssb_drv->suspend(ssb_dev, state);
  142. if (err)
  143. goto out;
  144. }
  145. out:
  146. return err;
  147. }
  148. int ssb_bus_resume(struct ssb_bus *bus)
  149. {
  150. int err;
  151. /* Reset HW state information in memory, so that HW is
  152. * completely reinitialized. */
  153. bus->mapped_device = NULL;
  154. #ifdef CONFIG_SSB_DRIVER_PCICORE
  155. bus->pcicore.setup_done = 0;
  156. #endif
  157. err = ssb_bus_powerup(bus, 0);
  158. if (err)
  159. return err;
  160. err = ssb_pcmcia_hardware_setup(bus);
  161. if (err) {
  162. ssb_bus_may_powerdown(bus);
  163. return err;
  164. }
  165. ssb_chipco_resume(&bus->chipco);
  166. ssb_bus_may_powerdown(bus);
  167. return 0;
  168. }
  169. EXPORT_SYMBOL(ssb_bus_resume);
  170. int ssb_bus_suspend(struct ssb_bus *bus)
  171. {
  172. ssb_chipco_suspend(&bus->chipco);
  173. ssb_pci_xtal(bus, SSB_GPIO_XTAL | SSB_GPIO_PLL, 0);
  174. return 0;
  175. }
  176. EXPORT_SYMBOL(ssb_bus_suspend);
  177. #ifdef CONFIG_SSB_SPROM
  178. /** ssb_devices_freeze - Freeze all devices on the bus.
  179. *
  180. * After freezing no device driver will be handling a device
  181. * on this bus anymore. ssb_devices_thaw() must be called after
  182. * a successful freeze to reactivate the devices.
  183. *
  184. * @bus: The bus.
  185. * @ctx: Context structure. Pass this to ssb_devices_thaw().
  186. */
  187. int ssb_devices_freeze(struct ssb_bus *bus, struct ssb_freeze_context *ctx)
  188. {
  189. struct ssb_device *sdev;
  190. struct ssb_driver *sdrv;
  191. unsigned int i;
  192. memset(ctx, 0, sizeof(*ctx));
  193. ctx->bus = bus;
  194. SSB_WARN_ON(bus->nr_devices > ARRAY_SIZE(ctx->device_frozen));
  195. for (i = 0; i < bus->nr_devices; i++) {
  196. sdev = ssb_device_get(&bus->devices[i]);
  197. if (!sdev->dev || !sdev->dev->driver ||
  198. !device_is_registered(sdev->dev)) {
  199. ssb_device_put(sdev);
  200. continue;
  201. }
  202. sdrv = drv_to_ssb_drv(sdev->dev->driver);
  203. if (SSB_WARN_ON(!sdrv->remove))
  204. continue;
  205. sdrv->remove(sdev);
  206. ctx->device_frozen[i] = 1;
  207. }
  208. return 0;
  209. }
  210. /** ssb_devices_thaw - Unfreeze all devices on the bus.
  211. *
  212. * This will re-attach the device drivers and re-init the devices.
  213. *
  214. * @ctx: The context structure from ssb_devices_freeze()
  215. */
  216. int ssb_devices_thaw(struct ssb_freeze_context *ctx)
  217. {
  218. struct ssb_bus *bus = ctx->bus;
  219. struct ssb_device *sdev;
  220. struct ssb_driver *sdrv;
  221. unsigned int i;
  222. int err, result = 0;
  223. for (i = 0; i < bus->nr_devices; i++) {
  224. if (!ctx->device_frozen[i])
  225. continue;
  226. sdev = &bus->devices[i];
  227. if (SSB_WARN_ON(!sdev->dev || !sdev->dev->driver))
  228. continue;
  229. sdrv = drv_to_ssb_drv(sdev->dev->driver);
  230. if (SSB_WARN_ON(!sdrv || !sdrv->probe))
  231. continue;
  232. err = sdrv->probe(sdev, &sdev->id);
  233. if (err) {
  234. ssb_printk(KERN_ERR PFX "Failed to thaw device %s\n",
  235. dev_name(sdev->dev));
  236. result = err;
  237. }
  238. ssb_device_put(sdev);
  239. }
  240. return result;
  241. }
  242. #endif /* CONFIG_SSB_SPROM */
  243. static void ssb_device_shutdown(struct device *dev)
  244. {
  245. struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
  246. struct ssb_driver *ssb_drv;
  247. if (!dev->driver)
  248. return;
  249. ssb_drv = drv_to_ssb_drv(dev->driver);
  250. if (ssb_drv && ssb_drv->shutdown)
  251. ssb_drv->shutdown(ssb_dev);
  252. }
  253. static int ssb_device_remove(struct device *dev)
  254. {
  255. struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
  256. struct ssb_driver *ssb_drv = drv_to_ssb_drv(dev->driver);
  257. if (ssb_drv && ssb_drv->remove)
  258. ssb_drv->remove(ssb_dev);
  259. ssb_device_put(ssb_dev);
  260. return 0;
  261. }
  262. static int ssb_device_probe(struct device *dev)
  263. {
  264. struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
  265. struct ssb_driver *ssb_drv = drv_to_ssb_drv(dev->driver);
  266. int err = 0;
  267. ssb_device_get(ssb_dev);
  268. if (ssb_drv && ssb_drv->probe)
  269. err = ssb_drv->probe(ssb_dev, &ssb_dev->id);
  270. if (err)
  271. ssb_device_put(ssb_dev);
  272. return err;
  273. }
  274. static int ssb_match_devid(const struct ssb_device_id *tabid,
  275. const struct ssb_device_id *devid)
  276. {
  277. if ((tabid->vendor != devid->vendor) &&
  278. tabid->vendor != SSB_ANY_VENDOR)
  279. return 0;
  280. if ((tabid->coreid != devid->coreid) &&
  281. tabid->coreid != SSB_ANY_ID)
  282. return 0;
  283. if ((tabid->revision != devid->revision) &&
  284. tabid->revision != SSB_ANY_REV)
  285. return 0;
  286. return 1;
  287. }
  288. static int ssb_bus_match(struct device *dev, struct device_driver *drv)
  289. {
  290. struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
  291. struct ssb_driver *ssb_drv = drv_to_ssb_drv(drv);
  292. const struct ssb_device_id *id;
  293. for (id = ssb_drv->id_table;
  294. id->vendor || id->coreid || id->revision;
  295. id++) {
  296. if (ssb_match_devid(id, &ssb_dev->id))
  297. return 1; /* found */
  298. }
  299. return 0;
  300. }
  301. static int ssb_device_uevent(struct device *dev, struct kobj_uevent_env *env)
  302. {
  303. struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
  304. if (!dev)
  305. return -ENODEV;
  306. return add_uevent_var(env,
  307. "MODALIAS=ssb:v%04Xid%04Xrev%02X",
  308. ssb_dev->id.vendor, ssb_dev->id.coreid,
  309. ssb_dev->id.revision);
  310. }
  311. #define ssb_config_attr(attrib, field, format_string) \
  312. static ssize_t \
  313. attrib##_show(struct device *dev, struct device_attribute *attr, char *buf) \
  314. { \
  315. return sprintf(buf, format_string, dev_to_ssb_dev(dev)->field); \
  316. }
  317. ssb_config_attr(core_num, core_index, "%u\n")
  318. ssb_config_attr(coreid, id.coreid, "0x%04x\n")
  319. ssb_config_attr(vendor, id.vendor, "0x%04x\n")
  320. ssb_config_attr(revision, id.revision, "%u\n")
  321. ssb_config_attr(irq, irq, "%u\n")
  322. static ssize_t
  323. name_show(struct device *dev, struct device_attribute *attr, char *buf)
  324. {
  325. return sprintf(buf, "%s\n",
  326. ssb_core_name(dev_to_ssb_dev(dev)->id.coreid));
  327. }
  328. static struct device_attribute ssb_device_attrs[] = {
  329. __ATTR_RO(name),
  330. __ATTR_RO(core_num),
  331. __ATTR_RO(coreid),
  332. __ATTR_RO(vendor),
  333. __ATTR_RO(revision),
  334. __ATTR_RO(irq),
  335. __ATTR_NULL,
  336. };
  337. static struct bus_type ssb_bustype = {
  338. .name = "ssb",
  339. .match = ssb_bus_match,
  340. .probe = ssb_device_probe,
  341. .remove = ssb_device_remove,
  342. .shutdown = ssb_device_shutdown,
  343. .suspend = ssb_device_suspend,
  344. .resume = ssb_device_resume,
  345. .uevent = ssb_device_uevent,
  346. .dev_attrs = ssb_device_attrs,
  347. };
  348. static void ssb_buses_lock(void)
  349. {
  350. /* See the comment at the ssb_is_early_boot definition */
  351. if (!ssb_is_early_boot)
  352. mutex_lock(&buses_mutex);
  353. }
  354. static void ssb_buses_unlock(void)
  355. {
  356. /* See the comment at the ssb_is_early_boot definition */
  357. if (!ssb_is_early_boot)
  358. mutex_unlock(&buses_mutex);
  359. }
  360. static void ssb_devices_unregister(struct ssb_bus *bus)
  361. {
  362. struct ssb_device *sdev;
  363. int i;
  364. for (i = bus->nr_devices - 1; i >= 0; i--) {
  365. sdev = &(bus->devices[i]);
  366. if (sdev->dev)
  367. device_unregister(sdev->dev);
  368. }
  369. }
  370. void ssb_bus_unregister(struct ssb_bus *bus)
  371. {
  372. ssb_buses_lock();
  373. ssb_devices_unregister(bus);
  374. list_del(&bus->list);
  375. ssb_buses_unlock();
  376. ssb_pcmcia_exit(bus);
  377. ssb_pci_exit(bus);
  378. ssb_iounmap(bus);
  379. }
  380. EXPORT_SYMBOL(ssb_bus_unregister);
  381. static void ssb_release_dev(struct device *dev)
  382. {
  383. struct __ssb_dev_wrapper *devwrap;
  384. devwrap = container_of(dev, struct __ssb_dev_wrapper, dev);
  385. kfree(devwrap);
  386. }
  387. static int ssb_devices_register(struct ssb_bus *bus)
  388. {
  389. struct ssb_device *sdev;
  390. struct device *dev;
  391. struct __ssb_dev_wrapper *devwrap;
  392. int i, err = 0;
  393. int dev_idx = 0;
  394. for (i = 0; i < bus->nr_devices; i++) {
  395. sdev = &(bus->devices[i]);
  396. /* We don't register SSB-system devices to the kernel,
  397. * as the drivers for them are built into SSB. */
  398. switch (sdev->id.coreid) {
  399. case SSB_DEV_CHIPCOMMON:
  400. case SSB_DEV_PCI:
  401. case SSB_DEV_PCIE:
  402. case SSB_DEV_PCMCIA:
  403. case SSB_DEV_MIPS:
  404. case SSB_DEV_MIPS_3302:
  405. case SSB_DEV_EXTIF:
  406. continue;
  407. }
  408. devwrap = kzalloc(sizeof(*devwrap), GFP_KERNEL);
  409. if (!devwrap) {
  410. ssb_printk(KERN_ERR PFX
  411. "Could not allocate device\n");
  412. err = -ENOMEM;
  413. goto error;
  414. }
  415. dev = &devwrap->dev;
  416. devwrap->sdev = sdev;
  417. dev->release = ssb_release_dev;
  418. dev->bus = &ssb_bustype;
  419. dev_set_name(dev, "ssb%u:%d", bus->busnumber, dev_idx);
  420. switch (bus->bustype) {
  421. case SSB_BUSTYPE_PCI:
  422. #ifdef CONFIG_SSB_PCIHOST
  423. sdev->irq = bus->host_pci->irq;
  424. dev->parent = &bus->host_pci->dev;
  425. sdev->dma_dev = dev->parent;
  426. #endif
  427. break;
  428. case SSB_BUSTYPE_PCMCIA:
  429. #ifdef CONFIG_SSB_PCMCIAHOST
  430. sdev->irq = bus->host_pcmcia->irq;
  431. dev->parent = &bus->host_pcmcia->dev;
  432. #endif
  433. break;
  434. case SSB_BUSTYPE_SDIO:
  435. #ifdef CONFIG_SSB_SDIOHOST
  436. dev->parent = &bus->host_sdio->dev;
  437. #endif
  438. break;
  439. case SSB_BUSTYPE_SSB:
  440. dev->dma_mask = &dev->coherent_dma_mask;
  441. sdev->dma_dev = dev;
  442. break;
  443. }
  444. sdev->dev = dev;
  445. err = device_register(dev);
  446. if (err) {
  447. ssb_printk(KERN_ERR PFX
  448. "Could not register %s\n",
  449. dev_name(dev));
  450. /* Set dev to NULL to not unregister
  451. * dev on error unwinding. */
  452. sdev->dev = NULL;
  453. kfree(devwrap);
  454. goto error;
  455. }
  456. dev_idx++;
  457. }
  458. return 0;
  459. error:
  460. /* Unwind the already registered devices. */
  461. ssb_devices_unregister(bus);
  462. return err;
  463. }
  464. /* Needs ssb_buses_lock() */
  465. static int __devinit ssb_attach_queued_buses(void)
  466. {
  467. struct ssb_bus *bus, *n;
  468. int err = 0;
  469. int drop_them_all = 0;
  470. list_for_each_entry_safe(bus, n, &attach_queue, list) {
  471. if (drop_them_all) {
  472. list_del(&bus->list);
  473. continue;
  474. }
  475. /* Can't init the PCIcore in ssb_bus_register(), as that
  476. * is too early in boot for embedded systems
  477. * (no udelay() available). So do it here in attach stage.
  478. */
  479. err = ssb_bus_powerup(bus, 0);
  480. if (err)
  481. goto error;
  482. ssb_pcicore_init(&bus->pcicore);
  483. ssb_bus_may_powerdown(bus);
  484. err = ssb_devices_register(bus);
  485. error:
  486. if (err) {
  487. drop_them_all = 1;
  488. list_del(&bus->list);
  489. continue;
  490. }
  491. list_move_tail(&bus->list, &buses);
  492. }
  493. return err;
  494. }
  495. static u8 ssb_ssb_read8(struct ssb_device *dev, u16 offset)
  496. {
  497. struct ssb_bus *bus = dev->bus;
  498. offset += dev->core_index * SSB_CORE_SIZE;
  499. return readb(bus->mmio + offset);
  500. }
  501. static u16 ssb_ssb_read16(struct ssb_device *dev, u16 offset)
  502. {
  503. struct ssb_bus *bus = dev->bus;
  504. offset += dev->core_index * SSB_CORE_SIZE;
  505. return readw(bus->mmio + offset);
  506. }
  507. static u32 ssb_ssb_read32(struct ssb_device *dev, u16 offset)
  508. {
  509. struct ssb_bus *bus = dev->bus;
  510. offset += dev->core_index * SSB_CORE_SIZE;
  511. return readl(bus->mmio + offset);
  512. }
  513. #ifdef CONFIG_SSB_BLOCKIO
  514. static void ssb_ssb_block_read(struct ssb_device *dev, void *buffer,
  515. size_t count, u16 offset, u8 reg_width)
  516. {
  517. struct ssb_bus *bus = dev->bus;
  518. void __iomem *addr;
  519. offset += dev->core_index * SSB_CORE_SIZE;
  520. addr = bus->mmio + offset;
  521. switch (reg_width) {
  522. case sizeof(u8): {
  523. u8 *buf = buffer;
  524. while (count) {
  525. *buf = __raw_readb(addr);
  526. buf++;
  527. count--;
  528. }
  529. break;
  530. }
  531. case sizeof(u16): {
  532. __le16 *buf = buffer;
  533. SSB_WARN_ON(count & 1);
  534. while (count) {
  535. *buf = (__force __le16)__raw_readw(addr);
  536. buf++;
  537. count -= 2;
  538. }
  539. break;
  540. }
  541. case sizeof(u32): {
  542. __le32 *buf = buffer;
  543. SSB_WARN_ON(count & 3);
  544. while (count) {
  545. *buf = (__force __le32)__raw_readl(addr);
  546. buf++;
  547. count -= 4;
  548. }
  549. break;
  550. }
  551. default:
  552. SSB_WARN_ON(1);
  553. }
  554. }
  555. #endif /* CONFIG_SSB_BLOCKIO */
  556. static void ssb_ssb_write8(struct ssb_device *dev, u16 offset, u8 value)
  557. {
  558. struct ssb_bus *bus = dev->bus;
  559. offset += dev->core_index * SSB_CORE_SIZE;
  560. writeb(value, bus->mmio + offset);
  561. }
  562. static void ssb_ssb_write16(struct ssb_device *dev, u16 offset, u16 value)
  563. {
  564. struct ssb_bus *bus = dev->bus;
  565. offset += dev->core_index * SSB_CORE_SIZE;
  566. writew(value, bus->mmio + offset);
  567. }
  568. static void ssb_ssb_write32(struct ssb_device *dev, u16 offset, u32 value)
  569. {
  570. struct ssb_bus *bus = dev->bus;
  571. offset += dev->core_index * SSB_CORE_SIZE;
  572. writel(value, bus->mmio + offset);
  573. }
  574. #ifdef CONFIG_SSB_BLOCKIO
  575. static void ssb_ssb_block_write(struct ssb_device *dev, const void *buffer,
  576. size_t count, u16 offset, u8 reg_width)
  577. {
  578. struct ssb_bus *bus = dev->bus;
  579. void __iomem *addr;
  580. offset += dev->core_index * SSB_CORE_SIZE;
  581. addr = bus->mmio + offset;
  582. switch (reg_width) {
  583. case sizeof(u8): {
  584. const u8 *buf = buffer;
  585. while (count) {
  586. __raw_writeb(*buf, addr);
  587. buf++;
  588. count--;
  589. }
  590. break;
  591. }
  592. case sizeof(u16): {
  593. const __le16 *buf = buffer;
  594. SSB_WARN_ON(count & 1);
  595. while (count) {
  596. __raw_writew((__force u16)(*buf), addr);
  597. buf++;
  598. count -= 2;
  599. }
  600. break;
  601. }
  602. case sizeof(u32): {
  603. const __le32 *buf = buffer;
  604. SSB_WARN_ON(count & 3);
  605. while (count) {
  606. __raw_writel((__force u32)(*buf), addr);
  607. buf++;
  608. count -= 4;
  609. }
  610. break;
  611. }
  612. default:
  613. SSB_WARN_ON(1);
  614. }
  615. }
  616. #endif /* CONFIG_SSB_BLOCKIO */
  617. /* Ops for the plain SSB bus without a host-device (no PCI or PCMCIA). */
  618. static const struct ssb_bus_ops ssb_ssb_ops = {
  619. .read8 = ssb_ssb_read8,
  620. .read16 = ssb_ssb_read16,
  621. .read32 = ssb_ssb_read32,
  622. .write8 = ssb_ssb_write8,
  623. .write16 = ssb_ssb_write16,
  624. .write32 = ssb_ssb_write32,
  625. #ifdef CONFIG_SSB_BLOCKIO
  626. .block_read = ssb_ssb_block_read,
  627. .block_write = ssb_ssb_block_write,
  628. #endif
  629. };
  630. static int ssb_fetch_invariants(struct ssb_bus *bus,
  631. ssb_invariants_func_t get_invariants)
  632. {
  633. struct ssb_init_invariants iv;
  634. int err;
  635. memset(&iv, 0, sizeof(iv));
  636. err = get_invariants(bus, &iv);
  637. if (err)
  638. goto out;
  639. memcpy(&bus->boardinfo, &iv.boardinfo, sizeof(iv.boardinfo));
  640. memcpy(&bus->sprom, &iv.sprom, sizeof(iv.sprom));
  641. bus->has_cardbus_slot = iv.has_cardbus_slot;
  642. out:
  643. return err;
  644. }
  645. static int __devinit ssb_bus_register(struct ssb_bus *bus,
  646. ssb_invariants_func_t get_invariants,
  647. unsigned long baseaddr)
  648. {
  649. int err;
  650. spin_lock_init(&bus->bar_lock);
  651. INIT_LIST_HEAD(&bus->list);
  652. #ifdef CONFIG_SSB_EMBEDDED
  653. spin_lock_init(&bus->gpio_lock);
  654. #endif
  655. /* Powerup the bus */
  656. err = ssb_pci_xtal(bus, SSB_GPIO_XTAL | SSB_GPIO_PLL, 1);
  657. if (err)
  658. goto out;
  659. /* Init SDIO-host device (if any), before the scan */
  660. err = ssb_sdio_init(bus);
  661. if (err)
  662. goto err_disable_xtal;
  663. ssb_buses_lock();
  664. bus->busnumber = next_busnumber;
  665. /* Scan for devices (cores) */
  666. err = ssb_bus_scan(bus, baseaddr);
  667. if (err)
  668. goto err_sdio_exit;
  669. /* Init PCI-host device (if any) */
  670. err = ssb_pci_init(bus);
  671. if (err)
  672. goto err_unmap;
  673. /* Init PCMCIA-host device (if any) */
  674. err = ssb_pcmcia_init(bus);
  675. if (err)
  676. goto err_pci_exit;
  677. /* Initialize basic system devices (if available) */
  678. err = ssb_bus_powerup(bus, 0);
  679. if (err)
  680. goto err_pcmcia_exit;
  681. ssb_chipcommon_init(&bus->chipco);
  682. ssb_mipscore_init(&bus->mipscore);
  683. err = ssb_fetch_invariants(bus, get_invariants);
  684. if (err) {
  685. ssb_bus_may_powerdown(bus);
  686. goto err_pcmcia_exit;
  687. }
  688. ssb_bus_may_powerdown(bus);
  689. /* Queue it for attach.
  690. * See the comment at the ssb_is_early_boot definition. */
  691. list_add_tail(&bus->list, &attach_queue);
  692. if (!ssb_is_early_boot) {
  693. /* This is not early boot, so we must attach the bus now */
  694. err = ssb_attach_queued_buses();
  695. if (err)
  696. goto err_dequeue;
  697. }
  698. next_busnumber++;
  699. ssb_buses_unlock();
  700. out:
  701. return err;
  702. err_dequeue:
  703. list_del(&bus->list);
  704. err_pcmcia_exit:
  705. ssb_pcmcia_exit(bus);
  706. err_pci_exit:
  707. ssb_pci_exit(bus);
  708. err_unmap:
  709. ssb_iounmap(bus);
  710. err_sdio_exit:
  711. ssb_sdio_exit(bus);
  712. err_disable_xtal:
  713. ssb_buses_unlock();
  714. ssb_pci_xtal(bus, SSB_GPIO_XTAL | SSB_GPIO_PLL, 0);
  715. return err;
  716. }
  717. #ifdef CONFIG_SSB_PCIHOST
  718. int __devinit ssb_bus_pcibus_register(struct ssb_bus *bus,
  719. struct pci_dev *host_pci)
  720. {
  721. int err;
  722. bus->bustype = SSB_BUSTYPE_PCI;
  723. bus->host_pci = host_pci;
  724. bus->ops = &ssb_pci_ops;
  725. err = ssb_bus_register(bus, ssb_pci_get_invariants, 0);
  726. if (!err) {
  727. ssb_printk(KERN_INFO PFX "Sonics Silicon Backplane found on "
  728. "PCI device %s\n", dev_name(&host_pci->dev));
  729. } else {
  730. ssb_printk(KERN_ERR PFX "Failed to register PCI version"
  731. " of SSB with error %d\n", err);
  732. }
  733. return err;
  734. }
  735. EXPORT_SYMBOL(ssb_bus_pcibus_register);
  736. #endif /* CONFIG_SSB_PCIHOST */
  737. #ifdef CONFIG_SSB_PCMCIAHOST
  738. int __devinit ssb_bus_pcmciabus_register(struct ssb_bus *bus,
  739. struct pcmcia_device *pcmcia_dev,
  740. unsigned long baseaddr)
  741. {
  742. int err;
  743. bus->bustype = SSB_BUSTYPE_PCMCIA;
  744. bus->host_pcmcia = pcmcia_dev;
  745. bus->ops = &ssb_pcmcia_ops;
  746. err = ssb_bus_register(bus, ssb_pcmcia_get_invariants, baseaddr);
  747. if (!err) {
  748. ssb_printk(KERN_INFO PFX "Sonics Silicon Backplane found on "
  749. "PCMCIA device %s\n", pcmcia_dev->devname);
  750. }
  751. return err;
  752. }
  753. EXPORT_SYMBOL(ssb_bus_pcmciabus_register);
  754. #endif /* CONFIG_SSB_PCMCIAHOST */
  755. #ifdef CONFIG_SSB_SDIOHOST
  756. int __devinit ssb_bus_sdiobus_register(struct ssb_bus *bus,
  757. struct sdio_func *func,
  758. unsigned int quirks)
  759. {
  760. int err;
  761. bus->bustype = SSB_BUSTYPE_SDIO;
  762. bus->host_sdio = func;
  763. bus->ops = &ssb_sdio_ops;
  764. bus->quirks = quirks;
  765. err = ssb_bus_register(bus, ssb_sdio_get_invariants, ~0);
  766. if (!err) {
  767. ssb_printk(KERN_INFO PFX "Sonics Silicon Backplane found on "
  768. "SDIO device %s\n", sdio_func_id(func));
  769. }
  770. return err;
  771. }
  772. EXPORT_SYMBOL(ssb_bus_sdiobus_register);
  773. #endif /* CONFIG_SSB_PCMCIAHOST */
  774. int __devinit ssb_bus_ssbbus_register(struct ssb_bus *bus,
  775. unsigned long baseaddr,
  776. ssb_invariants_func_t get_invariants)
  777. {
  778. int err;
  779. bus->bustype = SSB_BUSTYPE_SSB;
  780. bus->ops = &ssb_ssb_ops;
  781. err = ssb_bus_register(bus, get_invariants, baseaddr);
  782. if (!err) {
  783. ssb_printk(KERN_INFO PFX "Sonics Silicon Backplane found at "
  784. "address 0x%08lX\n", baseaddr);
  785. }
  786. return err;
  787. }
  788. int __ssb_driver_register(struct ssb_driver *drv, struct module *owner)
  789. {
  790. drv->drv.name = drv->name;
  791. drv->drv.bus = &ssb_bustype;
  792. drv->drv.owner = owner;
  793. return driver_register(&drv->drv);
  794. }
  795. EXPORT_SYMBOL(__ssb_driver_register);
  796. void ssb_driver_unregister(struct ssb_driver *drv)
  797. {
  798. driver_unregister(&drv->drv);
  799. }
  800. EXPORT_SYMBOL(ssb_driver_unregister);
  801. void ssb_set_devtypedata(struct ssb_device *dev, void *data)
  802. {
  803. struct ssb_bus *bus = dev->bus;
  804. struct ssb_device *ent;
  805. int i;
  806. for (i = 0; i < bus->nr_devices; i++) {
  807. ent = &(bus->devices[i]);
  808. if (ent->id.vendor != dev->id.vendor)
  809. continue;
  810. if (ent->id.coreid != dev->id.coreid)
  811. continue;
  812. ent->devtypedata = data;
  813. }
  814. }
  815. EXPORT_SYMBOL(ssb_set_devtypedata);
  816. static u32 clkfactor_f6_resolve(u32 v)
  817. {
  818. /* map the magic values */
  819. switch (v) {
  820. case SSB_CHIPCO_CLK_F6_2:
  821. return 2;
  822. case SSB_CHIPCO_CLK_F6_3:
  823. return 3;
  824. case SSB_CHIPCO_CLK_F6_4:
  825. return 4;
  826. case SSB_CHIPCO_CLK_F6_5:
  827. return 5;
  828. case SSB_CHIPCO_CLK_F6_6:
  829. return 6;
  830. case SSB_CHIPCO_CLK_F6_7:
  831. return 7;
  832. }
  833. return 0;
  834. }
  835. /* Calculate the speed the backplane would run at a given set of clockcontrol values */
  836. u32 ssb_calc_clock_rate(u32 plltype, u32 n, u32 m)
  837. {
  838. u32 n1, n2, clock, m1, m2, m3, mc;
  839. n1 = (n & SSB_CHIPCO_CLK_N1);
  840. n2 = ((n & SSB_CHIPCO_CLK_N2) >> SSB_CHIPCO_CLK_N2_SHIFT);
  841. switch (plltype) {
  842. case SSB_PLLTYPE_6: /* 100/200 or 120/240 only */
  843. if (m & SSB_CHIPCO_CLK_T6_MMASK)
  844. return SSB_CHIPCO_CLK_T6_M1;
  845. return SSB_CHIPCO_CLK_T6_M0;
  846. case SSB_PLLTYPE_1: /* 48Mhz base, 3 dividers */
  847. case SSB_PLLTYPE_3: /* 25Mhz, 2 dividers */
  848. case SSB_PLLTYPE_4: /* 48Mhz, 4 dividers */
  849. case SSB_PLLTYPE_7: /* 25Mhz, 4 dividers */
  850. n1 = clkfactor_f6_resolve(n1);
  851. n2 += SSB_CHIPCO_CLK_F5_BIAS;
  852. break;
  853. case SSB_PLLTYPE_2: /* 48Mhz, 4 dividers */
  854. n1 += SSB_CHIPCO_CLK_T2_BIAS;
  855. n2 += SSB_CHIPCO_CLK_T2_BIAS;
  856. SSB_WARN_ON(!((n1 >= 2) && (n1 <= 7)));
  857. SSB_WARN_ON(!((n2 >= 5) && (n2 <= 23)));
  858. break;
  859. case SSB_PLLTYPE_5: /* 25Mhz, 4 dividers */
  860. return 100000000;
  861. default:
  862. SSB_WARN_ON(1);
  863. }
  864. switch (plltype) {
  865. case SSB_PLLTYPE_3: /* 25Mhz, 2 dividers */
  866. case SSB_PLLTYPE_7: /* 25Mhz, 4 dividers */
  867. clock = SSB_CHIPCO_CLK_BASE2 * n1 * n2;
  868. break;
  869. default:
  870. clock = SSB_CHIPCO_CLK_BASE1 * n1 * n2;
  871. }
  872. if (!clock)
  873. return 0;
  874. m1 = (m & SSB_CHIPCO_CLK_M1);
  875. m2 = ((m & SSB_CHIPCO_CLK_M2) >> SSB_CHIPCO_CLK_M2_SHIFT);
  876. m3 = ((m & SSB_CHIPCO_CLK_M3) >> SSB_CHIPCO_CLK_M3_SHIFT);
  877. mc = ((m & SSB_CHIPCO_CLK_MC) >> SSB_CHIPCO_CLK_MC_SHIFT);
  878. switch (plltype) {
  879. case SSB_PLLTYPE_1: /* 48Mhz base, 3 dividers */
  880. case SSB_PLLTYPE_3: /* 25Mhz, 2 dividers */
  881. case SSB_PLLTYPE_4: /* 48Mhz, 4 dividers */
  882. case SSB_PLLTYPE_7: /* 25Mhz, 4 dividers */
  883. m1 = clkfactor_f6_resolve(m1);
  884. if ((plltype == SSB_PLLTYPE_1) ||
  885. (plltype == SSB_PLLTYPE_3))
  886. m2 += SSB_CHIPCO_CLK_F5_BIAS;
  887. else
  888. m2 = clkfactor_f6_resolve(m2);
  889. m3 = clkfactor_f6_resolve(m3);
  890. switch (mc) {
  891. case SSB_CHIPCO_CLK_MC_BYPASS:
  892. return clock;
  893. case SSB_CHIPCO_CLK_MC_M1:
  894. return (clock / m1);
  895. case SSB_CHIPCO_CLK_MC_M1M2:
  896. return (clock / (m1 * m2));
  897. case SSB_CHIPCO_CLK_MC_M1M2M3:
  898. return (clock / (m1 * m2 * m3));
  899. case SSB_CHIPCO_CLK_MC_M1M3:
  900. return (clock / (m1 * m3));
  901. }
  902. return 0;
  903. case SSB_PLLTYPE_2:
  904. m1 += SSB_CHIPCO_CLK_T2_BIAS;
  905. m2 += SSB_CHIPCO_CLK_T2M2_BIAS;
  906. m3 += SSB_CHIPCO_CLK_T2_BIAS;
  907. SSB_WARN_ON(!((m1 >= 2) && (m1 <= 7)));
  908. SSB_WARN_ON(!((m2 >= 3) && (m2 <= 10)));
  909. SSB_WARN_ON(!((m3 >= 2) && (m3 <= 7)));
  910. if (!(mc & SSB_CHIPCO_CLK_T2MC_M1BYP))
  911. clock /= m1;
  912. if (!(mc & SSB_CHIPCO_CLK_T2MC_M2BYP))
  913. clock /= m2;
  914. if (!(mc & SSB_CHIPCO_CLK_T2MC_M3BYP))
  915. clock /= m3;
  916. return clock;
  917. default:
  918. SSB_WARN_ON(1);
  919. }
  920. return 0;
  921. }
  922. /* Get the current speed the backplane is running at */
  923. u32 ssb_clockspeed(struct ssb_bus *bus)
  924. {
  925. u32 rate;
  926. u32 plltype;
  927. u32 clkctl_n, clkctl_m;
  928. if (bus->chipco.capabilities & SSB_CHIPCO_CAP_PMU)
  929. return ssb_pmu_get_controlclock(&bus->chipco);
  930. if (ssb_extif_available(&bus->extif))
  931. ssb_extif_get_clockcontrol(&bus->extif, &plltype,
  932. &clkctl_n, &clkctl_m);
  933. else if (bus->chipco.dev)
  934. ssb_chipco_get_clockcontrol(&bus->chipco, &plltype,
  935. &clkctl_n, &clkctl_m);
  936. else
  937. return 0;
  938. if (bus->chip_id == 0x5365) {
  939. rate = 100000000;
  940. } else {
  941. rate = ssb_calc_clock_rate(plltype, clkctl_n, clkctl_m);
  942. if (plltype == SSB_PLLTYPE_3) /* 25Mhz, 2 dividers */
  943. rate /= 2;
  944. }
  945. return rate;
  946. }
  947. EXPORT_SYMBOL(ssb_clockspeed);
  948. static u32 ssb_tmslow_reject_bitmask(struct ssb_device *dev)
  949. {
  950. u32 rev = ssb_read32(dev, SSB_IDLOW) & SSB_IDLOW_SSBREV;
  951. /* The REJECT bit seems to be different for Backplane rev 2.3 */
  952. switch (rev) {
  953. case SSB_IDLOW_SSBREV_22:
  954. case SSB_IDLOW_SSBREV_24:
  955. case SSB_IDLOW_SSBREV_26:
  956. return SSB_TMSLOW_REJECT;
  957. case SSB_IDLOW_SSBREV_23:
  958. return SSB_TMSLOW_REJECT_23;
  959. case SSB_IDLOW_SSBREV_25: /* TODO - find the proper REJECT bit */
  960. case SSB_IDLOW_SSBREV_27: /* same here */
  961. return SSB_TMSLOW_REJECT; /* this is a guess */
  962. default:
  963. printk(KERN_INFO "ssb: Backplane Revision 0x%.8X\n", rev);
  964. WARN_ON(1);
  965. }
  966. return (SSB_TMSLOW_REJECT | SSB_TMSLOW_REJECT_23);
  967. }
  968. int ssb_device_is_enabled(struct ssb_device *dev)
  969. {
  970. u32 val;
  971. u32 reject;
  972. reject = ssb_tmslow_reject_bitmask(dev);
  973. val = ssb_read32(dev, SSB_TMSLOW);
  974. val &= SSB_TMSLOW_CLOCK | SSB_TMSLOW_RESET | reject;
  975. return (val == SSB_TMSLOW_CLOCK);
  976. }
  977. EXPORT_SYMBOL(ssb_device_is_enabled);
  978. static void ssb_flush_tmslow(struct ssb_device *dev)
  979. {
  980. /* Make _really_ sure the device has finished the TMSLOW
  981. * register write transaction, as we risk running into
  982. * a machine check exception otherwise.
  983. * Do this by reading the register back to commit the
  984. * PCI write and delay an additional usec for the device
  985. * to react to the change. */
  986. ssb_read32(dev, SSB_TMSLOW);
  987. udelay(1);
  988. }
  989. void ssb_device_enable(struct ssb_device *dev, u32 core_specific_flags)
  990. {
  991. u32 val;
  992. ssb_device_disable(dev, core_specific_flags);
  993. ssb_write32(dev, SSB_TMSLOW,
  994. SSB_TMSLOW_RESET | SSB_TMSLOW_CLOCK |
  995. SSB_TMSLOW_FGC | core_specific_flags);
  996. ssb_flush_tmslow(dev);
  997. /* Clear SERR if set. This is a hw bug workaround. */
  998. if (ssb_read32(dev, SSB_TMSHIGH) & SSB_TMSHIGH_SERR)
  999. ssb_write32(dev, SSB_TMSHIGH, 0);
  1000. val = ssb_read32(dev, SSB_IMSTATE);
  1001. if (val & (SSB_IMSTATE_IBE | SSB_IMSTATE_TO)) {
  1002. val &= ~(SSB_IMSTATE_IBE | SSB_IMSTATE_TO);
  1003. ssb_write32(dev, SSB_IMSTATE, val);
  1004. }
  1005. ssb_write32(dev, SSB_TMSLOW,
  1006. SSB_TMSLOW_CLOCK | SSB_TMSLOW_FGC |
  1007. core_specific_flags);
  1008. ssb_flush_tmslow(dev);
  1009. ssb_write32(dev, SSB_TMSLOW, SSB_TMSLOW_CLOCK |
  1010. core_specific_flags);
  1011. ssb_flush_tmslow(dev);
  1012. }
  1013. EXPORT_SYMBOL(ssb_device_enable);
  1014. /* Wait for bitmask in a register to get set or cleared.
  1015. * timeout is in units of ten-microseconds */
  1016. static int ssb_wait_bits(struct ssb_device *dev, u16 reg, u32 bitmask,
  1017. int timeout, int set)
  1018. {
  1019. int i;
  1020. u32 val;
  1021. for (i = 0; i < timeout; i++) {
  1022. val = ssb_read32(dev, reg);
  1023. if (set) {
  1024. if ((val & bitmask) == bitmask)
  1025. return 0;
  1026. } else {
  1027. if (!(val & bitmask))
  1028. return 0;
  1029. }
  1030. udelay(10);
  1031. }
  1032. printk(KERN_ERR PFX "Timeout waiting for bitmask %08X on "
  1033. "register %04X to %s.\n",
  1034. bitmask, reg, (set ? "set" : "clear"));
  1035. return -ETIMEDOUT;
  1036. }
  1037. void ssb_device_disable(struct ssb_device *dev, u32 core_specific_flags)
  1038. {
  1039. u32 reject, val;
  1040. if (ssb_read32(dev, SSB_TMSLOW) & SSB_TMSLOW_RESET)
  1041. return;
  1042. reject = ssb_tmslow_reject_bitmask(dev);
  1043. if (ssb_read32(dev, SSB_TMSLOW) & SSB_TMSLOW_CLOCK) {
  1044. ssb_write32(dev, SSB_TMSLOW, reject | SSB_TMSLOW_CLOCK);
  1045. ssb_wait_bits(dev, SSB_TMSLOW, reject, 1000, 1);
  1046. ssb_wait_bits(dev, SSB_TMSHIGH, SSB_TMSHIGH_BUSY, 1000, 0);
  1047. if (ssb_read32(dev, SSB_IDLOW) & SSB_IDLOW_INITIATOR) {
  1048. val = ssb_read32(dev, SSB_IMSTATE);
  1049. val |= SSB_IMSTATE_REJECT;
  1050. ssb_write32(dev, SSB_IMSTATE, val);
  1051. ssb_wait_bits(dev, SSB_IMSTATE, SSB_IMSTATE_BUSY, 1000,
  1052. 0);
  1053. }
  1054. ssb_write32(dev, SSB_TMSLOW,
  1055. SSB_TMSLOW_FGC | SSB_TMSLOW_CLOCK |
  1056. reject | SSB_TMSLOW_RESET |
  1057. core_specific_flags);
  1058. ssb_flush_tmslow(dev);
  1059. if (ssb_read32(dev, SSB_IDLOW) & SSB_IDLOW_INITIATOR) {
  1060. val = ssb_read32(dev, SSB_IMSTATE);
  1061. val &= ~SSB_IMSTATE_REJECT;
  1062. ssb_write32(dev, SSB_IMSTATE, val);
  1063. }
  1064. }
  1065. ssb_write32(dev, SSB_TMSLOW,
  1066. reject | SSB_TMSLOW_RESET |
  1067. core_specific_flags);
  1068. ssb_flush_tmslow(dev);
  1069. }
  1070. EXPORT_SYMBOL(ssb_device_disable);
  1071. /* Some chipsets need routing known for PCIe and 64-bit DMA */
  1072. static bool ssb_dma_translation_special_bit(struct ssb_device *dev)
  1073. {
  1074. u16 chip_id = dev->bus->chip_id;
  1075. if (dev->id.coreid == SSB_DEV_80211) {
  1076. return (chip_id == 0x4322 || chip_id == 43221 ||
  1077. chip_id == 43231 || chip_id == 43222);
  1078. }
  1079. return 0;
  1080. }
  1081. u32 ssb_dma_translation(struct ssb_device *dev)
  1082. {
  1083. switch (dev->bus->bustype) {
  1084. case SSB_BUSTYPE_SSB:
  1085. return 0;
  1086. case SSB_BUSTYPE_PCI:
  1087. if (pci_is_pcie(dev->bus->host_pci) &&
  1088. ssb_read32(dev, SSB_TMSHIGH) & SSB_TMSHIGH_DMA64) {
  1089. return SSB_PCIE_DMA_H32;
  1090. } else {
  1091. if (ssb_dma_translation_special_bit(dev))
  1092. return SSB_PCIE_DMA_H32;
  1093. else
  1094. return SSB_PCI_DMA;
  1095. }
  1096. default:
  1097. __ssb_dma_not_implemented(dev);
  1098. }
  1099. return 0;
  1100. }
  1101. EXPORT_SYMBOL(ssb_dma_translation);
  1102. int ssb_bus_may_powerdown(struct ssb_bus *bus)
  1103. {
  1104. struct ssb_chipcommon *cc;
  1105. int err = 0;
  1106. /* On buses where more than one core may be working
  1107. * at a time, we must not powerdown stuff if there are
  1108. * still cores that may want to run. */
  1109. if (bus->bustype == SSB_BUSTYPE_SSB)
  1110. goto out;
  1111. cc = &bus->chipco;
  1112. if (!cc->dev)
  1113. goto out;
  1114. if (cc->dev->id.revision < 5)
  1115. goto out;
  1116. ssb_chipco_set_clockmode(cc, SSB_CLKMODE_SLOW);
  1117. err = ssb_pci_xtal(bus, SSB_GPIO_XTAL | SSB_GPIO_PLL, 0);
  1118. if (err)
  1119. goto error;
  1120. out:
  1121. #ifdef CONFIG_SSB_DEBUG
  1122. bus->powered_up = 0;
  1123. #endif
  1124. return err;
  1125. error:
  1126. ssb_printk(KERN_ERR PFX "Bus powerdown failed\n");
  1127. goto out;
  1128. }
  1129. EXPORT_SYMBOL(ssb_bus_may_powerdown);
  1130. int ssb_bus_powerup(struct ssb_bus *bus, bool dynamic_pctl)
  1131. {
  1132. int err;
  1133. enum ssb_clkmode mode;
  1134. err = ssb_pci_xtal(bus, SSB_GPIO_XTAL | SSB_GPIO_PLL, 1);
  1135. if (err)
  1136. goto error;
  1137. #ifdef CONFIG_SSB_DEBUG
  1138. bus->powered_up = 1;
  1139. #endif
  1140. mode = dynamic_pctl ? SSB_CLKMODE_DYNAMIC : SSB_CLKMODE_FAST;
  1141. ssb_chipco_set_clockmode(&bus->chipco, mode);
  1142. return 0;
  1143. error:
  1144. ssb_printk(KERN_ERR PFX "Bus powerup failed\n");
  1145. return err;
  1146. }
  1147. EXPORT_SYMBOL(ssb_bus_powerup);
  1148. static void ssb_broadcast_value(struct ssb_device *dev,
  1149. u32 address, u32 data)
  1150. {
  1151. #ifdef CONFIG_SSB_DRIVER_PCICORE
  1152. /* This is used for both, PCI and ChipCommon core, so be careful. */
  1153. BUILD_BUG_ON(SSB_PCICORE_BCAST_ADDR != SSB_CHIPCO_BCAST_ADDR);
  1154. BUILD_BUG_ON(SSB_PCICORE_BCAST_DATA != SSB_CHIPCO_BCAST_DATA);
  1155. #endif
  1156. ssb_write32(dev, SSB_CHIPCO_BCAST_ADDR, address);
  1157. ssb_read32(dev, SSB_CHIPCO_BCAST_ADDR); /* flush */
  1158. ssb_write32(dev, SSB_CHIPCO_BCAST_DATA, data);
  1159. ssb_read32(dev, SSB_CHIPCO_BCAST_DATA); /* flush */
  1160. }
  1161. void ssb_commit_settings(struct ssb_bus *bus)
  1162. {
  1163. struct ssb_device *dev;
  1164. #ifdef CONFIG_SSB_DRIVER_PCICORE
  1165. dev = bus->chipco.dev ? bus->chipco.dev : bus->pcicore.dev;
  1166. #else
  1167. dev = bus->chipco.dev;
  1168. #endif
  1169. if (WARN_ON(!dev))
  1170. return;
  1171. /* This forces an update of the cached registers. */
  1172. ssb_broadcast_value(dev, 0xFD8, 0);
  1173. }
  1174. EXPORT_SYMBOL(ssb_commit_settings);
  1175. u32 ssb_admatch_base(u32 adm)
  1176. {
  1177. u32 base = 0;
  1178. switch (adm & SSB_ADM_TYPE) {
  1179. case SSB_ADM_TYPE0:
  1180. base = (adm & SSB_ADM_BASE0);
  1181. break;
  1182. case SSB_ADM_TYPE1:
  1183. SSB_WARN_ON(adm & SSB_ADM_NEG); /* unsupported */
  1184. base = (adm & SSB_ADM_BASE1);
  1185. break;
  1186. case SSB_ADM_TYPE2:
  1187. SSB_WARN_ON(adm & SSB_ADM_NEG); /* unsupported */
  1188. base = (adm & SSB_ADM_BASE2);
  1189. break;
  1190. default:
  1191. SSB_WARN_ON(1);
  1192. }
  1193. return base;
  1194. }
  1195. EXPORT_SYMBOL(ssb_admatch_base);
  1196. u32 ssb_admatch_size(u32 adm)
  1197. {
  1198. u32 size = 0;
  1199. switch (adm & SSB_ADM_TYPE) {
  1200. case SSB_ADM_TYPE0:
  1201. size = ((adm & SSB_ADM_SZ0) >> SSB_ADM_SZ0_SHIFT);
  1202. break;
  1203. case SSB_ADM_TYPE1:
  1204. SSB_WARN_ON(adm & SSB_ADM_NEG); /* unsupported */
  1205. size = ((adm & SSB_ADM_SZ1) >> SSB_ADM_SZ1_SHIFT);
  1206. break;
  1207. case SSB_ADM_TYPE2:
  1208. SSB_WARN_ON(adm & SSB_ADM_NEG); /* unsupported */
  1209. size = ((adm & SSB_ADM_SZ2) >> SSB_ADM_SZ2_SHIFT);
  1210. break;
  1211. default:
  1212. SSB_WARN_ON(1);
  1213. }
  1214. size = (1 << (size + 1));
  1215. return size;
  1216. }
  1217. EXPORT_SYMBOL(ssb_admatch_size);
  1218. static int __init ssb_modinit(void)
  1219. {
  1220. int err;
  1221. /* See the comment at the ssb_is_early_boot definition */
  1222. ssb_is_early_boot = 0;
  1223. err = bus_register(&ssb_bustype);
  1224. if (err)
  1225. return err;
  1226. /* Maybe we already registered some buses at early boot.
  1227. * Check for this and attach them
  1228. */
  1229. ssb_buses_lock();
  1230. err = ssb_attach_queued_buses();
  1231. ssb_buses_unlock();
  1232. if (err) {
  1233. bus_unregister(&ssb_bustype);
  1234. goto out;
  1235. }
  1236. err = b43_pci_ssb_bridge_init();
  1237. if (err) {
  1238. ssb_printk(KERN_ERR "Broadcom 43xx PCI-SSB-bridge "
  1239. "initialization failed\n");
  1240. /* don't fail SSB init because of this */
  1241. err = 0;
  1242. }
  1243. err = ssb_gige_init();
  1244. if (err) {
  1245. ssb_printk(KERN_ERR "SSB Broadcom Gigabit Ethernet "
  1246. "driver initialization failed\n");
  1247. /* don't fail SSB init because of this */
  1248. err = 0;
  1249. }
  1250. out:
  1251. return err;
  1252. }
  1253. /* ssb must be initialized after PCI but before the ssb drivers.
  1254. * That means we must use some initcall between subsys_initcall
  1255. * and device_initcall. */
  1256. fs_initcall(ssb_modinit);
  1257. static void __exit ssb_modexit(void)
  1258. {
  1259. ssb_gige_exit();
  1260. b43_pci_ssb_bridge_exit();
  1261. bus_unregister(&ssb_bustype);
  1262. }
  1263. module_exit(ssb_modexit)