t128.h 4.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153
  1. /*
  2. * Trantor T128/T128F/T228 defines
  3. * Note : architecturally, the T100 and T128 are different and won't work
  4. *
  5. * Copyright 1993, Drew Eckhardt
  6. * Visionary Computing
  7. * (Unix and Linux consulting and custom programming)
  8. * drew@colorado.edu
  9. * +1 (303) 440-4894
  10. *
  11. * DISTRIBUTION RELEASE 3.
  12. *
  13. * For more information, please consult
  14. *
  15. * Trantor Systems, Ltd.
  16. * T128/T128F/T228 SCSI Host Adapter
  17. * Hardware Specifications
  18. *
  19. * Trantor Systems, Ltd.
  20. * 5415 Randall Place
  21. * Fremont, CA 94538
  22. * 1+ (415) 770-1400, FAX 1+ (415) 770-9910
  23. *
  24. * and
  25. *
  26. * NCR 5380 Family
  27. * SCSI Protocol Controller
  28. * Databook
  29. *
  30. * NCR Microelectronics
  31. * 1635 Aeroplaza Drive
  32. * Colorado Springs, CO 80916
  33. * 1+ (719) 578-3400
  34. * 1+ (800) 334-5454
  35. */
  36. /*
  37. * $Log: t128.h,v $
  38. */
  39. #ifndef T128_H
  40. #define T128_H
  41. #define T128_PUBLIC_RELEASE 3
  42. #define TDEBUG 0
  43. #define TDEBUG_INIT 0x1
  44. #define TDEBUG_TRANSFER 0x2
  45. /*
  46. * The trantor boards are memory mapped. They use an NCR5380 or
  47. * equivalent (my sample board had part second sourced from ZILOG).
  48. * NCR's recommended "Pseudo-DMA" architecture is used, where
  49. * a PAL drives the DMA signals on the 5380 allowing fast, blind
  50. * transfers with proper handshaking.
  51. */
  52. /*
  53. * Note : a boot switch is provided for the purpose of informing the
  54. * firmware to boot or not boot from attached SCSI devices. So, I imagine
  55. * there are fewer people who've yanked the ROM like they do on the Seagate
  56. * to make bootup faster, and I'll probably use this for autodetection.
  57. */
  58. #define T_ROM_OFFSET 0
  59. /*
  60. * Note : my sample board *WAS NOT* populated with the SRAM, so this
  61. * can't be used for autodetection without a ROM present.
  62. */
  63. #define T_RAM_OFFSET 0x1800
  64. /*
  65. * All of the registers are allocated 32 bytes of address space, except
  66. * for the data register (read/write to/from the 5380 in pseudo-DMA mode)
  67. */
  68. #define T_CONTROL_REG_OFFSET 0x1c00 /* rw */
  69. #define T_CR_INT 0x10 /* Enable interrupts */
  70. #define T_CR_CT 0x02 /* Reset watchdog timer */
  71. #define T_STATUS_REG_OFFSET 0x1c20 /* ro */
  72. #define T_ST_BOOT 0x80 /* Boot switch */
  73. #define T_ST_S3 0x40 /* User settable switches, */
  74. #define T_ST_S2 0x20 /* read 0 when switch is on, 1 off */
  75. #define T_ST_S1 0x10
  76. #define T_ST_PS2 0x08 /* Set for Microchannel 228 */
  77. #define T_ST_RDY 0x04 /* 5380 DRQ */
  78. #define T_ST_TIM 0x02 /* indicates 40us watchdog timer fired */
  79. #define T_ST_ZERO 0x01 /* Always zero */
  80. #define T_5380_OFFSET 0x1d00 /* 8 registers here, see NCR5380.h */
  81. #define T_DATA_REG_OFFSET 0x1e00 /* rw 512 bytes long */
  82. #ifndef ASM
  83. static int t128_abort(struct scsi_cmnd *);
  84. static int t128_biosparam(struct scsi_device *, struct block_device *,
  85. sector_t, int*);
  86. static int t128_detect(struct scsi_host_template *);
  87. static int t128_queue_command(struct Scsi_Host *, struct scsi_cmnd *);
  88. static int t128_bus_reset(struct scsi_cmnd *);
  89. #ifndef CMD_PER_LUN
  90. #define CMD_PER_LUN 2
  91. #endif
  92. #ifndef CAN_QUEUE
  93. #define CAN_QUEUE 32
  94. #endif
  95. #ifndef HOSTS_C
  96. #define NCR5380_implementation_fields \
  97. void __iomem *base
  98. #define NCR5380_local_declare() \
  99. void __iomem *base
  100. #define NCR5380_setup(instance) \
  101. base = ((struct NCR5380_hostdata *)(instance->hostdata))->base
  102. #define T128_address(reg) (base + T_5380_OFFSET + ((reg) * 0x20))
  103. #if !(TDEBUG & TDEBUG_TRANSFER)
  104. #define NCR5380_read(reg) readb(T128_address(reg))
  105. #define NCR5380_write(reg, value) writeb((value),(T128_address(reg)))
  106. #else
  107. #define NCR5380_read(reg) \
  108. (((unsigned char) printk("scsi%d : read register %d at address %08x\n"\
  109. , instance->hostno, (reg), T128_address(reg))), readb(T128_address(reg)))
  110. #define NCR5380_write(reg, value) { \
  111. printk("scsi%d : write %02x to register %d at address %08x\n", \
  112. instance->hostno, (value), (reg), T128_address(reg)); \
  113. writeb((value), (T128_address(reg))); \
  114. }
  115. #endif
  116. #define NCR5380_intr t128_intr
  117. #define do_NCR5380_intr do_t128_intr
  118. #define NCR5380_queue_command t128_queue_command
  119. #define NCR5380_abort t128_abort
  120. #define NCR5380_bus_reset t128_bus_reset
  121. #define NCR5380_proc_info t128_proc_info
  122. /* 15 14 12 10 7 5 3
  123. 1101 0100 1010 1000 */
  124. #define T128_IRQS 0xc4a8
  125. #endif /* else def HOSTS_C */
  126. #endif /* ndef ASM */
  127. #endif /* T128_H */