ql4_nx.c 64 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421
  1. /*
  2. * QLogic iSCSI HBA Driver
  3. * Copyright (c) 2003-2010 QLogic Corporation
  4. *
  5. * See LICENSE.qla4xxx for copyright and licensing details.
  6. */
  7. #include <linux/delay.h>
  8. #include <linux/io.h>
  9. #include <linux/pci.h>
  10. #include "ql4_def.h"
  11. #include "ql4_glbl.h"
  12. #include <asm-generic/io-64-nonatomic-lo-hi.h>
  13. #define MASK(n) DMA_BIT_MASK(n)
  14. #define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | ((addr >> 25) & 0x3ff))
  15. #define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | ((addr >> 25) & 0x3ff))
  16. #define MS_WIN(addr) (addr & 0x0ffc0000)
  17. #define QLA82XX_PCI_MN_2M (0)
  18. #define QLA82XX_PCI_MS_2M (0x80000)
  19. #define QLA82XX_PCI_OCM0_2M (0xc0000)
  20. #define VALID_OCM_ADDR(addr) (((addr) & 0x3f800) != 0x3f800)
  21. #define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
  22. /* CRB window related */
  23. #define CRB_BLK(off) ((off >> 20) & 0x3f)
  24. #define CRB_SUBBLK(off) ((off >> 16) & 0xf)
  25. #define CRB_WINDOW_2M (0x130060)
  26. #define CRB_HI(off) ((qla4_8xxx_crb_hub_agt[CRB_BLK(off)] << 20) | \
  27. ((off) & 0xf0000))
  28. #define QLA82XX_PCI_CAMQM_2M_END (0x04800800UL)
  29. #define QLA82XX_PCI_CAMQM_2M_BASE (0x000ff800UL)
  30. #define CRB_INDIRECT_2M (0x1e0000UL)
  31. static inline void __iomem *
  32. qla4_8xxx_pci_base_offsetfset(struct scsi_qla_host *ha, unsigned long off)
  33. {
  34. if ((off < ha->first_page_group_end) &&
  35. (off >= ha->first_page_group_start))
  36. return (void __iomem *)(ha->nx_pcibase + off);
  37. return NULL;
  38. }
  39. #define MAX_CRB_XFORM 60
  40. static unsigned long crb_addr_xform[MAX_CRB_XFORM];
  41. static int qla4_8xxx_crb_table_initialized;
  42. #define qla4_8xxx_crb_addr_transform(name) \
  43. (crb_addr_xform[QLA82XX_HW_PX_MAP_CRB_##name] = \
  44. QLA82XX_HW_CRB_HUB_AGT_ADR_##name << 20)
  45. static void
  46. qla4_8xxx_crb_addr_transform_setup(void)
  47. {
  48. qla4_8xxx_crb_addr_transform(XDMA);
  49. qla4_8xxx_crb_addr_transform(TIMR);
  50. qla4_8xxx_crb_addr_transform(SRE);
  51. qla4_8xxx_crb_addr_transform(SQN3);
  52. qla4_8xxx_crb_addr_transform(SQN2);
  53. qla4_8xxx_crb_addr_transform(SQN1);
  54. qla4_8xxx_crb_addr_transform(SQN0);
  55. qla4_8xxx_crb_addr_transform(SQS3);
  56. qla4_8xxx_crb_addr_transform(SQS2);
  57. qla4_8xxx_crb_addr_transform(SQS1);
  58. qla4_8xxx_crb_addr_transform(SQS0);
  59. qla4_8xxx_crb_addr_transform(RPMX7);
  60. qla4_8xxx_crb_addr_transform(RPMX6);
  61. qla4_8xxx_crb_addr_transform(RPMX5);
  62. qla4_8xxx_crb_addr_transform(RPMX4);
  63. qla4_8xxx_crb_addr_transform(RPMX3);
  64. qla4_8xxx_crb_addr_transform(RPMX2);
  65. qla4_8xxx_crb_addr_transform(RPMX1);
  66. qla4_8xxx_crb_addr_transform(RPMX0);
  67. qla4_8xxx_crb_addr_transform(ROMUSB);
  68. qla4_8xxx_crb_addr_transform(SN);
  69. qla4_8xxx_crb_addr_transform(QMN);
  70. qla4_8xxx_crb_addr_transform(QMS);
  71. qla4_8xxx_crb_addr_transform(PGNI);
  72. qla4_8xxx_crb_addr_transform(PGND);
  73. qla4_8xxx_crb_addr_transform(PGN3);
  74. qla4_8xxx_crb_addr_transform(PGN2);
  75. qla4_8xxx_crb_addr_transform(PGN1);
  76. qla4_8xxx_crb_addr_transform(PGN0);
  77. qla4_8xxx_crb_addr_transform(PGSI);
  78. qla4_8xxx_crb_addr_transform(PGSD);
  79. qla4_8xxx_crb_addr_transform(PGS3);
  80. qla4_8xxx_crb_addr_transform(PGS2);
  81. qla4_8xxx_crb_addr_transform(PGS1);
  82. qla4_8xxx_crb_addr_transform(PGS0);
  83. qla4_8xxx_crb_addr_transform(PS);
  84. qla4_8xxx_crb_addr_transform(PH);
  85. qla4_8xxx_crb_addr_transform(NIU);
  86. qla4_8xxx_crb_addr_transform(I2Q);
  87. qla4_8xxx_crb_addr_transform(EG);
  88. qla4_8xxx_crb_addr_transform(MN);
  89. qla4_8xxx_crb_addr_transform(MS);
  90. qla4_8xxx_crb_addr_transform(CAS2);
  91. qla4_8xxx_crb_addr_transform(CAS1);
  92. qla4_8xxx_crb_addr_transform(CAS0);
  93. qla4_8xxx_crb_addr_transform(CAM);
  94. qla4_8xxx_crb_addr_transform(C2C1);
  95. qla4_8xxx_crb_addr_transform(C2C0);
  96. qla4_8xxx_crb_addr_transform(SMB);
  97. qla4_8xxx_crb_addr_transform(OCM0);
  98. qla4_8xxx_crb_addr_transform(I2C0);
  99. qla4_8xxx_crb_table_initialized = 1;
  100. }
  101. static struct crb_128M_2M_block_map crb_128M_2M_map[64] = {
  102. {{{0, 0, 0, 0} } }, /* 0: PCI */
  103. {{{1, 0x0100000, 0x0102000, 0x120000}, /* 1: PCIE */
  104. {1, 0x0110000, 0x0120000, 0x130000},
  105. {1, 0x0120000, 0x0122000, 0x124000},
  106. {1, 0x0130000, 0x0132000, 0x126000},
  107. {1, 0x0140000, 0x0142000, 0x128000},
  108. {1, 0x0150000, 0x0152000, 0x12a000},
  109. {1, 0x0160000, 0x0170000, 0x110000},
  110. {1, 0x0170000, 0x0172000, 0x12e000},
  111. {0, 0x0000000, 0x0000000, 0x000000},
  112. {0, 0x0000000, 0x0000000, 0x000000},
  113. {0, 0x0000000, 0x0000000, 0x000000},
  114. {0, 0x0000000, 0x0000000, 0x000000},
  115. {0, 0x0000000, 0x0000000, 0x000000},
  116. {0, 0x0000000, 0x0000000, 0x000000},
  117. {1, 0x01e0000, 0x01e0800, 0x122000},
  118. {0, 0x0000000, 0x0000000, 0x000000} } },
  119. {{{1, 0x0200000, 0x0210000, 0x180000} } },/* 2: MN */
  120. {{{0, 0, 0, 0} } }, /* 3: */
  121. {{{1, 0x0400000, 0x0401000, 0x169000} } },/* 4: P2NR1 */
  122. {{{1, 0x0500000, 0x0510000, 0x140000} } },/* 5: SRE */
  123. {{{1, 0x0600000, 0x0610000, 0x1c0000} } },/* 6: NIU */
  124. {{{1, 0x0700000, 0x0704000, 0x1b8000} } },/* 7: QM */
  125. {{{1, 0x0800000, 0x0802000, 0x170000}, /* 8: SQM0 */
  126. {0, 0x0000000, 0x0000000, 0x000000},
  127. {0, 0x0000000, 0x0000000, 0x000000},
  128. {0, 0x0000000, 0x0000000, 0x000000},
  129. {0, 0x0000000, 0x0000000, 0x000000},
  130. {0, 0x0000000, 0x0000000, 0x000000},
  131. {0, 0x0000000, 0x0000000, 0x000000},
  132. {0, 0x0000000, 0x0000000, 0x000000},
  133. {0, 0x0000000, 0x0000000, 0x000000},
  134. {0, 0x0000000, 0x0000000, 0x000000},
  135. {0, 0x0000000, 0x0000000, 0x000000},
  136. {0, 0x0000000, 0x0000000, 0x000000},
  137. {0, 0x0000000, 0x0000000, 0x000000},
  138. {0, 0x0000000, 0x0000000, 0x000000},
  139. {0, 0x0000000, 0x0000000, 0x000000},
  140. {1, 0x08f0000, 0x08f2000, 0x172000} } },
  141. {{{1, 0x0900000, 0x0902000, 0x174000}, /* 9: SQM1*/
  142. {0, 0x0000000, 0x0000000, 0x000000},
  143. {0, 0x0000000, 0x0000000, 0x000000},
  144. {0, 0x0000000, 0x0000000, 0x000000},
  145. {0, 0x0000000, 0x0000000, 0x000000},
  146. {0, 0x0000000, 0x0000000, 0x000000},
  147. {0, 0x0000000, 0x0000000, 0x000000},
  148. {0, 0x0000000, 0x0000000, 0x000000},
  149. {0, 0x0000000, 0x0000000, 0x000000},
  150. {0, 0x0000000, 0x0000000, 0x000000},
  151. {0, 0x0000000, 0x0000000, 0x000000},
  152. {0, 0x0000000, 0x0000000, 0x000000},
  153. {0, 0x0000000, 0x0000000, 0x000000},
  154. {0, 0x0000000, 0x0000000, 0x000000},
  155. {0, 0x0000000, 0x0000000, 0x000000},
  156. {1, 0x09f0000, 0x09f2000, 0x176000} } },
  157. {{{0, 0x0a00000, 0x0a02000, 0x178000}, /* 10: SQM2*/
  158. {0, 0x0000000, 0x0000000, 0x000000},
  159. {0, 0x0000000, 0x0000000, 0x000000},
  160. {0, 0x0000000, 0x0000000, 0x000000},
  161. {0, 0x0000000, 0x0000000, 0x000000},
  162. {0, 0x0000000, 0x0000000, 0x000000},
  163. {0, 0x0000000, 0x0000000, 0x000000},
  164. {0, 0x0000000, 0x0000000, 0x000000},
  165. {0, 0x0000000, 0x0000000, 0x000000},
  166. {0, 0x0000000, 0x0000000, 0x000000},
  167. {0, 0x0000000, 0x0000000, 0x000000},
  168. {0, 0x0000000, 0x0000000, 0x000000},
  169. {0, 0x0000000, 0x0000000, 0x000000},
  170. {0, 0x0000000, 0x0000000, 0x000000},
  171. {0, 0x0000000, 0x0000000, 0x000000},
  172. {1, 0x0af0000, 0x0af2000, 0x17a000} } },
  173. {{{0, 0x0b00000, 0x0b02000, 0x17c000}, /* 11: SQM3*/
  174. {0, 0x0000000, 0x0000000, 0x000000},
  175. {0, 0x0000000, 0x0000000, 0x000000},
  176. {0, 0x0000000, 0x0000000, 0x000000},
  177. {0, 0x0000000, 0x0000000, 0x000000},
  178. {0, 0x0000000, 0x0000000, 0x000000},
  179. {0, 0x0000000, 0x0000000, 0x000000},
  180. {0, 0x0000000, 0x0000000, 0x000000},
  181. {0, 0x0000000, 0x0000000, 0x000000},
  182. {0, 0x0000000, 0x0000000, 0x000000},
  183. {0, 0x0000000, 0x0000000, 0x000000},
  184. {0, 0x0000000, 0x0000000, 0x000000},
  185. {0, 0x0000000, 0x0000000, 0x000000},
  186. {0, 0x0000000, 0x0000000, 0x000000},
  187. {0, 0x0000000, 0x0000000, 0x000000},
  188. {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
  189. {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },/* 12: I2Q */
  190. {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },/* 13: TMR */
  191. {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },/* 14: ROMUSB */
  192. {{{1, 0x0f00000, 0x0f01000, 0x164000} } },/* 15: PEG4 */
  193. {{{0, 0x1000000, 0x1004000, 0x1a8000} } },/* 16: XDMA */
  194. {{{1, 0x1100000, 0x1101000, 0x160000} } },/* 17: PEG0 */
  195. {{{1, 0x1200000, 0x1201000, 0x161000} } },/* 18: PEG1 */
  196. {{{1, 0x1300000, 0x1301000, 0x162000} } },/* 19: PEG2 */
  197. {{{1, 0x1400000, 0x1401000, 0x163000} } },/* 20: PEG3 */
  198. {{{1, 0x1500000, 0x1501000, 0x165000} } },/* 21: P2ND */
  199. {{{1, 0x1600000, 0x1601000, 0x166000} } },/* 22: P2NI */
  200. {{{0, 0, 0, 0} } }, /* 23: */
  201. {{{0, 0, 0, 0} } }, /* 24: */
  202. {{{0, 0, 0, 0} } }, /* 25: */
  203. {{{0, 0, 0, 0} } }, /* 26: */
  204. {{{0, 0, 0, 0} } }, /* 27: */
  205. {{{0, 0, 0, 0} } }, /* 28: */
  206. {{{1, 0x1d00000, 0x1d10000, 0x190000} } },/* 29: MS */
  207. {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },/* 30: P2NR2 */
  208. {{{1, 0x1f00000, 0x1f10000, 0x150000} } },/* 31: EPG */
  209. {{{0} } }, /* 32: PCI */
  210. {{{1, 0x2100000, 0x2102000, 0x120000}, /* 33: PCIE */
  211. {1, 0x2110000, 0x2120000, 0x130000},
  212. {1, 0x2120000, 0x2122000, 0x124000},
  213. {1, 0x2130000, 0x2132000, 0x126000},
  214. {1, 0x2140000, 0x2142000, 0x128000},
  215. {1, 0x2150000, 0x2152000, 0x12a000},
  216. {1, 0x2160000, 0x2170000, 0x110000},
  217. {1, 0x2170000, 0x2172000, 0x12e000},
  218. {0, 0x0000000, 0x0000000, 0x000000},
  219. {0, 0x0000000, 0x0000000, 0x000000},
  220. {0, 0x0000000, 0x0000000, 0x000000},
  221. {0, 0x0000000, 0x0000000, 0x000000},
  222. {0, 0x0000000, 0x0000000, 0x000000},
  223. {0, 0x0000000, 0x0000000, 0x000000},
  224. {0, 0x0000000, 0x0000000, 0x000000},
  225. {0, 0x0000000, 0x0000000, 0x000000} } },
  226. {{{1, 0x2200000, 0x2204000, 0x1b0000} } },/* 34: CAM */
  227. {{{0} } }, /* 35: */
  228. {{{0} } }, /* 36: */
  229. {{{0} } }, /* 37: */
  230. {{{0} } }, /* 38: */
  231. {{{0} } }, /* 39: */
  232. {{{1, 0x2800000, 0x2804000, 0x1a4000} } },/* 40: TMR */
  233. {{{1, 0x2900000, 0x2901000, 0x16b000} } },/* 41: P2NR3 */
  234. {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },/* 42: RPMX1 */
  235. {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },/* 43: RPMX2 */
  236. {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },/* 44: RPMX3 */
  237. {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },/* 45: RPMX4 */
  238. {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },/* 46: RPMX5 */
  239. {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },/* 47: RPMX6 */
  240. {{{1, 0x3000000, 0x3000400, 0x1adc00} } },/* 48: RPMX7 */
  241. {{{0, 0x3100000, 0x3104000, 0x1a8000} } },/* 49: XDMA */
  242. {{{1, 0x3200000, 0x3204000, 0x1d4000} } },/* 50: I2Q */
  243. {{{1, 0x3300000, 0x3304000, 0x1a0000} } },/* 51: ROMUSB */
  244. {{{0} } }, /* 52: */
  245. {{{1, 0x3500000, 0x3500400, 0x1ac000} } },/* 53: RPMX0 */
  246. {{{1, 0x3600000, 0x3600400, 0x1ae000} } },/* 54: RPMX8 */
  247. {{{1, 0x3700000, 0x3700400, 0x1ae400} } },/* 55: RPMX9 */
  248. {{{1, 0x3800000, 0x3804000, 0x1d0000} } },/* 56: OCM0 */
  249. {{{1, 0x3900000, 0x3904000, 0x1b4000} } },/* 57: CRYPTO */
  250. {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },/* 58: SMB */
  251. {{{0} } }, /* 59: I2C0 */
  252. {{{0} } }, /* 60: I2C1 */
  253. {{{1, 0x3d00000, 0x3d04000, 0x1dc000} } },/* 61: LPC */
  254. {{{1, 0x3e00000, 0x3e01000, 0x167000} } },/* 62: P2NC */
  255. {{{1, 0x3f00000, 0x3f01000, 0x168000} } } /* 63: P2NR0 */
  256. };
  257. /*
  258. * top 12 bits of crb internal address (hub, agent)
  259. */
  260. static unsigned qla4_8xxx_crb_hub_agt[64] = {
  261. 0,
  262. QLA82XX_HW_CRB_HUB_AGT_ADR_PS,
  263. QLA82XX_HW_CRB_HUB_AGT_ADR_MN,
  264. QLA82XX_HW_CRB_HUB_AGT_ADR_MS,
  265. 0,
  266. QLA82XX_HW_CRB_HUB_AGT_ADR_SRE,
  267. QLA82XX_HW_CRB_HUB_AGT_ADR_NIU,
  268. QLA82XX_HW_CRB_HUB_AGT_ADR_QMN,
  269. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN0,
  270. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN1,
  271. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN2,
  272. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN3,
  273. QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q,
  274. QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR,
  275. QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB,
  276. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN4,
  277. QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA,
  278. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN0,
  279. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN1,
  280. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN2,
  281. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN3,
  282. QLA82XX_HW_CRB_HUB_AGT_ADR_PGND,
  283. QLA82XX_HW_CRB_HUB_AGT_ADR_PGNI,
  284. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS0,
  285. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS1,
  286. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS2,
  287. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS3,
  288. 0,
  289. QLA82XX_HW_CRB_HUB_AGT_ADR_PGSI,
  290. QLA82XX_HW_CRB_HUB_AGT_ADR_SN,
  291. 0,
  292. QLA82XX_HW_CRB_HUB_AGT_ADR_EG,
  293. 0,
  294. QLA82XX_HW_CRB_HUB_AGT_ADR_PS,
  295. QLA82XX_HW_CRB_HUB_AGT_ADR_CAM,
  296. 0,
  297. 0,
  298. 0,
  299. 0,
  300. 0,
  301. QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR,
  302. 0,
  303. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX1,
  304. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX2,
  305. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX3,
  306. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX4,
  307. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX5,
  308. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX6,
  309. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX7,
  310. QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA,
  311. QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q,
  312. QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB,
  313. 0,
  314. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX0,
  315. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX8,
  316. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX9,
  317. QLA82XX_HW_CRB_HUB_AGT_ADR_OCM0,
  318. 0,
  319. QLA82XX_HW_CRB_HUB_AGT_ADR_SMB,
  320. QLA82XX_HW_CRB_HUB_AGT_ADR_I2C0,
  321. QLA82XX_HW_CRB_HUB_AGT_ADR_I2C1,
  322. 0,
  323. QLA82XX_HW_CRB_HUB_AGT_ADR_PGNC,
  324. 0,
  325. };
  326. /* Device states */
  327. static char *qdev_state[] = {
  328. "Unknown",
  329. "Cold",
  330. "Initializing",
  331. "Ready",
  332. "Need Reset",
  333. "Need Quiescent",
  334. "Failed",
  335. "Quiescent",
  336. };
  337. /*
  338. * In: 'off' is offset from CRB space in 128M pci map
  339. * Out: 'off' is 2M pci map addr
  340. * side effect: lock crb window
  341. */
  342. static void
  343. qla4_8xxx_pci_set_crbwindow_2M(struct scsi_qla_host *ha, ulong *off)
  344. {
  345. u32 win_read;
  346. ha->crb_win = CRB_HI(*off);
  347. writel(ha->crb_win,
  348. (void __iomem *)(CRB_WINDOW_2M + ha->nx_pcibase));
  349. /* Read back value to make sure write has gone through before trying
  350. * to use it. */
  351. win_read = readl((void __iomem *)(CRB_WINDOW_2M + ha->nx_pcibase));
  352. if (win_read != ha->crb_win) {
  353. DEBUG2(ql4_printk(KERN_INFO, ha,
  354. "%s: Written crbwin (0x%x) != Read crbwin (0x%x),"
  355. " off=0x%lx\n", __func__, ha->crb_win, win_read, *off));
  356. }
  357. *off = (*off & MASK(16)) + CRB_INDIRECT_2M + ha->nx_pcibase;
  358. }
  359. void
  360. qla4_8xxx_wr_32(struct scsi_qla_host *ha, ulong off, u32 data)
  361. {
  362. unsigned long flags = 0;
  363. int rv;
  364. rv = qla4_8xxx_pci_get_crb_addr_2M(ha, &off);
  365. BUG_ON(rv == -1);
  366. if (rv == 1) {
  367. write_lock_irqsave(&ha->hw_lock, flags);
  368. qla4_8xxx_crb_win_lock(ha);
  369. qla4_8xxx_pci_set_crbwindow_2M(ha, &off);
  370. }
  371. writel(data, (void __iomem *)off);
  372. if (rv == 1) {
  373. qla4_8xxx_crb_win_unlock(ha);
  374. write_unlock_irqrestore(&ha->hw_lock, flags);
  375. }
  376. }
  377. int
  378. qla4_8xxx_rd_32(struct scsi_qla_host *ha, ulong off)
  379. {
  380. unsigned long flags = 0;
  381. int rv;
  382. u32 data;
  383. rv = qla4_8xxx_pci_get_crb_addr_2M(ha, &off);
  384. BUG_ON(rv == -1);
  385. if (rv == 1) {
  386. write_lock_irqsave(&ha->hw_lock, flags);
  387. qla4_8xxx_crb_win_lock(ha);
  388. qla4_8xxx_pci_set_crbwindow_2M(ha, &off);
  389. }
  390. data = readl((void __iomem *)off);
  391. if (rv == 1) {
  392. qla4_8xxx_crb_win_unlock(ha);
  393. write_unlock_irqrestore(&ha->hw_lock, flags);
  394. }
  395. return data;
  396. }
  397. #define CRB_WIN_LOCK_TIMEOUT 100000000
  398. int qla4_8xxx_crb_win_lock(struct scsi_qla_host *ha)
  399. {
  400. int i;
  401. int done = 0, timeout = 0;
  402. while (!done) {
  403. /* acquire semaphore3 from PCI HW block */
  404. done = qla4_8xxx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_LOCK));
  405. if (done == 1)
  406. break;
  407. if (timeout >= CRB_WIN_LOCK_TIMEOUT)
  408. return -1;
  409. timeout++;
  410. /* Yield CPU */
  411. if (!in_interrupt())
  412. schedule();
  413. else {
  414. for (i = 0; i < 20; i++)
  415. cpu_relax(); /*This a nop instr on i386*/
  416. }
  417. }
  418. qla4_8xxx_wr_32(ha, QLA82XX_CRB_WIN_LOCK_ID, ha->func_num);
  419. return 0;
  420. }
  421. void qla4_8xxx_crb_win_unlock(struct scsi_qla_host *ha)
  422. {
  423. qla4_8xxx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_UNLOCK));
  424. }
  425. #define IDC_LOCK_TIMEOUT 100000000
  426. /**
  427. * qla4_8xxx_idc_lock - hw_lock
  428. * @ha: pointer to adapter structure
  429. *
  430. * General purpose lock used to synchronize access to
  431. * CRB_DEV_STATE, CRB_DEV_REF_COUNT, etc.
  432. **/
  433. int qla4_8xxx_idc_lock(struct scsi_qla_host *ha)
  434. {
  435. int i;
  436. int done = 0, timeout = 0;
  437. while (!done) {
  438. /* acquire semaphore5 from PCI HW block */
  439. done = qla4_8xxx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_LOCK));
  440. if (done == 1)
  441. break;
  442. if (timeout >= IDC_LOCK_TIMEOUT)
  443. return -1;
  444. timeout++;
  445. /* Yield CPU */
  446. if (!in_interrupt())
  447. schedule();
  448. else {
  449. for (i = 0; i < 20; i++)
  450. cpu_relax(); /*This a nop instr on i386*/
  451. }
  452. }
  453. return 0;
  454. }
  455. void qla4_8xxx_idc_unlock(struct scsi_qla_host *ha)
  456. {
  457. qla4_8xxx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_UNLOCK));
  458. }
  459. int
  460. qla4_8xxx_pci_get_crb_addr_2M(struct scsi_qla_host *ha, ulong *off)
  461. {
  462. struct crb_128M_2M_sub_block_map *m;
  463. if (*off >= QLA82XX_CRB_MAX)
  464. return -1;
  465. if (*off >= QLA82XX_PCI_CAMQM && (*off < QLA82XX_PCI_CAMQM_2M_END)) {
  466. *off = (*off - QLA82XX_PCI_CAMQM) +
  467. QLA82XX_PCI_CAMQM_2M_BASE + ha->nx_pcibase;
  468. return 0;
  469. }
  470. if (*off < QLA82XX_PCI_CRBSPACE)
  471. return -1;
  472. *off -= QLA82XX_PCI_CRBSPACE;
  473. /*
  474. * Try direct map
  475. */
  476. m = &crb_128M_2M_map[CRB_BLK(*off)].sub_block[CRB_SUBBLK(*off)];
  477. if (m->valid && (m->start_128M <= *off) && (m->end_128M > *off)) {
  478. *off = *off + m->start_2M - m->start_128M + ha->nx_pcibase;
  479. return 0;
  480. }
  481. /*
  482. * Not in direct map, use crb window
  483. */
  484. return 1;
  485. }
  486. /* PCI Windowing for DDR regions. */
  487. #define QLA82XX_ADDR_IN_RANGE(addr, low, high) \
  488. (((addr) <= (high)) && ((addr) >= (low)))
  489. /*
  490. * check memory access boundary.
  491. * used by test agent. support ddr access only for now
  492. */
  493. static unsigned long
  494. qla4_8xxx_pci_mem_bound_check(struct scsi_qla_host *ha,
  495. unsigned long long addr, int size)
  496. {
  497. if (!QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_DDR_NET,
  498. QLA82XX_ADDR_DDR_NET_MAX) ||
  499. !QLA82XX_ADDR_IN_RANGE(addr + size - 1,
  500. QLA82XX_ADDR_DDR_NET, QLA82XX_ADDR_DDR_NET_MAX) ||
  501. ((size != 1) && (size != 2) && (size != 4) && (size != 8))) {
  502. return 0;
  503. }
  504. return 1;
  505. }
  506. static int qla4_8xxx_pci_set_window_warning_count;
  507. static unsigned long
  508. qla4_8xxx_pci_set_window(struct scsi_qla_host *ha, unsigned long long addr)
  509. {
  510. int window;
  511. u32 win_read;
  512. if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_DDR_NET,
  513. QLA82XX_ADDR_DDR_NET_MAX)) {
  514. /* DDR network side */
  515. window = MN_WIN(addr);
  516. ha->ddr_mn_window = window;
  517. qla4_8xxx_wr_32(ha, ha->mn_win_crb |
  518. QLA82XX_PCI_CRBSPACE, window);
  519. win_read = qla4_8xxx_rd_32(ha, ha->mn_win_crb |
  520. QLA82XX_PCI_CRBSPACE);
  521. if ((win_read << 17) != window) {
  522. ql4_printk(KERN_WARNING, ha,
  523. "%s: Written MNwin (0x%x) != Read MNwin (0x%x)\n",
  524. __func__, window, win_read);
  525. }
  526. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_DDR_NET;
  527. } else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_OCM0,
  528. QLA82XX_ADDR_OCM0_MAX)) {
  529. unsigned int temp1;
  530. /* if bits 19:18&17:11 are on */
  531. if ((addr & 0x00ff800) == 0xff800) {
  532. printk("%s: QM access not handled.\n", __func__);
  533. addr = -1UL;
  534. }
  535. window = OCM_WIN(addr);
  536. ha->ddr_mn_window = window;
  537. qla4_8xxx_wr_32(ha, ha->mn_win_crb |
  538. QLA82XX_PCI_CRBSPACE, window);
  539. win_read = qla4_8xxx_rd_32(ha, ha->mn_win_crb |
  540. QLA82XX_PCI_CRBSPACE);
  541. temp1 = ((window & 0x1FF) << 7) |
  542. ((window & 0x0FFFE0000) >> 17);
  543. if (win_read != temp1) {
  544. printk("%s: Written OCMwin (0x%x) != Read"
  545. " OCMwin (0x%x)\n", __func__, temp1, win_read);
  546. }
  547. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_OCM0_2M;
  548. } else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_QDR_NET,
  549. QLA82XX_P3_ADDR_QDR_NET_MAX)) {
  550. /* QDR network side */
  551. window = MS_WIN(addr);
  552. ha->qdr_sn_window = window;
  553. qla4_8xxx_wr_32(ha, ha->ms_win_crb |
  554. QLA82XX_PCI_CRBSPACE, window);
  555. win_read = qla4_8xxx_rd_32(ha,
  556. ha->ms_win_crb | QLA82XX_PCI_CRBSPACE);
  557. if (win_read != window) {
  558. printk("%s: Written MSwin (0x%x) != Read "
  559. "MSwin (0x%x)\n", __func__, window, win_read);
  560. }
  561. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_QDR_NET;
  562. } else {
  563. /*
  564. * peg gdb frequently accesses memory that doesn't exist,
  565. * this limits the chit chat so debugging isn't slowed down.
  566. */
  567. if ((qla4_8xxx_pci_set_window_warning_count++ < 8) ||
  568. (qla4_8xxx_pci_set_window_warning_count%64 == 0)) {
  569. printk("%s: Warning:%s Unknown address range!\n",
  570. __func__, DRIVER_NAME);
  571. }
  572. addr = -1UL;
  573. }
  574. return addr;
  575. }
  576. /* check if address is in the same windows as the previous access */
  577. static int qla4_8xxx_pci_is_same_window(struct scsi_qla_host *ha,
  578. unsigned long long addr)
  579. {
  580. int window;
  581. unsigned long long qdr_max;
  582. qdr_max = QLA82XX_P3_ADDR_QDR_NET_MAX;
  583. if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_DDR_NET,
  584. QLA82XX_ADDR_DDR_NET_MAX)) {
  585. /* DDR network side */
  586. BUG(); /* MN access can not come here */
  587. } else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_OCM0,
  588. QLA82XX_ADDR_OCM0_MAX)) {
  589. return 1;
  590. } else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_OCM1,
  591. QLA82XX_ADDR_OCM1_MAX)) {
  592. return 1;
  593. } else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_QDR_NET,
  594. qdr_max)) {
  595. /* QDR network side */
  596. window = ((addr - QLA82XX_ADDR_QDR_NET) >> 22) & 0x3f;
  597. if (ha->qdr_sn_window == window)
  598. return 1;
  599. }
  600. return 0;
  601. }
  602. static int qla4_8xxx_pci_mem_read_direct(struct scsi_qla_host *ha,
  603. u64 off, void *data, int size)
  604. {
  605. unsigned long flags;
  606. void __iomem *addr;
  607. int ret = 0;
  608. u64 start;
  609. void __iomem *mem_ptr = NULL;
  610. unsigned long mem_base;
  611. unsigned long mem_page;
  612. write_lock_irqsave(&ha->hw_lock, flags);
  613. /*
  614. * If attempting to access unknown address or straddle hw windows,
  615. * do not access.
  616. */
  617. start = qla4_8xxx_pci_set_window(ha, off);
  618. if ((start == -1UL) ||
  619. (qla4_8xxx_pci_is_same_window(ha, off + size - 1) == 0)) {
  620. write_unlock_irqrestore(&ha->hw_lock, flags);
  621. printk(KERN_ERR"%s out of bound pci memory access. "
  622. "offset is 0x%llx\n", DRIVER_NAME, off);
  623. return -1;
  624. }
  625. addr = qla4_8xxx_pci_base_offsetfset(ha, start);
  626. if (!addr) {
  627. write_unlock_irqrestore(&ha->hw_lock, flags);
  628. mem_base = pci_resource_start(ha->pdev, 0);
  629. mem_page = start & PAGE_MASK;
  630. /* Map two pages whenever user tries to access addresses in two
  631. consecutive pages.
  632. */
  633. if (mem_page != ((start + size - 1) & PAGE_MASK))
  634. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE * 2);
  635. else
  636. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  637. if (mem_ptr == NULL) {
  638. *(u8 *)data = 0;
  639. return -1;
  640. }
  641. addr = mem_ptr;
  642. addr += start & (PAGE_SIZE - 1);
  643. write_lock_irqsave(&ha->hw_lock, flags);
  644. }
  645. switch (size) {
  646. case 1:
  647. *(u8 *)data = readb(addr);
  648. break;
  649. case 2:
  650. *(u16 *)data = readw(addr);
  651. break;
  652. case 4:
  653. *(u32 *)data = readl(addr);
  654. break;
  655. case 8:
  656. *(u64 *)data = readq(addr);
  657. break;
  658. default:
  659. ret = -1;
  660. break;
  661. }
  662. write_unlock_irqrestore(&ha->hw_lock, flags);
  663. if (mem_ptr)
  664. iounmap(mem_ptr);
  665. return ret;
  666. }
  667. static int
  668. qla4_8xxx_pci_mem_write_direct(struct scsi_qla_host *ha, u64 off,
  669. void *data, int size)
  670. {
  671. unsigned long flags;
  672. void __iomem *addr;
  673. int ret = 0;
  674. u64 start;
  675. void __iomem *mem_ptr = NULL;
  676. unsigned long mem_base;
  677. unsigned long mem_page;
  678. write_lock_irqsave(&ha->hw_lock, flags);
  679. /*
  680. * If attempting to access unknown address or straddle hw windows,
  681. * do not access.
  682. */
  683. start = qla4_8xxx_pci_set_window(ha, off);
  684. if ((start == -1UL) ||
  685. (qla4_8xxx_pci_is_same_window(ha, off + size - 1) == 0)) {
  686. write_unlock_irqrestore(&ha->hw_lock, flags);
  687. printk(KERN_ERR"%s out of bound pci memory access. "
  688. "offset is 0x%llx\n", DRIVER_NAME, off);
  689. return -1;
  690. }
  691. addr = qla4_8xxx_pci_base_offsetfset(ha, start);
  692. if (!addr) {
  693. write_unlock_irqrestore(&ha->hw_lock, flags);
  694. mem_base = pci_resource_start(ha->pdev, 0);
  695. mem_page = start & PAGE_MASK;
  696. /* Map two pages whenever user tries to access addresses in two
  697. consecutive pages.
  698. */
  699. if (mem_page != ((start + size - 1) & PAGE_MASK))
  700. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE*2);
  701. else
  702. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  703. if (mem_ptr == NULL)
  704. return -1;
  705. addr = mem_ptr;
  706. addr += start & (PAGE_SIZE - 1);
  707. write_lock_irqsave(&ha->hw_lock, flags);
  708. }
  709. switch (size) {
  710. case 1:
  711. writeb(*(u8 *)data, addr);
  712. break;
  713. case 2:
  714. writew(*(u16 *)data, addr);
  715. break;
  716. case 4:
  717. writel(*(u32 *)data, addr);
  718. break;
  719. case 8:
  720. writeq(*(u64 *)data, addr);
  721. break;
  722. default:
  723. ret = -1;
  724. break;
  725. }
  726. write_unlock_irqrestore(&ha->hw_lock, flags);
  727. if (mem_ptr)
  728. iounmap(mem_ptr);
  729. return ret;
  730. }
  731. #define MTU_FUDGE_FACTOR 100
  732. static unsigned long
  733. qla4_8xxx_decode_crb_addr(unsigned long addr)
  734. {
  735. int i;
  736. unsigned long base_addr, offset, pci_base;
  737. if (!qla4_8xxx_crb_table_initialized)
  738. qla4_8xxx_crb_addr_transform_setup();
  739. pci_base = ADDR_ERROR;
  740. base_addr = addr & 0xfff00000;
  741. offset = addr & 0x000fffff;
  742. for (i = 0; i < MAX_CRB_XFORM; i++) {
  743. if (crb_addr_xform[i] == base_addr) {
  744. pci_base = i << 20;
  745. break;
  746. }
  747. }
  748. if (pci_base == ADDR_ERROR)
  749. return pci_base;
  750. else
  751. return pci_base + offset;
  752. }
  753. static long rom_max_timeout = 100;
  754. static long qla4_8xxx_rom_lock_timeout = 100;
  755. static int
  756. qla4_8xxx_rom_lock(struct scsi_qla_host *ha)
  757. {
  758. int i;
  759. int done = 0, timeout = 0;
  760. while (!done) {
  761. /* acquire semaphore2 from PCI HW block */
  762. done = qla4_8xxx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_LOCK));
  763. if (done == 1)
  764. break;
  765. if (timeout >= qla4_8xxx_rom_lock_timeout)
  766. return -1;
  767. timeout++;
  768. /* Yield CPU */
  769. if (!in_interrupt())
  770. schedule();
  771. else {
  772. for (i = 0; i < 20; i++)
  773. cpu_relax(); /*This a nop instr on i386*/
  774. }
  775. }
  776. qla4_8xxx_wr_32(ha, QLA82XX_ROM_LOCK_ID, ROM_LOCK_DRIVER);
  777. return 0;
  778. }
  779. static void
  780. qla4_8xxx_rom_unlock(struct scsi_qla_host *ha)
  781. {
  782. qla4_8xxx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK));
  783. }
  784. static int
  785. qla4_8xxx_wait_rom_done(struct scsi_qla_host *ha)
  786. {
  787. long timeout = 0;
  788. long done = 0 ;
  789. while (done == 0) {
  790. done = qla4_8xxx_rd_32(ha, QLA82XX_ROMUSB_GLB_STATUS);
  791. done &= 2;
  792. timeout++;
  793. if (timeout >= rom_max_timeout) {
  794. printk("%s: Timeout reached waiting for rom done",
  795. DRIVER_NAME);
  796. return -1;
  797. }
  798. }
  799. return 0;
  800. }
  801. static int
  802. qla4_8xxx_do_rom_fast_read(struct scsi_qla_host *ha, int addr, int *valp)
  803. {
  804. qla4_8xxx_wr_32(ha, QLA82XX_ROMUSB_ROM_ADDRESS, addr);
  805. qla4_8xxx_wr_32(ha, QLA82XX_ROMUSB_ROM_DUMMY_BYTE_CNT, 0);
  806. qla4_8xxx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 3);
  807. qla4_8xxx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, 0xb);
  808. if (qla4_8xxx_wait_rom_done(ha)) {
  809. printk("%s: Error waiting for rom done\n", DRIVER_NAME);
  810. return -1;
  811. }
  812. /* reset abyte_cnt and dummy_byte_cnt */
  813. qla4_8xxx_wr_32(ha, QLA82XX_ROMUSB_ROM_DUMMY_BYTE_CNT, 0);
  814. udelay(10);
  815. qla4_8xxx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 0);
  816. *valp = qla4_8xxx_rd_32(ha, QLA82XX_ROMUSB_ROM_RDATA);
  817. return 0;
  818. }
  819. static int
  820. qla4_8xxx_rom_fast_read(struct scsi_qla_host *ha, int addr, int *valp)
  821. {
  822. int ret, loops = 0;
  823. while ((qla4_8xxx_rom_lock(ha) != 0) && (loops < 50000)) {
  824. udelay(100);
  825. loops++;
  826. }
  827. if (loops >= 50000) {
  828. printk("%s: qla4_8xxx_rom_lock failed\n", DRIVER_NAME);
  829. return -1;
  830. }
  831. ret = qla4_8xxx_do_rom_fast_read(ha, addr, valp);
  832. qla4_8xxx_rom_unlock(ha);
  833. return ret;
  834. }
  835. /**
  836. * This routine does CRB initialize sequence
  837. * to put the ISP into operational state
  838. **/
  839. static int
  840. qla4_8xxx_pinit_from_rom(struct scsi_qla_host *ha, int verbose)
  841. {
  842. int addr, val;
  843. int i ;
  844. struct crb_addr_pair *buf;
  845. unsigned long off;
  846. unsigned offset, n;
  847. struct crb_addr_pair {
  848. long addr;
  849. long data;
  850. };
  851. /* Halt all the indiviual PEGs and other blocks of the ISP */
  852. qla4_8xxx_rom_lock(ha);
  853. /* disable all I2Q */
  854. qla4_8xxx_wr_32(ha, QLA82XX_CRB_I2Q + 0x10, 0x0);
  855. qla4_8xxx_wr_32(ha, QLA82XX_CRB_I2Q + 0x14, 0x0);
  856. qla4_8xxx_wr_32(ha, QLA82XX_CRB_I2Q + 0x18, 0x0);
  857. qla4_8xxx_wr_32(ha, QLA82XX_CRB_I2Q + 0x1c, 0x0);
  858. qla4_8xxx_wr_32(ha, QLA82XX_CRB_I2Q + 0x20, 0x0);
  859. qla4_8xxx_wr_32(ha, QLA82XX_CRB_I2Q + 0x24, 0x0);
  860. /* disable all niu interrupts */
  861. qla4_8xxx_wr_32(ha, QLA82XX_CRB_NIU + 0x40, 0xff);
  862. /* disable xge rx/tx */
  863. qla4_8xxx_wr_32(ha, QLA82XX_CRB_NIU + 0x70000, 0x00);
  864. /* disable xg1 rx/tx */
  865. qla4_8xxx_wr_32(ha, QLA82XX_CRB_NIU + 0x80000, 0x00);
  866. /* disable sideband mac */
  867. qla4_8xxx_wr_32(ha, QLA82XX_CRB_NIU + 0x90000, 0x00);
  868. /* disable ap0 mac */
  869. qla4_8xxx_wr_32(ha, QLA82XX_CRB_NIU + 0xa0000, 0x00);
  870. /* disable ap1 mac */
  871. qla4_8xxx_wr_32(ha, QLA82XX_CRB_NIU + 0xb0000, 0x00);
  872. /* halt sre */
  873. val = qla4_8xxx_rd_32(ha, QLA82XX_CRB_SRE + 0x1000);
  874. qla4_8xxx_wr_32(ha, QLA82XX_CRB_SRE + 0x1000, val & (~(0x1)));
  875. /* halt epg */
  876. qla4_8xxx_wr_32(ha, QLA82XX_CRB_EPG + 0x1300, 0x1);
  877. /* halt timers */
  878. qla4_8xxx_wr_32(ha, QLA82XX_CRB_TIMER + 0x0, 0x0);
  879. qla4_8xxx_wr_32(ha, QLA82XX_CRB_TIMER + 0x8, 0x0);
  880. qla4_8xxx_wr_32(ha, QLA82XX_CRB_TIMER + 0x10, 0x0);
  881. qla4_8xxx_wr_32(ha, QLA82XX_CRB_TIMER + 0x18, 0x0);
  882. qla4_8xxx_wr_32(ha, QLA82XX_CRB_TIMER + 0x100, 0x0);
  883. qla4_8xxx_wr_32(ha, QLA82XX_CRB_TIMER + 0x200, 0x0);
  884. /* halt pegs */
  885. qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x3c, 1);
  886. qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_1 + 0x3c, 1);
  887. qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_2 + 0x3c, 1);
  888. qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_3 + 0x3c, 1);
  889. qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_4 + 0x3c, 1);
  890. msleep(5);
  891. /* big hammer */
  892. if (test_bit(DPC_RESET_HA, &ha->dpc_flags))
  893. /* don't reset CAM block on reset */
  894. qla4_8xxx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xfeffffff);
  895. else
  896. qla4_8xxx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xffffffff);
  897. qla4_8xxx_rom_unlock(ha);
  898. /* Read the signature value from the flash.
  899. * Offset 0: Contain signature (0xcafecafe)
  900. * Offset 4: Offset and number of addr/value pairs
  901. * that present in CRB initialize sequence
  902. */
  903. if (qla4_8xxx_rom_fast_read(ha, 0, &n) != 0 || n != 0xcafecafeUL ||
  904. qla4_8xxx_rom_fast_read(ha, 4, &n) != 0) {
  905. ql4_printk(KERN_WARNING, ha,
  906. "[ERROR] Reading crb_init area: n: %08x\n", n);
  907. return -1;
  908. }
  909. /* Offset in flash = lower 16 bits
  910. * Number of enteries = upper 16 bits
  911. */
  912. offset = n & 0xffffU;
  913. n = (n >> 16) & 0xffffU;
  914. /* number of addr/value pair should not exceed 1024 enteries */
  915. if (n >= 1024) {
  916. ql4_printk(KERN_WARNING, ha,
  917. "%s: %s:n=0x%x [ERROR] Card flash not initialized.\n",
  918. DRIVER_NAME, __func__, n);
  919. return -1;
  920. }
  921. ql4_printk(KERN_INFO, ha,
  922. "%s: %d CRB init values found in ROM.\n", DRIVER_NAME, n);
  923. buf = kmalloc(n * sizeof(struct crb_addr_pair), GFP_KERNEL);
  924. if (buf == NULL) {
  925. ql4_printk(KERN_WARNING, ha,
  926. "%s: [ERROR] Unable to malloc memory.\n", DRIVER_NAME);
  927. return -1;
  928. }
  929. for (i = 0; i < n; i++) {
  930. if (qla4_8xxx_rom_fast_read(ha, 8*i + 4*offset, &val) != 0 ||
  931. qla4_8xxx_rom_fast_read(ha, 8*i + 4*offset + 4, &addr) !=
  932. 0) {
  933. kfree(buf);
  934. return -1;
  935. }
  936. buf[i].addr = addr;
  937. buf[i].data = val;
  938. }
  939. for (i = 0; i < n; i++) {
  940. /* Translate internal CRB initialization
  941. * address to PCI bus address
  942. */
  943. off = qla4_8xxx_decode_crb_addr((unsigned long)buf[i].addr) +
  944. QLA82XX_PCI_CRBSPACE;
  945. /* Not all CRB addr/value pair to be written,
  946. * some of them are skipped
  947. */
  948. /* skip if LS bit is set*/
  949. if (off & 0x1) {
  950. DEBUG2(ql4_printk(KERN_WARNING, ha,
  951. "Skip CRB init replay for offset = 0x%lx\n", off));
  952. continue;
  953. }
  954. /* skipping cold reboot MAGIC */
  955. if (off == QLA82XX_CAM_RAM(0x1fc))
  956. continue;
  957. /* do not reset PCI */
  958. if (off == (ROMUSB_GLB + 0xbc))
  959. continue;
  960. /* skip core clock, so that firmware can increase the clock */
  961. if (off == (ROMUSB_GLB + 0xc8))
  962. continue;
  963. /* skip the function enable register */
  964. if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION))
  965. continue;
  966. if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION2))
  967. continue;
  968. if ((off & 0x0ff00000) == QLA82XX_CRB_SMB)
  969. continue;
  970. if ((off & 0x0ff00000) == QLA82XX_CRB_DDR_NET)
  971. continue;
  972. if (off == ADDR_ERROR) {
  973. ql4_printk(KERN_WARNING, ha,
  974. "%s: [ERROR] Unknown addr: 0x%08lx\n",
  975. DRIVER_NAME, buf[i].addr);
  976. continue;
  977. }
  978. qla4_8xxx_wr_32(ha, off, buf[i].data);
  979. /* ISP requires much bigger delay to settle down,
  980. * else crb_window returns 0xffffffff
  981. */
  982. if (off == QLA82XX_ROMUSB_GLB_SW_RESET)
  983. msleep(1000);
  984. /* ISP requires millisec delay between
  985. * successive CRB register updation
  986. */
  987. msleep(1);
  988. }
  989. kfree(buf);
  990. /* Resetting the data and instruction cache */
  991. qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0xec, 0x1e);
  992. qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0x4c, 8);
  993. qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_I+0x4c, 8);
  994. /* Clear all protocol processing engines */
  995. qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0x8, 0);
  996. qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0xc, 0);
  997. qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0x8, 0);
  998. qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0xc, 0);
  999. qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0x8, 0);
  1000. qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0xc, 0);
  1001. qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0x8, 0);
  1002. qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0xc, 0);
  1003. return 0;
  1004. }
  1005. static int
  1006. qla4_8xxx_load_from_flash(struct scsi_qla_host *ha, uint32_t image_start)
  1007. {
  1008. int i, rval = 0;
  1009. long size = 0;
  1010. long flashaddr, memaddr;
  1011. u64 data;
  1012. u32 high, low;
  1013. flashaddr = memaddr = ha->hw.flt_region_bootload;
  1014. size = (image_start - flashaddr) / 8;
  1015. DEBUG2(printk("scsi%ld: %s: bootldr=0x%lx, fw_image=0x%x\n",
  1016. ha->host_no, __func__, flashaddr, image_start));
  1017. for (i = 0; i < size; i++) {
  1018. if ((qla4_8xxx_rom_fast_read(ha, flashaddr, (int *)&low)) ||
  1019. (qla4_8xxx_rom_fast_read(ha, flashaddr + 4,
  1020. (int *)&high))) {
  1021. rval = -1;
  1022. goto exit_load_from_flash;
  1023. }
  1024. data = ((u64)high << 32) | low ;
  1025. rval = qla4_8xxx_pci_mem_write_2M(ha, memaddr, &data, 8);
  1026. if (rval)
  1027. goto exit_load_from_flash;
  1028. flashaddr += 8;
  1029. memaddr += 8;
  1030. if (i % 0x1000 == 0)
  1031. msleep(1);
  1032. }
  1033. udelay(100);
  1034. read_lock(&ha->hw_lock);
  1035. qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x18, 0x1020);
  1036. qla4_8xxx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0x80001e);
  1037. read_unlock(&ha->hw_lock);
  1038. exit_load_from_flash:
  1039. return rval;
  1040. }
  1041. static int qla4_8xxx_load_fw(struct scsi_qla_host *ha, uint32_t image_start)
  1042. {
  1043. u32 rst;
  1044. qla4_8xxx_wr_32(ha, CRB_CMDPEG_STATE, 0);
  1045. if (qla4_8xxx_pinit_from_rom(ha, 0) != QLA_SUCCESS) {
  1046. printk(KERN_WARNING "%s: Error during CRB Initialization\n",
  1047. __func__);
  1048. return QLA_ERROR;
  1049. }
  1050. udelay(500);
  1051. /* at this point, QM is in reset. This could be a problem if there are
  1052. * incoming d* transition queue messages. QM/PCIE could wedge.
  1053. * To get around this, QM is brought out of reset.
  1054. */
  1055. rst = qla4_8xxx_rd_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET);
  1056. /* unreset qm */
  1057. rst &= ~(1 << 28);
  1058. qla4_8xxx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, rst);
  1059. if (qla4_8xxx_load_from_flash(ha, image_start)) {
  1060. printk("%s: Error trying to load fw from flash!\n", __func__);
  1061. return QLA_ERROR;
  1062. }
  1063. return QLA_SUCCESS;
  1064. }
  1065. int
  1066. qla4_8xxx_pci_mem_read_2M(struct scsi_qla_host *ha,
  1067. u64 off, void *data, int size)
  1068. {
  1069. int i, j = 0, k, start, end, loop, sz[2], off0[2];
  1070. int shift_amount;
  1071. uint32_t temp;
  1072. uint64_t off8, val, mem_crb, word[2] = {0, 0};
  1073. /*
  1074. * If not MN, go check for MS or invalid.
  1075. */
  1076. if (off >= QLA82XX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX)
  1077. mem_crb = QLA82XX_CRB_QDR_NET;
  1078. else {
  1079. mem_crb = QLA82XX_CRB_DDR_NET;
  1080. if (qla4_8xxx_pci_mem_bound_check(ha, off, size) == 0)
  1081. return qla4_8xxx_pci_mem_read_direct(ha,
  1082. off, data, size);
  1083. }
  1084. off8 = off & 0xfffffff0;
  1085. off0[0] = off & 0xf;
  1086. sz[0] = (size < (16 - off0[0])) ? size : (16 - off0[0]);
  1087. shift_amount = 4;
  1088. loop = ((off0[0] + size - 1) >> shift_amount) + 1;
  1089. off0[1] = 0;
  1090. sz[1] = size - sz[0];
  1091. for (i = 0; i < loop; i++) {
  1092. temp = off8 + (i << shift_amount);
  1093. qla4_8xxx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_LO, temp);
  1094. temp = 0;
  1095. qla4_8xxx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_HI, temp);
  1096. temp = MIU_TA_CTL_ENABLE;
  1097. qla4_8xxx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1098. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE;
  1099. qla4_8xxx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1100. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1101. temp = qla4_8xxx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL);
  1102. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1103. break;
  1104. }
  1105. if (j >= MAX_CTL_CHECK) {
  1106. if (printk_ratelimit())
  1107. ql4_printk(KERN_ERR, ha,
  1108. "failed to read through agent\n");
  1109. break;
  1110. }
  1111. start = off0[i] >> 2;
  1112. end = (off0[i] + sz[i] - 1) >> 2;
  1113. for (k = start; k <= end; k++) {
  1114. temp = qla4_8xxx_rd_32(ha,
  1115. mem_crb + MIU_TEST_AGT_RDDATA(k));
  1116. word[i] |= ((uint64_t)temp << (32 * (k & 1)));
  1117. }
  1118. }
  1119. if (j >= MAX_CTL_CHECK)
  1120. return -1;
  1121. if ((off0[0] & 7) == 0) {
  1122. val = word[0];
  1123. } else {
  1124. val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
  1125. ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
  1126. }
  1127. switch (size) {
  1128. case 1:
  1129. *(uint8_t *)data = val;
  1130. break;
  1131. case 2:
  1132. *(uint16_t *)data = val;
  1133. break;
  1134. case 4:
  1135. *(uint32_t *)data = val;
  1136. break;
  1137. case 8:
  1138. *(uint64_t *)data = val;
  1139. break;
  1140. }
  1141. return 0;
  1142. }
  1143. int
  1144. qla4_8xxx_pci_mem_write_2M(struct scsi_qla_host *ha,
  1145. u64 off, void *data, int size)
  1146. {
  1147. int i, j, ret = 0, loop, sz[2], off0;
  1148. int scale, shift_amount, startword;
  1149. uint32_t temp;
  1150. uint64_t off8, mem_crb, tmpw, word[2] = {0, 0};
  1151. /*
  1152. * If not MN, go check for MS or invalid.
  1153. */
  1154. if (off >= QLA82XX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX)
  1155. mem_crb = QLA82XX_CRB_QDR_NET;
  1156. else {
  1157. mem_crb = QLA82XX_CRB_DDR_NET;
  1158. if (qla4_8xxx_pci_mem_bound_check(ha, off, size) == 0)
  1159. return qla4_8xxx_pci_mem_write_direct(ha,
  1160. off, data, size);
  1161. }
  1162. off0 = off & 0x7;
  1163. sz[0] = (size < (8 - off0)) ? size : (8 - off0);
  1164. sz[1] = size - sz[0];
  1165. off8 = off & 0xfffffff0;
  1166. loop = (((off & 0xf) + size - 1) >> 4) + 1;
  1167. shift_amount = 4;
  1168. scale = 2;
  1169. startword = (off & 0xf)/8;
  1170. for (i = 0; i < loop; i++) {
  1171. if (qla4_8xxx_pci_mem_read_2M(ha, off8 +
  1172. (i << shift_amount), &word[i * scale], 8))
  1173. return -1;
  1174. }
  1175. switch (size) {
  1176. case 1:
  1177. tmpw = *((uint8_t *)data);
  1178. break;
  1179. case 2:
  1180. tmpw = *((uint16_t *)data);
  1181. break;
  1182. case 4:
  1183. tmpw = *((uint32_t *)data);
  1184. break;
  1185. case 8:
  1186. default:
  1187. tmpw = *((uint64_t *)data);
  1188. break;
  1189. }
  1190. if (sz[0] == 8)
  1191. word[startword] = tmpw;
  1192. else {
  1193. word[startword] &=
  1194. ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
  1195. word[startword] |= tmpw << (off0 * 8);
  1196. }
  1197. if (sz[1] != 0) {
  1198. word[startword+1] &= ~(~0ULL << (sz[1] * 8));
  1199. word[startword+1] |= tmpw >> (sz[0] * 8);
  1200. }
  1201. for (i = 0; i < loop; i++) {
  1202. temp = off8 + (i << shift_amount);
  1203. qla4_8xxx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_LO, temp);
  1204. temp = 0;
  1205. qla4_8xxx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_HI, temp);
  1206. temp = word[i * scale] & 0xffffffff;
  1207. qla4_8xxx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_LO, temp);
  1208. temp = (word[i * scale] >> 32) & 0xffffffff;
  1209. qla4_8xxx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_HI, temp);
  1210. temp = word[i*scale + 1] & 0xffffffff;
  1211. qla4_8xxx_wr_32(ha, mem_crb + MIU_TEST_AGT_WRDATA_UPPER_LO,
  1212. temp);
  1213. temp = (word[i*scale + 1] >> 32) & 0xffffffff;
  1214. qla4_8xxx_wr_32(ha, mem_crb + MIU_TEST_AGT_WRDATA_UPPER_HI,
  1215. temp);
  1216. temp = MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1217. qla4_8xxx_wr_32(ha, mem_crb+MIU_TEST_AGT_CTRL, temp);
  1218. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1219. qla4_8xxx_wr_32(ha, mem_crb+MIU_TEST_AGT_CTRL, temp);
  1220. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1221. temp = qla4_8xxx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL);
  1222. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1223. break;
  1224. }
  1225. if (j >= MAX_CTL_CHECK) {
  1226. if (printk_ratelimit())
  1227. ql4_printk(KERN_ERR, ha,
  1228. "failed to write through agent\n");
  1229. ret = -1;
  1230. break;
  1231. }
  1232. }
  1233. return ret;
  1234. }
  1235. static int qla4_8xxx_cmdpeg_ready(struct scsi_qla_host *ha, int pegtune_val)
  1236. {
  1237. u32 val = 0;
  1238. int retries = 60;
  1239. if (!pegtune_val) {
  1240. do {
  1241. val = qla4_8xxx_rd_32(ha, CRB_CMDPEG_STATE);
  1242. if ((val == PHAN_INITIALIZE_COMPLETE) ||
  1243. (val == PHAN_INITIALIZE_ACK))
  1244. return 0;
  1245. set_current_state(TASK_UNINTERRUPTIBLE);
  1246. schedule_timeout(500);
  1247. } while (--retries);
  1248. if (!retries) {
  1249. pegtune_val = qla4_8xxx_rd_32(ha,
  1250. QLA82XX_ROMUSB_GLB_PEGTUNE_DONE);
  1251. printk(KERN_WARNING "%s: init failed, "
  1252. "pegtune_val = %x\n", __func__, pegtune_val);
  1253. return -1;
  1254. }
  1255. }
  1256. return 0;
  1257. }
  1258. static int qla4_8xxx_rcvpeg_ready(struct scsi_qla_host *ha)
  1259. {
  1260. uint32_t state = 0;
  1261. int loops = 0;
  1262. /* Window 1 call */
  1263. read_lock(&ha->hw_lock);
  1264. state = qla4_8xxx_rd_32(ha, CRB_RCVPEG_STATE);
  1265. read_unlock(&ha->hw_lock);
  1266. while ((state != PHAN_PEG_RCV_INITIALIZED) && (loops < 30000)) {
  1267. udelay(100);
  1268. /* Window 1 call */
  1269. read_lock(&ha->hw_lock);
  1270. state = qla4_8xxx_rd_32(ha, CRB_RCVPEG_STATE);
  1271. read_unlock(&ha->hw_lock);
  1272. loops++;
  1273. }
  1274. if (loops >= 30000) {
  1275. DEBUG2(ql4_printk(KERN_INFO, ha,
  1276. "Receive Peg initialization not complete: 0x%x.\n", state));
  1277. return QLA_ERROR;
  1278. }
  1279. return QLA_SUCCESS;
  1280. }
  1281. void
  1282. qla4_8xxx_set_drv_active(struct scsi_qla_host *ha)
  1283. {
  1284. uint32_t drv_active;
  1285. drv_active = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  1286. drv_active |= (1 << (ha->func_num * 4));
  1287. qla4_8xxx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE, drv_active);
  1288. }
  1289. void
  1290. qla4_8xxx_clear_drv_active(struct scsi_qla_host *ha)
  1291. {
  1292. uint32_t drv_active;
  1293. drv_active = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  1294. drv_active &= ~(1 << (ha->func_num * 4));
  1295. qla4_8xxx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE, drv_active);
  1296. }
  1297. static inline int
  1298. qla4_8xxx_need_reset(struct scsi_qla_host *ha)
  1299. {
  1300. uint32_t drv_state, drv_active;
  1301. int rval;
  1302. drv_active = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  1303. drv_state = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  1304. rval = drv_state & (1 << (ha->func_num * 4));
  1305. if ((test_bit(AF_EEH_BUSY, &ha->flags)) && drv_active)
  1306. rval = 1;
  1307. return rval;
  1308. }
  1309. static inline void
  1310. qla4_8xxx_set_rst_ready(struct scsi_qla_host *ha)
  1311. {
  1312. uint32_t drv_state;
  1313. drv_state = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  1314. drv_state |= (1 << (ha->func_num * 4));
  1315. qla4_8xxx_wr_32(ha, QLA82XX_CRB_DRV_STATE, drv_state);
  1316. }
  1317. static inline void
  1318. qla4_8xxx_clear_rst_ready(struct scsi_qla_host *ha)
  1319. {
  1320. uint32_t drv_state;
  1321. drv_state = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  1322. drv_state &= ~(1 << (ha->func_num * 4));
  1323. qla4_8xxx_wr_32(ha, QLA82XX_CRB_DRV_STATE, drv_state);
  1324. }
  1325. static inline void
  1326. qla4_8xxx_set_qsnt_ready(struct scsi_qla_host *ha)
  1327. {
  1328. uint32_t qsnt_state;
  1329. qsnt_state = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  1330. qsnt_state |= (2 << (ha->func_num * 4));
  1331. qla4_8xxx_wr_32(ha, QLA82XX_CRB_DRV_STATE, qsnt_state);
  1332. }
  1333. static int
  1334. qla4_8xxx_start_firmware(struct scsi_qla_host *ha, uint32_t image_start)
  1335. {
  1336. int pcie_cap;
  1337. uint16_t lnk;
  1338. /* scrub dma mask expansion register */
  1339. qla4_8xxx_wr_32(ha, CRB_DMA_SHIFT, 0x55555555);
  1340. /* Overwrite stale initialization register values */
  1341. qla4_8xxx_wr_32(ha, CRB_CMDPEG_STATE, 0);
  1342. qla4_8xxx_wr_32(ha, CRB_RCVPEG_STATE, 0);
  1343. qla4_8xxx_wr_32(ha, QLA82XX_PEG_HALT_STATUS1, 0);
  1344. qla4_8xxx_wr_32(ha, QLA82XX_PEG_HALT_STATUS2, 0);
  1345. if (qla4_8xxx_load_fw(ha, image_start) != QLA_SUCCESS) {
  1346. printk("%s: Error trying to start fw!\n", __func__);
  1347. return QLA_ERROR;
  1348. }
  1349. /* Handshake with the card before we register the devices. */
  1350. if (qla4_8xxx_cmdpeg_ready(ha, 0) != QLA_SUCCESS) {
  1351. printk("%s: Error during card handshake!\n", __func__);
  1352. return QLA_ERROR;
  1353. }
  1354. /* Negotiated Link width */
  1355. pcie_cap = pci_find_capability(ha->pdev, PCI_CAP_ID_EXP);
  1356. pci_read_config_word(ha->pdev, pcie_cap + PCI_EXP_LNKSTA, &lnk);
  1357. ha->link_width = (lnk >> 4) & 0x3f;
  1358. /* Synchronize with Receive peg */
  1359. return qla4_8xxx_rcvpeg_ready(ha);
  1360. }
  1361. static int
  1362. qla4_8xxx_try_start_fw(struct scsi_qla_host *ha)
  1363. {
  1364. int rval = QLA_ERROR;
  1365. /*
  1366. * FW Load priority:
  1367. * 1) Operational firmware residing in flash.
  1368. * 2) Fail
  1369. */
  1370. ql4_printk(KERN_INFO, ha,
  1371. "FW: Retrieving flash offsets from FLT/FDT ...\n");
  1372. rval = qla4_8xxx_get_flash_info(ha);
  1373. if (rval != QLA_SUCCESS)
  1374. return rval;
  1375. ql4_printk(KERN_INFO, ha,
  1376. "FW: Attempting to load firmware from flash...\n");
  1377. rval = qla4_8xxx_start_firmware(ha, ha->hw.flt_region_fw);
  1378. if (rval != QLA_SUCCESS) {
  1379. ql4_printk(KERN_ERR, ha, "FW: Load firmware from flash"
  1380. " FAILED...\n");
  1381. return rval;
  1382. }
  1383. return rval;
  1384. }
  1385. static void qla4_8xxx_rom_lock_recovery(struct scsi_qla_host *ha)
  1386. {
  1387. if (qla4_8xxx_rom_lock(ha)) {
  1388. /* Someone else is holding the lock. */
  1389. dev_info(&ha->pdev->dev, "Resetting rom_lock\n");
  1390. }
  1391. /*
  1392. * Either we got the lock, or someone
  1393. * else died while holding it.
  1394. * In either case, unlock.
  1395. */
  1396. qla4_8xxx_rom_unlock(ha);
  1397. }
  1398. /**
  1399. * qla4_8xxx_device_bootstrap - Initialize device, set DEV_READY, start fw
  1400. * @ha: pointer to adapter structure
  1401. *
  1402. * Note: IDC lock must be held upon entry
  1403. **/
  1404. static int
  1405. qla4_8xxx_device_bootstrap(struct scsi_qla_host *ha)
  1406. {
  1407. int rval = QLA_ERROR;
  1408. int i, timeout;
  1409. uint32_t old_count, count;
  1410. int need_reset = 0, peg_stuck = 1;
  1411. need_reset = qla4_8xxx_need_reset(ha);
  1412. old_count = qla4_8xxx_rd_32(ha, QLA82XX_PEG_ALIVE_COUNTER);
  1413. for (i = 0; i < 10; i++) {
  1414. timeout = msleep_interruptible(200);
  1415. if (timeout) {
  1416. qla4_8xxx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
  1417. QLA82XX_DEV_FAILED);
  1418. return rval;
  1419. }
  1420. count = qla4_8xxx_rd_32(ha, QLA82XX_PEG_ALIVE_COUNTER);
  1421. if (count != old_count)
  1422. peg_stuck = 0;
  1423. }
  1424. if (need_reset) {
  1425. /* We are trying to perform a recovery here. */
  1426. if (peg_stuck)
  1427. qla4_8xxx_rom_lock_recovery(ha);
  1428. goto dev_initialize;
  1429. } else {
  1430. /* Start of day for this ha context. */
  1431. if (peg_stuck) {
  1432. /* Either we are the first or recovery in progress. */
  1433. qla4_8xxx_rom_lock_recovery(ha);
  1434. goto dev_initialize;
  1435. } else {
  1436. /* Firmware already running. */
  1437. rval = QLA_SUCCESS;
  1438. goto dev_ready;
  1439. }
  1440. }
  1441. dev_initialize:
  1442. /* set to DEV_INITIALIZING */
  1443. ql4_printk(KERN_INFO, ha, "HW State: INITIALIZING\n");
  1444. qla4_8xxx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_INITIALIZING);
  1445. /* Driver that sets device state to initializating sets IDC version */
  1446. qla4_8xxx_wr_32(ha, QLA82XX_CRB_DRV_IDC_VERSION, QLA82XX_IDC_VERSION);
  1447. qla4_8xxx_idc_unlock(ha);
  1448. rval = qla4_8xxx_try_start_fw(ha);
  1449. qla4_8xxx_idc_lock(ha);
  1450. if (rval != QLA_SUCCESS) {
  1451. ql4_printk(KERN_INFO, ha, "HW State: FAILED\n");
  1452. qla4_8xxx_clear_drv_active(ha);
  1453. qla4_8xxx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_FAILED);
  1454. return rval;
  1455. }
  1456. dev_ready:
  1457. ql4_printk(KERN_INFO, ha, "HW State: READY\n");
  1458. qla4_8xxx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_READY);
  1459. return rval;
  1460. }
  1461. /**
  1462. * qla4_8xxx_need_reset_handler - Code to start reset sequence
  1463. * @ha: pointer to adapter structure
  1464. *
  1465. * Note: IDC lock must be held upon entry
  1466. **/
  1467. static void
  1468. qla4_8xxx_need_reset_handler(struct scsi_qla_host *ha)
  1469. {
  1470. uint32_t dev_state, drv_state, drv_active;
  1471. unsigned long reset_timeout;
  1472. ql4_printk(KERN_INFO, ha,
  1473. "Performing ISP error recovery\n");
  1474. if (test_and_clear_bit(AF_ONLINE, &ha->flags)) {
  1475. qla4_8xxx_idc_unlock(ha);
  1476. ha->isp_ops->disable_intrs(ha);
  1477. qla4_8xxx_idc_lock(ha);
  1478. }
  1479. qla4_8xxx_set_rst_ready(ha);
  1480. /* wait for 10 seconds for reset ack from all functions */
  1481. reset_timeout = jiffies + (ha->nx_reset_timeout * HZ);
  1482. drv_state = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  1483. drv_active = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  1484. ql4_printk(KERN_INFO, ha,
  1485. "%s(%ld): drv_state = 0x%x, drv_active = 0x%x\n",
  1486. __func__, ha->host_no, drv_state, drv_active);
  1487. while (drv_state != drv_active) {
  1488. if (time_after_eq(jiffies, reset_timeout)) {
  1489. printk("%s: RESET TIMEOUT!\n", DRIVER_NAME);
  1490. break;
  1491. }
  1492. qla4_8xxx_idc_unlock(ha);
  1493. msleep(1000);
  1494. qla4_8xxx_idc_lock(ha);
  1495. drv_state = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  1496. drv_active = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  1497. }
  1498. dev_state = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  1499. ql4_printk(KERN_INFO, ha, "3:Device state is 0x%x = %s\n", dev_state,
  1500. dev_state < MAX_STATES ? qdev_state[dev_state] : "Unknown");
  1501. /* Force to DEV_COLD unless someone else is starting a reset */
  1502. if (dev_state != QLA82XX_DEV_INITIALIZING) {
  1503. ql4_printk(KERN_INFO, ha, "HW State: COLD/RE-INIT\n");
  1504. qla4_8xxx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_COLD);
  1505. }
  1506. }
  1507. /**
  1508. * qla4_8xxx_need_qsnt_handler - Code to start qsnt
  1509. * @ha: pointer to adapter structure
  1510. **/
  1511. void
  1512. qla4_8xxx_need_qsnt_handler(struct scsi_qla_host *ha)
  1513. {
  1514. qla4_8xxx_idc_lock(ha);
  1515. qla4_8xxx_set_qsnt_ready(ha);
  1516. qla4_8xxx_idc_unlock(ha);
  1517. }
  1518. /**
  1519. * qla4_8xxx_device_state_handler - Adapter state machine
  1520. * @ha: pointer to host adapter structure.
  1521. *
  1522. * Note: IDC lock must be UNLOCKED upon entry
  1523. **/
  1524. int qla4_8xxx_device_state_handler(struct scsi_qla_host *ha)
  1525. {
  1526. uint32_t dev_state;
  1527. int rval = QLA_SUCCESS;
  1528. unsigned long dev_init_timeout;
  1529. if (!test_bit(AF_INIT_DONE, &ha->flags)) {
  1530. qla4_8xxx_idc_lock(ha);
  1531. qla4_8xxx_set_drv_active(ha);
  1532. qla4_8xxx_idc_unlock(ha);
  1533. }
  1534. dev_state = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  1535. ql4_printk(KERN_INFO, ha, "1:Device state is 0x%x = %s\n", dev_state,
  1536. dev_state < MAX_STATES ? qdev_state[dev_state] : "Unknown");
  1537. /* wait for 30 seconds for device to go ready */
  1538. dev_init_timeout = jiffies + (ha->nx_dev_init_timeout * HZ);
  1539. qla4_8xxx_idc_lock(ha);
  1540. while (1) {
  1541. if (time_after_eq(jiffies, dev_init_timeout)) {
  1542. ql4_printk(KERN_WARNING, ha, "Device init failed!\n");
  1543. qla4_8xxx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
  1544. QLA82XX_DEV_FAILED);
  1545. }
  1546. dev_state = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  1547. ql4_printk(KERN_INFO, ha,
  1548. "2:Device state is 0x%x = %s\n", dev_state,
  1549. dev_state < MAX_STATES ? qdev_state[dev_state] : "Unknown");
  1550. /* NOTE: Make sure idc unlocked upon exit of switch statement */
  1551. switch (dev_state) {
  1552. case QLA82XX_DEV_READY:
  1553. goto exit;
  1554. case QLA82XX_DEV_COLD:
  1555. rval = qla4_8xxx_device_bootstrap(ha);
  1556. goto exit;
  1557. case QLA82XX_DEV_INITIALIZING:
  1558. qla4_8xxx_idc_unlock(ha);
  1559. msleep(1000);
  1560. qla4_8xxx_idc_lock(ha);
  1561. break;
  1562. case QLA82XX_DEV_NEED_RESET:
  1563. if (!ql4xdontresethba) {
  1564. qla4_8xxx_need_reset_handler(ha);
  1565. /* Update timeout value after need
  1566. * reset handler */
  1567. dev_init_timeout = jiffies +
  1568. (ha->nx_dev_init_timeout * HZ);
  1569. } else {
  1570. qla4_8xxx_idc_unlock(ha);
  1571. msleep(1000);
  1572. qla4_8xxx_idc_lock(ha);
  1573. }
  1574. break;
  1575. case QLA82XX_DEV_NEED_QUIESCENT:
  1576. /* idc locked/unlocked in handler */
  1577. qla4_8xxx_need_qsnt_handler(ha);
  1578. break;
  1579. case QLA82XX_DEV_QUIESCENT:
  1580. qla4_8xxx_idc_unlock(ha);
  1581. msleep(1000);
  1582. qla4_8xxx_idc_lock(ha);
  1583. break;
  1584. case QLA82XX_DEV_FAILED:
  1585. qla4_8xxx_idc_unlock(ha);
  1586. qla4xxx_dead_adapter_cleanup(ha);
  1587. rval = QLA_ERROR;
  1588. qla4_8xxx_idc_lock(ha);
  1589. goto exit;
  1590. default:
  1591. qla4_8xxx_idc_unlock(ha);
  1592. qla4xxx_dead_adapter_cleanup(ha);
  1593. rval = QLA_ERROR;
  1594. qla4_8xxx_idc_lock(ha);
  1595. goto exit;
  1596. }
  1597. }
  1598. exit:
  1599. qla4_8xxx_idc_unlock(ha);
  1600. return rval;
  1601. }
  1602. int qla4_8xxx_load_risc(struct scsi_qla_host *ha)
  1603. {
  1604. int retval;
  1605. /* clear the interrupt */
  1606. writel(0, &ha->qla4_8xxx_reg->host_int);
  1607. readl(&ha->qla4_8xxx_reg->host_int);
  1608. retval = qla4_8xxx_device_state_handler(ha);
  1609. if (retval == QLA_SUCCESS && !test_bit(AF_INIT_DONE, &ha->flags))
  1610. retval = qla4xxx_request_irqs(ha);
  1611. return retval;
  1612. }
  1613. /*****************************************************************************/
  1614. /* Flash Manipulation Routines */
  1615. /*****************************************************************************/
  1616. #define OPTROM_BURST_SIZE 0x1000
  1617. #define OPTROM_BURST_DWORDS (OPTROM_BURST_SIZE / 4)
  1618. #define FARX_DATA_FLAG BIT_31
  1619. #define FARX_ACCESS_FLASH_CONF 0x7FFD0000
  1620. #define FARX_ACCESS_FLASH_DATA 0x7FF00000
  1621. static inline uint32_t
  1622. flash_conf_addr(struct ql82xx_hw_data *hw, uint32_t faddr)
  1623. {
  1624. return hw->flash_conf_off | faddr;
  1625. }
  1626. static inline uint32_t
  1627. flash_data_addr(struct ql82xx_hw_data *hw, uint32_t faddr)
  1628. {
  1629. return hw->flash_data_off | faddr;
  1630. }
  1631. static uint32_t *
  1632. qla4_8xxx_read_flash_data(struct scsi_qla_host *ha, uint32_t *dwptr,
  1633. uint32_t faddr, uint32_t length)
  1634. {
  1635. uint32_t i;
  1636. uint32_t val;
  1637. int loops = 0;
  1638. while ((qla4_8xxx_rom_lock(ha) != 0) && (loops < 50000)) {
  1639. udelay(100);
  1640. cond_resched();
  1641. loops++;
  1642. }
  1643. if (loops >= 50000) {
  1644. ql4_printk(KERN_WARNING, ha, "ROM lock failed\n");
  1645. return dwptr;
  1646. }
  1647. /* Dword reads to flash. */
  1648. for (i = 0; i < length/4; i++, faddr += 4) {
  1649. if (qla4_8xxx_do_rom_fast_read(ha, faddr, &val)) {
  1650. ql4_printk(KERN_WARNING, ha,
  1651. "Do ROM fast read failed\n");
  1652. goto done_read;
  1653. }
  1654. dwptr[i] = __constant_cpu_to_le32(val);
  1655. }
  1656. done_read:
  1657. qla4_8xxx_rom_unlock(ha);
  1658. return dwptr;
  1659. }
  1660. /**
  1661. * Address and length are byte address
  1662. **/
  1663. static uint8_t *
  1664. qla4_8xxx_read_optrom_data(struct scsi_qla_host *ha, uint8_t *buf,
  1665. uint32_t offset, uint32_t length)
  1666. {
  1667. qla4_8xxx_read_flash_data(ha, (uint32_t *)buf, offset, length);
  1668. return buf;
  1669. }
  1670. static int
  1671. qla4_8xxx_find_flt_start(struct scsi_qla_host *ha, uint32_t *start)
  1672. {
  1673. const char *loc, *locations[] = { "DEF", "PCI" };
  1674. /*
  1675. * FLT-location structure resides after the last PCI region.
  1676. */
  1677. /* Begin with sane defaults. */
  1678. loc = locations[0];
  1679. *start = FA_FLASH_LAYOUT_ADDR_82;
  1680. DEBUG2(ql4_printk(KERN_INFO, ha, "FLTL[%s] = 0x%x.\n", loc, *start));
  1681. return QLA_SUCCESS;
  1682. }
  1683. static void
  1684. qla4_8xxx_get_flt_info(struct scsi_qla_host *ha, uint32_t flt_addr)
  1685. {
  1686. const char *loc, *locations[] = { "DEF", "FLT" };
  1687. uint16_t *wptr;
  1688. uint16_t cnt, chksum;
  1689. uint32_t start;
  1690. struct qla_flt_header *flt;
  1691. struct qla_flt_region *region;
  1692. struct ql82xx_hw_data *hw = &ha->hw;
  1693. hw->flt_region_flt = flt_addr;
  1694. wptr = (uint16_t *)ha->request_ring;
  1695. flt = (struct qla_flt_header *)ha->request_ring;
  1696. region = (struct qla_flt_region *)&flt[1];
  1697. qla4_8xxx_read_optrom_data(ha, (uint8_t *)ha->request_ring,
  1698. flt_addr << 2, OPTROM_BURST_SIZE);
  1699. if (*wptr == __constant_cpu_to_le16(0xffff))
  1700. goto no_flash_data;
  1701. if (flt->version != __constant_cpu_to_le16(1)) {
  1702. DEBUG2(ql4_printk(KERN_INFO, ha, "Unsupported FLT detected: "
  1703. "version=0x%x length=0x%x checksum=0x%x.\n",
  1704. le16_to_cpu(flt->version), le16_to_cpu(flt->length),
  1705. le16_to_cpu(flt->checksum)));
  1706. goto no_flash_data;
  1707. }
  1708. cnt = (sizeof(struct qla_flt_header) + le16_to_cpu(flt->length)) >> 1;
  1709. for (chksum = 0; cnt; cnt--)
  1710. chksum += le16_to_cpu(*wptr++);
  1711. if (chksum) {
  1712. DEBUG2(ql4_printk(KERN_INFO, ha, "Inconsistent FLT detected: "
  1713. "version=0x%x length=0x%x checksum=0x%x.\n",
  1714. le16_to_cpu(flt->version), le16_to_cpu(flt->length),
  1715. chksum));
  1716. goto no_flash_data;
  1717. }
  1718. loc = locations[1];
  1719. cnt = le16_to_cpu(flt->length) / sizeof(struct qla_flt_region);
  1720. for ( ; cnt; cnt--, region++) {
  1721. /* Store addresses as DWORD offsets. */
  1722. start = le32_to_cpu(region->start) >> 2;
  1723. DEBUG3(ql4_printk(KERN_DEBUG, ha, "FLT[%02x]: start=0x%x "
  1724. "end=0x%x size=0x%x.\n", le32_to_cpu(region->code), start,
  1725. le32_to_cpu(region->end) >> 2, le32_to_cpu(region->size)));
  1726. switch (le32_to_cpu(region->code) & 0xff) {
  1727. case FLT_REG_FDT:
  1728. hw->flt_region_fdt = start;
  1729. break;
  1730. case FLT_REG_BOOT_CODE_82:
  1731. hw->flt_region_boot = start;
  1732. break;
  1733. case FLT_REG_FW_82:
  1734. case FLT_REG_FW_82_1:
  1735. hw->flt_region_fw = start;
  1736. break;
  1737. case FLT_REG_BOOTLOAD_82:
  1738. hw->flt_region_bootload = start;
  1739. break;
  1740. case FLT_REG_ISCSI_PARAM:
  1741. hw->flt_iscsi_param = start;
  1742. break;
  1743. case FLT_REG_ISCSI_CHAP:
  1744. hw->flt_region_chap = start;
  1745. hw->flt_chap_size = le32_to_cpu(region->size);
  1746. break;
  1747. }
  1748. }
  1749. goto done;
  1750. no_flash_data:
  1751. /* Use hardcoded defaults. */
  1752. loc = locations[0];
  1753. hw->flt_region_fdt = FA_FLASH_DESCR_ADDR_82;
  1754. hw->flt_region_boot = FA_BOOT_CODE_ADDR_82;
  1755. hw->flt_region_bootload = FA_BOOT_LOAD_ADDR_82;
  1756. hw->flt_region_fw = FA_RISC_CODE_ADDR_82;
  1757. hw->flt_region_chap = FA_FLASH_ISCSI_CHAP;
  1758. hw->flt_chap_size = FA_FLASH_CHAP_SIZE;
  1759. done:
  1760. DEBUG2(ql4_printk(KERN_INFO, ha, "FLT[%s]: flt=0x%x fdt=0x%x "
  1761. "boot=0x%x bootload=0x%x fw=0x%x\n", loc, hw->flt_region_flt,
  1762. hw->flt_region_fdt, hw->flt_region_boot, hw->flt_region_bootload,
  1763. hw->flt_region_fw));
  1764. }
  1765. static void
  1766. qla4_8xxx_get_fdt_info(struct scsi_qla_host *ha)
  1767. {
  1768. #define FLASH_BLK_SIZE_4K 0x1000
  1769. #define FLASH_BLK_SIZE_32K 0x8000
  1770. #define FLASH_BLK_SIZE_64K 0x10000
  1771. const char *loc, *locations[] = { "MID", "FDT" };
  1772. uint16_t cnt, chksum;
  1773. uint16_t *wptr;
  1774. struct qla_fdt_layout *fdt;
  1775. uint16_t mid = 0;
  1776. uint16_t fid = 0;
  1777. struct ql82xx_hw_data *hw = &ha->hw;
  1778. hw->flash_conf_off = FARX_ACCESS_FLASH_CONF;
  1779. hw->flash_data_off = FARX_ACCESS_FLASH_DATA;
  1780. wptr = (uint16_t *)ha->request_ring;
  1781. fdt = (struct qla_fdt_layout *)ha->request_ring;
  1782. qla4_8xxx_read_optrom_data(ha, (uint8_t *)ha->request_ring,
  1783. hw->flt_region_fdt << 2, OPTROM_BURST_SIZE);
  1784. if (*wptr == __constant_cpu_to_le16(0xffff))
  1785. goto no_flash_data;
  1786. if (fdt->sig[0] != 'Q' || fdt->sig[1] != 'L' || fdt->sig[2] != 'I' ||
  1787. fdt->sig[3] != 'D')
  1788. goto no_flash_data;
  1789. for (cnt = 0, chksum = 0; cnt < sizeof(struct qla_fdt_layout) >> 1;
  1790. cnt++)
  1791. chksum += le16_to_cpu(*wptr++);
  1792. if (chksum) {
  1793. DEBUG2(ql4_printk(KERN_INFO, ha, "Inconsistent FDT detected: "
  1794. "checksum=0x%x id=%c version=0x%x.\n", chksum, fdt->sig[0],
  1795. le16_to_cpu(fdt->version)));
  1796. goto no_flash_data;
  1797. }
  1798. loc = locations[1];
  1799. mid = le16_to_cpu(fdt->man_id);
  1800. fid = le16_to_cpu(fdt->id);
  1801. hw->fdt_wrt_disable = fdt->wrt_disable_bits;
  1802. hw->fdt_erase_cmd = flash_conf_addr(hw, 0x0300 | fdt->erase_cmd);
  1803. hw->fdt_block_size = le32_to_cpu(fdt->block_size);
  1804. if (fdt->unprotect_sec_cmd) {
  1805. hw->fdt_unprotect_sec_cmd = flash_conf_addr(hw, 0x0300 |
  1806. fdt->unprotect_sec_cmd);
  1807. hw->fdt_protect_sec_cmd = fdt->protect_sec_cmd ?
  1808. flash_conf_addr(hw, 0x0300 | fdt->protect_sec_cmd) :
  1809. flash_conf_addr(hw, 0x0336);
  1810. }
  1811. goto done;
  1812. no_flash_data:
  1813. loc = locations[0];
  1814. hw->fdt_block_size = FLASH_BLK_SIZE_64K;
  1815. done:
  1816. DEBUG2(ql4_printk(KERN_INFO, ha, "FDT[%s]: (0x%x/0x%x) erase=0x%x "
  1817. "pro=%x upro=%x wrtd=0x%x blk=0x%x.\n", loc, mid, fid,
  1818. hw->fdt_erase_cmd, hw->fdt_protect_sec_cmd,
  1819. hw->fdt_unprotect_sec_cmd, hw->fdt_wrt_disable,
  1820. hw->fdt_block_size));
  1821. }
  1822. static void
  1823. qla4_8xxx_get_idc_param(struct scsi_qla_host *ha)
  1824. {
  1825. #define QLA82XX_IDC_PARAM_ADDR 0x003e885c
  1826. uint32_t *wptr;
  1827. if (!is_qla8022(ha))
  1828. return;
  1829. wptr = (uint32_t *)ha->request_ring;
  1830. qla4_8xxx_read_optrom_data(ha, (uint8_t *)ha->request_ring,
  1831. QLA82XX_IDC_PARAM_ADDR , 8);
  1832. if (*wptr == __constant_cpu_to_le32(0xffffffff)) {
  1833. ha->nx_dev_init_timeout = ROM_DEV_INIT_TIMEOUT;
  1834. ha->nx_reset_timeout = ROM_DRV_RESET_ACK_TIMEOUT;
  1835. } else {
  1836. ha->nx_dev_init_timeout = le32_to_cpu(*wptr++);
  1837. ha->nx_reset_timeout = le32_to_cpu(*wptr);
  1838. }
  1839. DEBUG2(ql4_printk(KERN_DEBUG, ha,
  1840. "ha->nx_dev_init_timeout = %d\n", ha->nx_dev_init_timeout));
  1841. DEBUG2(ql4_printk(KERN_DEBUG, ha,
  1842. "ha->nx_reset_timeout = %d\n", ha->nx_reset_timeout));
  1843. return;
  1844. }
  1845. int
  1846. qla4_8xxx_get_flash_info(struct scsi_qla_host *ha)
  1847. {
  1848. int ret;
  1849. uint32_t flt_addr;
  1850. ret = qla4_8xxx_find_flt_start(ha, &flt_addr);
  1851. if (ret != QLA_SUCCESS)
  1852. return ret;
  1853. qla4_8xxx_get_flt_info(ha, flt_addr);
  1854. qla4_8xxx_get_fdt_info(ha);
  1855. qla4_8xxx_get_idc_param(ha);
  1856. return QLA_SUCCESS;
  1857. }
  1858. /**
  1859. * qla4_8xxx_stop_firmware - stops firmware on specified adapter instance
  1860. * @ha: pointer to host adapter structure.
  1861. *
  1862. * Remarks:
  1863. * For iSCSI, throws away all I/O and AENs into bit bucket, so they will
  1864. * not be available after successful return. Driver must cleanup potential
  1865. * outstanding I/O's after calling this funcion.
  1866. **/
  1867. int
  1868. qla4_8xxx_stop_firmware(struct scsi_qla_host *ha)
  1869. {
  1870. int status;
  1871. uint32_t mbox_cmd[MBOX_REG_COUNT];
  1872. uint32_t mbox_sts[MBOX_REG_COUNT];
  1873. memset(&mbox_cmd, 0, sizeof(mbox_cmd));
  1874. memset(&mbox_sts, 0, sizeof(mbox_sts));
  1875. mbox_cmd[0] = MBOX_CMD_STOP_FW;
  1876. status = qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 1,
  1877. &mbox_cmd[0], &mbox_sts[0]);
  1878. DEBUG2(printk("scsi%ld: %s: status = %d\n", ha->host_no,
  1879. __func__, status));
  1880. return status;
  1881. }
  1882. /**
  1883. * qla4_8xxx_isp_reset - Resets ISP and aborts all outstanding commands.
  1884. * @ha: pointer to host adapter structure.
  1885. **/
  1886. int
  1887. qla4_8xxx_isp_reset(struct scsi_qla_host *ha)
  1888. {
  1889. int rval;
  1890. uint32_t dev_state;
  1891. qla4_8xxx_idc_lock(ha);
  1892. dev_state = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  1893. if (dev_state == QLA82XX_DEV_READY) {
  1894. ql4_printk(KERN_INFO, ha, "HW State: NEED RESET\n");
  1895. qla4_8xxx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
  1896. QLA82XX_DEV_NEED_RESET);
  1897. } else
  1898. ql4_printk(KERN_INFO, ha, "HW State: DEVICE INITIALIZING\n");
  1899. qla4_8xxx_idc_unlock(ha);
  1900. rval = qla4_8xxx_device_state_handler(ha);
  1901. qla4_8xxx_idc_lock(ha);
  1902. qla4_8xxx_clear_rst_ready(ha);
  1903. qla4_8xxx_idc_unlock(ha);
  1904. if (rval == QLA_SUCCESS)
  1905. clear_bit(AF_FW_RECOVERY, &ha->flags);
  1906. return rval;
  1907. }
  1908. /**
  1909. * qla4_8xxx_get_sys_info - get adapter MAC address(es) and serial number
  1910. * @ha: pointer to host adapter structure.
  1911. *
  1912. **/
  1913. int qla4_8xxx_get_sys_info(struct scsi_qla_host *ha)
  1914. {
  1915. uint32_t mbox_cmd[MBOX_REG_COUNT];
  1916. uint32_t mbox_sts[MBOX_REG_COUNT];
  1917. struct mbx_sys_info *sys_info;
  1918. dma_addr_t sys_info_dma;
  1919. int status = QLA_ERROR;
  1920. sys_info = dma_alloc_coherent(&ha->pdev->dev, sizeof(*sys_info),
  1921. &sys_info_dma, GFP_KERNEL);
  1922. if (sys_info == NULL) {
  1923. DEBUG2(printk("scsi%ld: %s: Unable to allocate dma buffer.\n",
  1924. ha->host_no, __func__));
  1925. return status;
  1926. }
  1927. memset(sys_info, 0, sizeof(*sys_info));
  1928. memset(&mbox_cmd, 0, sizeof(mbox_cmd));
  1929. memset(&mbox_sts, 0, sizeof(mbox_sts));
  1930. mbox_cmd[0] = MBOX_CMD_GET_SYS_INFO;
  1931. mbox_cmd[1] = LSDW(sys_info_dma);
  1932. mbox_cmd[2] = MSDW(sys_info_dma);
  1933. mbox_cmd[4] = sizeof(*sys_info);
  1934. if (qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 6, &mbox_cmd[0],
  1935. &mbox_sts[0]) != QLA_SUCCESS) {
  1936. DEBUG2(printk("scsi%ld: %s: GET_SYS_INFO failed\n",
  1937. ha->host_no, __func__));
  1938. goto exit_validate_mac82;
  1939. }
  1940. /* Make sure we receive the minimum required data to cache internally */
  1941. if (mbox_sts[4] < offsetof(struct mbx_sys_info, reserved)) {
  1942. DEBUG2(printk("scsi%ld: %s: GET_SYS_INFO data receive"
  1943. " error (%x)\n", ha->host_no, __func__, mbox_sts[4]));
  1944. goto exit_validate_mac82;
  1945. }
  1946. /* Save M.A.C. address & serial_number */
  1947. ha->port_num = sys_info->port_num;
  1948. memcpy(ha->my_mac, &sys_info->mac_addr[0],
  1949. min(sizeof(ha->my_mac), sizeof(sys_info->mac_addr)));
  1950. memcpy(ha->serial_number, &sys_info->serial_number,
  1951. min(sizeof(ha->serial_number), sizeof(sys_info->serial_number)));
  1952. memcpy(ha->model_name, &sys_info->board_id_str,
  1953. min(sizeof(ha->model_name), sizeof(sys_info->board_id_str)));
  1954. ha->phy_port_cnt = sys_info->phys_port_cnt;
  1955. ha->phy_port_num = sys_info->port_num;
  1956. ha->iscsi_pci_func_cnt = sys_info->iscsi_pci_func_cnt;
  1957. DEBUG2(printk("scsi%ld: %s: "
  1958. "mac %02x:%02x:%02x:%02x:%02x:%02x "
  1959. "serial %s\n", ha->host_no, __func__,
  1960. ha->my_mac[0], ha->my_mac[1], ha->my_mac[2],
  1961. ha->my_mac[3], ha->my_mac[4], ha->my_mac[5],
  1962. ha->serial_number));
  1963. status = QLA_SUCCESS;
  1964. exit_validate_mac82:
  1965. dma_free_coherent(&ha->pdev->dev, sizeof(*sys_info), sys_info,
  1966. sys_info_dma);
  1967. return status;
  1968. }
  1969. /* Interrupt handling helpers. */
  1970. static int
  1971. qla4_8xxx_mbx_intr_enable(struct scsi_qla_host *ha)
  1972. {
  1973. uint32_t mbox_cmd[MBOX_REG_COUNT];
  1974. uint32_t mbox_sts[MBOX_REG_COUNT];
  1975. DEBUG2(ql4_printk(KERN_INFO, ha, "%s\n", __func__));
  1976. memset(&mbox_cmd, 0, sizeof(mbox_cmd));
  1977. memset(&mbox_sts, 0, sizeof(mbox_sts));
  1978. mbox_cmd[0] = MBOX_CMD_ENABLE_INTRS;
  1979. mbox_cmd[1] = INTR_ENABLE;
  1980. if (qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 1, &mbox_cmd[0],
  1981. &mbox_sts[0]) != QLA_SUCCESS) {
  1982. DEBUG2(ql4_printk(KERN_INFO, ha,
  1983. "%s: MBOX_CMD_ENABLE_INTRS failed (0x%04x)\n",
  1984. __func__, mbox_sts[0]));
  1985. return QLA_ERROR;
  1986. }
  1987. return QLA_SUCCESS;
  1988. }
  1989. static int
  1990. qla4_8xxx_mbx_intr_disable(struct scsi_qla_host *ha)
  1991. {
  1992. uint32_t mbox_cmd[MBOX_REG_COUNT];
  1993. uint32_t mbox_sts[MBOX_REG_COUNT];
  1994. DEBUG2(ql4_printk(KERN_INFO, ha, "%s\n", __func__));
  1995. memset(&mbox_cmd, 0, sizeof(mbox_cmd));
  1996. memset(&mbox_sts, 0, sizeof(mbox_sts));
  1997. mbox_cmd[0] = MBOX_CMD_ENABLE_INTRS;
  1998. mbox_cmd[1] = INTR_DISABLE;
  1999. if (qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 1, &mbox_cmd[0],
  2000. &mbox_sts[0]) != QLA_SUCCESS) {
  2001. DEBUG2(ql4_printk(KERN_INFO, ha,
  2002. "%s: MBOX_CMD_ENABLE_INTRS failed (0x%04x)\n",
  2003. __func__, mbox_sts[0]));
  2004. return QLA_ERROR;
  2005. }
  2006. return QLA_SUCCESS;
  2007. }
  2008. void
  2009. qla4_8xxx_enable_intrs(struct scsi_qla_host *ha)
  2010. {
  2011. qla4_8xxx_mbx_intr_enable(ha);
  2012. spin_lock_irq(&ha->hardware_lock);
  2013. /* BIT 10 - reset */
  2014. qla4_8xxx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0xfbff);
  2015. spin_unlock_irq(&ha->hardware_lock);
  2016. set_bit(AF_INTERRUPTS_ON, &ha->flags);
  2017. }
  2018. void
  2019. qla4_8xxx_disable_intrs(struct scsi_qla_host *ha)
  2020. {
  2021. if (test_and_clear_bit(AF_INTERRUPTS_ON, &ha->flags))
  2022. qla4_8xxx_mbx_intr_disable(ha);
  2023. spin_lock_irq(&ha->hardware_lock);
  2024. /* BIT 10 - set */
  2025. qla4_8xxx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0x0400);
  2026. spin_unlock_irq(&ha->hardware_lock);
  2027. }
  2028. struct ql4_init_msix_entry {
  2029. uint16_t entry;
  2030. uint16_t index;
  2031. const char *name;
  2032. irq_handler_t handler;
  2033. };
  2034. static struct ql4_init_msix_entry qla4_8xxx_msix_entries[QLA_MSIX_ENTRIES] = {
  2035. { QLA_MSIX_DEFAULT, QLA_MIDX_DEFAULT,
  2036. "qla4xxx (default)",
  2037. (irq_handler_t)qla4_8xxx_default_intr_handler },
  2038. { QLA_MSIX_RSP_Q, QLA_MIDX_RSP_Q,
  2039. "qla4xxx (rsp_q)", (irq_handler_t)qla4_8xxx_msix_rsp_q },
  2040. };
  2041. void
  2042. qla4_8xxx_disable_msix(struct scsi_qla_host *ha)
  2043. {
  2044. int i;
  2045. struct ql4_msix_entry *qentry;
  2046. for (i = 0; i < QLA_MSIX_ENTRIES; i++) {
  2047. qentry = &ha->msix_entries[qla4_8xxx_msix_entries[i].index];
  2048. if (qentry->have_irq) {
  2049. free_irq(qentry->msix_vector, ha);
  2050. DEBUG2(ql4_printk(KERN_INFO, ha, "%s: %s\n",
  2051. __func__, qla4_8xxx_msix_entries[i].name));
  2052. }
  2053. }
  2054. pci_disable_msix(ha->pdev);
  2055. clear_bit(AF_MSIX_ENABLED, &ha->flags);
  2056. }
  2057. int
  2058. qla4_8xxx_enable_msix(struct scsi_qla_host *ha)
  2059. {
  2060. int i, ret;
  2061. struct msix_entry entries[QLA_MSIX_ENTRIES];
  2062. struct ql4_msix_entry *qentry;
  2063. for (i = 0; i < QLA_MSIX_ENTRIES; i++)
  2064. entries[i].entry = qla4_8xxx_msix_entries[i].entry;
  2065. ret = pci_enable_msix(ha->pdev, entries, ARRAY_SIZE(entries));
  2066. if (ret) {
  2067. ql4_printk(KERN_WARNING, ha,
  2068. "MSI-X: Failed to enable support -- %d/%d\n",
  2069. QLA_MSIX_ENTRIES, ret);
  2070. goto msix_out;
  2071. }
  2072. set_bit(AF_MSIX_ENABLED, &ha->flags);
  2073. for (i = 0; i < QLA_MSIX_ENTRIES; i++) {
  2074. qentry = &ha->msix_entries[qla4_8xxx_msix_entries[i].index];
  2075. qentry->msix_vector = entries[i].vector;
  2076. qentry->msix_entry = entries[i].entry;
  2077. qentry->have_irq = 0;
  2078. ret = request_irq(qentry->msix_vector,
  2079. qla4_8xxx_msix_entries[i].handler, 0,
  2080. qla4_8xxx_msix_entries[i].name, ha);
  2081. if (ret) {
  2082. ql4_printk(KERN_WARNING, ha,
  2083. "MSI-X: Unable to register handler -- %x/%d.\n",
  2084. qla4_8xxx_msix_entries[i].index, ret);
  2085. qla4_8xxx_disable_msix(ha);
  2086. goto msix_out;
  2087. }
  2088. qentry->have_irq = 1;
  2089. DEBUG2(ql4_printk(KERN_INFO, ha, "%s: %s\n",
  2090. __func__, qla4_8xxx_msix_entries[i].name));
  2091. }
  2092. msix_out:
  2093. return ret;
  2094. }