qla_fw.h 47 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2011 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. #ifndef __QLA_FW_H
  8. #define __QLA_FW_H
  9. #define MBS_CHECKSUM_ERROR 0x4010
  10. #define MBS_INVALID_PRODUCT_KEY 0x4020
  11. /*
  12. * Firmware Options.
  13. */
  14. #define FO1_ENABLE_PUREX BIT_10
  15. #define FO1_DISABLE_LED_CTRL BIT_6
  16. #define FO1_ENABLE_8016 BIT_0
  17. #define FO2_ENABLE_SEL_CLASS2 BIT_5
  18. #define FO3_NO_ABTS_ON_LINKDOWN BIT_14
  19. #define FO3_HOLD_STS_IOCB BIT_12
  20. /*
  21. * Port Database structure definition for ISP 24xx.
  22. */
  23. #define PDO_FORCE_ADISC BIT_1
  24. #define PDO_FORCE_PLOGI BIT_0
  25. #define PORT_DATABASE_24XX_SIZE 64
  26. struct port_database_24xx {
  27. uint16_t flags;
  28. #define PDF_TASK_RETRY_ID BIT_14
  29. #define PDF_FC_TAPE BIT_7
  30. #define PDF_ACK0_CAPABLE BIT_6
  31. #define PDF_FCP2_CONF BIT_5
  32. #define PDF_CLASS_2 BIT_4
  33. #define PDF_HARD_ADDR BIT_1
  34. uint8_t current_login_state;
  35. uint8_t last_login_state;
  36. #define PDS_PLOGI_PENDING 0x03
  37. #define PDS_PLOGI_COMPLETE 0x04
  38. #define PDS_PRLI_PENDING 0x05
  39. #define PDS_PRLI_COMPLETE 0x06
  40. #define PDS_PORT_UNAVAILABLE 0x07
  41. #define PDS_PRLO_PENDING 0x09
  42. #define PDS_LOGO_PENDING 0x11
  43. #define PDS_PRLI2_PENDING 0x12
  44. uint8_t hard_address[3];
  45. uint8_t reserved_1;
  46. uint8_t port_id[3];
  47. uint8_t sequence_id;
  48. uint16_t port_timer;
  49. uint16_t nport_handle; /* N_PORT handle. */
  50. uint16_t receive_data_size;
  51. uint16_t reserved_2;
  52. uint8_t prli_svc_param_word_0[2]; /* Big endian */
  53. /* Bits 15-0 of word 0 */
  54. uint8_t prli_svc_param_word_3[2]; /* Big endian */
  55. /* Bits 15-0 of word 3 */
  56. uint8_t port_name[WWN_SIZE];
  57. uint8_t node_name[WWN_SIZE];
  58. uint8_t reserved_3[24];
  59. };
  60. struct vp_database_24xx {
  61. uint16_t vp_status;
  62. uint8_t options;
  63. uint8_t id;
  64. uint8_t port_name[WWN_SIZE];
  65. uint8_t node_name[WWN_SIZE];
  66. uint16_t port_id_low;
  67. uint16_t port_id_high;
  68. };
  69. struct nvram_24xx {
  70. /* NVRAM header. */
  71. uint8_t id[4];
  72. uint16_t nvram_version;
  73. uint16_t reserved_0;
  74. /* Firmware Initialization Control Block. */
  75. uint16_t version;
  76. uint16_t reserved_1;
  77. uint16_t frame_payload_size;
  78. uint16_t execution_throttle;
  79. uint16_t exchange_count;
  80. uint16_t hard_address;
  81. uint8_t port_name[WWN_SIZE];
  82. uint8_t node_name[WWN_SIZE];
  83. uint16_t login_retry_count;
  84. uint16_t link_down_on_nos;
  85. uint16_t interrupt_delay_timer;
  86. uint16_t login_timeout;
  87. uint32_t firmware_options_1;
  88. uint32_t firmware_options_2;
  89. uint32_t firmware_options_3;
  90. /* Offset 56. */
  91. /*
  92. * BIT 0 = Control Enable
  93. * BIT 1-15 =
  94. *
  95. * BIT 0-7 = Reserved
  96. * BIT 8-10 = Output Swing 1G
  97. * BIT 11-13 = Output Emphasis 1G
  98. * BIT 14-15 = Reserved
  99. *
  100. * BIT 0-7 = Reserved
  101. * BIT 8-10 = Output Swing 2G
  102. * BIT 11-13 = Output Emphasis 2G
  103. * BIT 14-15 = Reserved
  104. *
  105. * BIT 0-7 = Reserved
  106. * BIT 8-10 = Output Swing 4G
  107. * BIT 11-13 = Output Emphasis 4G
  108. * BIT 14-15 = Reserved
  109. */
  110. uint16_t seriallink_options[4];
  111. uint16_t reserved_2[16];
  112. /* Offset 96. */
  113. uint16_t reserved_3[16];
  114. /* PCIe table entries. */
  115. uint16_t reserved_4[16];
  116. /* Offset 160. */
  117. uint16_t reserved_5[16];
  118. /* Offset 192. */
  119. uint16_t reserved_6[16];
  120. /* Offset 224. */
  121. uint16_t reserved_7[16];
  122. /*
  123. * BIT 0 = Enable spinup delay
  124. * BIT 1 = Disable BIOS
  125. * BIT 2 = Enable Memory Map BIOS
  126. * BIT 3 = Enable Selectable Boot
  127. * BIT 4 = Disable RISC code load
  128. * BIT 5 = Disable Serdes
  129. * BIT 6 =
  130. * BIT 7 =
  131. *
  132. * BIT 8 =
  133. * BIT 9 =
  134. * BIT 10 = Enable lip full login
  135. * BIT 11 = Enable target reset
  136. * BIT 12 =
  137. * BIT 13 =
  138. * BIT 14 =
  139. * BIT 15 = Enable alternate WWN
  140. *
  141. * BIT 16-31 =
  142. */
  143. uint32_t host_p;
  144. uint8_t alternate_port_name[WWN_SIZE];
  145. uint8_t alternate_node_name[WWN_SIZE];
  146. uint8_t boot_port_name[WWN_SIZE];
  147. uint16_t boot_lun_number;
  148. uint16_t reserved_8;
  149. uint8_t alt1_boot_port_name[WWN_SIZE];
  150. uint16_t alt1_boot_lun_number;
  151. uint16_t reserved_9;
  152. uint8_t alt2_boot_port_name[WWN_SIZE];
  153. uint16_t alt2_boot_lun_number;
  154. uint16_t reserved_10;
  155. uint8_t alt3_boot_port_name[WWN_SIZE];
  156. uint16_t alt3_boot_lun_number;
  157. uint16_t reserved_11;
  158. /*
  159. * BIT 0 = Selective Login
  160. * BIT 1 = Alt-Boot Enable
  161. * BIT 2 = Reserved
  162. * BIT 3 = Boot Order List
  163. * BIT 4 = Reserved
  164. * BIT 5 = Selective LUN
  165. * BIT 6 = Reserved
  166. * BIT 7-31 =
  167. */
  168. uint32_t efi_parameters;
  169. uint8_t reset_delay;
  170. uint8_t reserved_12;
  171. uint16_t reserved_13;
  172. uint16_t boot_id_number;
  173. uint16_t reserved_14;
  174. uint16_t max_luns_per_target;
  175. uint16_t reserved_15;
  176. uint16_t port_down_retry_count;
  177. uint16_t link_down_timeout;
  178. /* FCode parameters. */
  179. uint16_t fcode_parameter;
  180. uint16_t reserved_16[3];
  181. /* Offset 352. */
  182. uint8_t prev_drv_ver_major;
  183. uint8_t prev_drv_ver_submajob;
  184. uint8_t prev_drv_ver_minor;
  185. uint8_t prev_drv_ver_subminor;
  186. uint16_t prev_bios_ver_major;
  187. uint16_t prev_bios_ver_minor;
  188. uint16_t prev_efi_ver_major;
  189. uint16_t prev_efi_ver_minor;
  190. uint16_t prev_fw_ver_major;
  191. uint8_t prev_fw_ver_minor;
  192. uint8_t prev_fw_ver_subminor;
  193. uint16_t reserved_17[8];
  194. /* Offset 384. */
  195. uint16_t reserved_18[16];
  196. /* Offset 416. */
  197. uint16_t reserved_19[16];
  198. /* Offset 448. */
  199. uint16_t reserved_20[16];
  200. /* Offset 480. */
  201. uint8_t model_name[16];
  202. uint16_t reserved_21[2];
  203. /* Offset 500. */
  204. /* HW Parameter Block. */
  205. uint16_t pcie_table_sig;
  206. uint16_t pcie_table_offset;
  207. uint16_t subsystem_vendor_id;
  208. uint16_t subsystem_device_id;
  209. uint32_t checksum;
  210. };
  211. /*
  212. * ISP Initialization Control Block.
  213. * Little endian except where noted.
  214. */
  215. #define ICB_VERSION 1
  216. struct init_cb_24xx {
  217. uint16_t version;
  218. uint16_t reserved_1;
  219. uint16_t frame_payload_size;
  220. uint16_t execution_throttle;
  221. uint16_t exchange_count;
  222. uint16_t hard_address;
  223. uint8_t port_name[WWN_SIZE]; /* Big endian. */
  224. uint8_t node_name[WWN_SIZE]; /* Big endian. */
  225. uint16_t response_q_inpointer;
  226. uint16_t request_q_outpointer;
  227. uint16_t login_retry_count;
  228. uint16_t prio_request_q_outpointer;
  229. uint16_t response_q_length;
  230. uint16_t request_q_length;
  231. uint16_t link_down_on_nos; /* Milliseconds. */
  232. uint16_t prio_request_q_length;
  233. uint32_t request_q_address[2];
  234. uint32_t response_q_address[2];
  235. uint32_t prio_request_q_address[2];
  236. uint16_t msix;
  237. uint8_t reserved_2[6];
  238. uint16_t atio_q_inpointer;
  239. uint16_t atio_q_length;
  240. uint32_t atio_q_address[2];
  241. uint16_t interrupt_delay_timer; /* 100us increments. */
  242. uint16_t login_timeout;
  243. /*
  244. * BIT 0 = Enable Hard Loop Id
  245. * BIT 1 = Enable Fairness
  246. * BIT 2 = Enable Full-Duplex
  247. * BIT 3 = Reserved
  248. * BIT 4 = Enable Target Mode
  249. * BIT 5 = Disable Initiator Mode
  250. * BIT 6 = Reserved
  251. * BIT 7 = Reserved
  252. *
  253. * BIT 8 = Reserved
  254. * BIT 9 = Non Participating LIP
  255. * BIT 10 = Descending Loop ID Search
  256. * BIT 11 = Acquire Loop ID in LIPA
  257. * BIT 12 = Reserved
  258. * BIT 13 = Full Login after LIP
  259. * BIT 14 = Node Name Option
  260. * BIT 15-31 = Reserved
  261. */
  262. uint32_t firmware_options_1;
  263. /*
  264. * BIT 0 = Operation Mode bit 0
  265. * BIT 1 = Operation Mode bit 1
  266. * BIT 2 = Operation Mode bit 2
  267. * BIT 3 = Operation Mode bit 3
  268. * BIT 4 = Connection Options bit 0
  269. * BIT 5 = Connection Options bit 1
  270. * BIT 6 = Connection Options bit 2
  271. * BIT 7 = Enable Non part on LIHA failure
  272. *
  273. * BIT 8 = Enable Class 2
  274. * BIT 9 = Enable ACK0
  275. * BIT 10 = Reserved
  276. * BIT 11 = Enable FC-SP Security
  277. * BIT 12 = FC Tape Enable
  278. * BIT 13 = Reserved
  279. * BIT 14 = Enable Target PRLI Control
  280. * BIT 15-31 = Reserved
  281. */
  282. uint32_t firmware_options_2;
  283. /*
  284. * BIT 0 = Reserved
  285. * BIT 1 = Soft ID only
  286. * BIT 2 = Reserved
  287. * BIT 3 = Reserved
  288. * BIT 4 = FCP RSP Payload bit 0
  289. * BIT 5 = FCP RSP Payload bit 1
  290. * BIT 6 = Enable Receive Out-of-Order data frame handling
  291. * BIT 7 = Disable Automatic PLOGI on Local Loop
  292. *
  293. * BIT 8 = Reserved
  294. * BIT 9 = Enable Out-of-Order FCP_XFER_RDY relative offset handling
  295. * BIT 10 = Reserved
  296. * BIT 11 = Reserved
  297. * BIT 12 = Reserved
  298. * BIT 13 = Data Rate bit 0
  299. * BIT 14 = Data Rate bit 1
  300. * BIT 15 = Data Rate bit 2
  301. * BIT 16 = Enable 75 ohm Termination Select
  302. * BIT 17-31 = Reserved
  303. */
  304. uint32_t firmware_options_3;
  305. uint16_t qos;
  306. uint16_t rid;
  307. uint8_t reserved_3[20];
  308. };
  309. /*
  310. * ISP queue - command entry structure definition.
  311. */
  312. #define COMMAND_TYPE_6 0x48 /* Command Type 6 entry */
  313. struct cmd_type_6 {
  314. uint8_t entry_type; /* Entry type. */
  315. uint8_t entry_count; /* Entry count. */
  316. uint8_t sys_define; /* System defined. */
  317. uint8_t entry_status; /* Entry Status. */
  318. uint32_t handle; /* System handle. */
  319. uint16_t nport_handle; /* N_PORT handle. */
  320. uint16_t timeout; /* Command timeout. */
  321. uint16_t dseg_count; /* Data segment count. */
  322. uint16_t fcp_rsp_dsd_len; /* FCP_RSP DSD length. */
  323. struct scsi_lun lun; /* FCP LUN (BE). */
  324. uint16_t control_flags; /* Control flags. */
  325. #define CF_DIF_SEG_DESCR_ENABLE BIT_3
  326. #define CF_DATA_SEG_DESCR_ENABLE BIT_2
  327. #define CF_READ_DATA BIT_1
  328. #define CF_WRITE_DATA BIT_0
  329. uint16_t fcp_cmnd_dseg_len; /* Data segment length. */
  330. uint32_t fcp_cmnd_dseg_address[2]; /* Data segment address. */
  331. uint32_t fcp_rsp_dseg_address[2]; /* Data segment address. */
  332. uint32_t byte_count; /* Total byte count. */
  333. uint8_t port_id[3]; /* PortID of destination port. */
  334. uint8_t vp_index;
  335. uint32_t fcp_data_dseg_address[2]; /* Data segment address. */
  336. uint32_t fcp_data_dseg_len; /* Data segment length. */
  337. };
  338. #define COMMAND_TYPE_7 0x18 /* Command Type 7 entry */
  339. struct cmd_type_7 {
  340. uint8_t entry_type; /* Entry type. */
  341. uint8_t entry_count; /* Entry count. */
  342. uint8_t sys_define; /* System defined. */
  343. uint8_t entry_status; /* Entry Status. */
  344. uint32_t handle; /* System handle. */
  345. uint16_t nport_handle; /* N_PORT handle. */
  346. uint16_t timeout; /* Command timeout. */
  347. #define FW_MAX_TIMEOUT 0x1999
  348. uint16_t dseg_count; /* Data segment count. */
  349. uint16_t reserved_1;
  350. struct scsi_lun lun; /* FCP LUN (BE). */
  351. uint16_t task_mgmt_flags; /* Task management flags. */
  352. #define TMF_CLEAR_ACA BIT_14
  353. #define TMF_TARGET_RESET BIT_13
  354. #define TMF_LUN_RESET BIT_12
  355. #define TMF_CLEAR_TASK_SET BIT_10
  356. #define TMF_ABORT_TASK_SET BIT_9
  357. #define TMF_DSD_LIST_ENABLE BIT_2
  358. #define TMF_READ_DATA BIT_1
  359. #define TMF_WRITE_DATA BIT_0
  360. uint8_t task;
  361. #define TSK_SIMPLE 0
  362. #define TSK_HEAD_OF_QUEUE 1
  363. #define TSK_ORDERED 2
  364. #define TSK_ACA 4
  365. #define TSK_UNTAGGED 5
  366. uint8_t crn;
  367. uint8_t fcp_cdb[MAX_CMDSZ]; /* SCSI command words. */
  368. uint32_t byte_count; /* Total byte count. */
  369. uint8_t port_id[3]; /* PortID of destination port. */
  370. uint8_t vp_index;
  371. uint32_t dseg_0_address[2]; /* Data segment 0 address. */
  372. uint32_t dseg_0_len; /* Data segment 0 length. */
  373. };
  374. #define COMMAND_TYPE_CRC_2 0x6A /* Command Type CRC_2 (Type 6)
  375. * (T10-DIF) */
  376. struct cmd_type_crc_2 {
  377. uint8_t entry_type; /* Entry type. */
  378. uint8_t entry_count; /* Entry count. */
  379. uint8_t sys_define; /* System defined. */
  380. uint8_t entry_status; /* Entry Status. */
  381. uint32_t handle; /* System handle. */
  382. uint16_t nport_handle; /* N_PORT handle. */
  383. uint16_t timeout; /* Command timeout. */
  384. uint16_t dseg_count; /* Data segment count. */
  385. uint16_t fcp_rsp_dseg_len; /* FCP_RSP DSD length. */
  386. struct scsi_lun lun; /* FCP LUN (BE). */
  387. uint16_t control_flags; /* Control flags. */
  388. uint16_t fcp_cmnd_dseg_len; /* Data segment length. */
  389. uint32_t fcp_cmnd_dseg_address[2]; /* Data segment address. */
  390. uint32_t fcp_rsp_dseg_address[2]; /* Data segment address. */
  391. uint32_t byte_count; /* Total byte count. */
  392. uint8_t port_id[3]; /* PortID of destination port. */
  393. uint8_t vp_index;
  394. uint32_t crc_context_address[2]; /* Data segment address. */
  395. uint16_t crc_context_len; /* Data segment length. */
  396. uint16_t reserved_1; /* MUST be set to 0. */
  397. };
  398. /*
  399. * ISP queue - status entry structure definition.
  400. */
  401. #define STATUS_TYPE 0x03 /* Status entry. */
  402. struct sts_entry_24xx {
  403. uint8_t entry_type; /* Entry type. */
  404. uint8_t entry_count; /* Entry count. */
  405. uint8_t sys_define; /* System defined. */
  406. uint8_t entry_status; /* Entry Status. */
  407. uint32_t handle; /* System handle. */
  408. uint16_t comp_status; /* Completion status. */
  409. uint16_t ox_id; /* OX_ID used by the firmware. */
  410. uint32_t residual_len; /* FW calc residual transfer length. */
  411. uint16_t reserved_1;
  412. uint16_t state_flags; /* State flags. */
  413. #define SF_TRANSFERRED_DATA BIT_11
  414. #define SF_FCP_RSP_DMA BIT_0
  415. uint16_t reserved_2;
  416. uint16_t scsi_status; /* SCSI status. */
  417. #define SS_CONFIRMATION_REQ BIT_12
  418. uint32_t rsp_residual_count; /* FCP RSP residual count. */
  419. uint32_t sense_len; /* FCP SENSE length. */
  420. uint32_t rsp_data_len; /* FCP response data length. */
  421. uint8_t data[28]; /* FCP response/sense information. */
  422. /*
  423. * If DIF Error is set in comp_status, these additional fields are
  424. * defined:
  425. *
  426. * !!! NOTE: Firmware sends expected/actual DIF data in big endian
  427. * format; but all of the "data" field gets swab32-d in the beginning
  428. * of qla2x00_status_entry().
  429. *
  430. * &data[10] : uint8_t report_runt_bg[2]; - computed guard
  431. * &data[12] : uint8_t actual_dif[8]; - DIF Data received
  432. * &data[20] : uint8_t expected_dif[8]; - DIF Data computed
  433. */
  434. };
  435. /*
  436. * Status entry completion status
  437. */
  438. #define CS_DATA_REASSEMBLY_ERROR 0x11 /* Data Reassembly Error.. */
  439. #define CS_ABTS_BY_TARGET 0x13 /* Target send ABTS to abort IOCB. */
  440. #define CS_FW_RESOURCE 0x2C /* Firmware Resource Unavailable. */
  441. #define CS_TASK_MGMT_OVERRUN 0x30 /* Task management overrun (8+). */
  442. #define CS_ABORT_BY_TARGET 0x47 /* Abort By Target. */
  443. /*
  444. * ISP queue - marker entry structure definition.
  445. */
  446. #define MARKER_TYPE 0x04 /* Marker entry. */
  447. struct mrk_entry_24xx {
  448. uint8_t entry_type; /* Entry type. */
  449. uint8_t entry_count; /* Entry count. */
  450. uint8_t handle_count; /* Handle count. */
  451. uint8_t entry_status; /* Entry Status. */
  452. uint32_t handle; /* System handle. */
  453. uint16_t nport_handle; /* N_PORT handle. */
  454. uint8_t modifier; /* Modifier (7-0). */
  455. #define MK_SYNC_ID_LUN 0 /* Synchronize ID/LUN */
  456. #define MK_SYNC_ID 1 /* Synchronize ID */
  457. #define MK_SYNC_ALL 2 /* Synchronize all ID/LUN */
  458. uint8_t reserved_1;
  459. uint8_t reserved_2;
  460. uint8_t vp_index;
  461. uint16_t reserved_3;
  462. uint8_t lun[8]; /* FCP LUN (BE). */
  463. uint8_t reserved_4[40];
  464. };
  465. /*
  466. * ISP queue - CT Pass-Through entry structure definition.
  467. */
  468. #define CT_IOCB_TYPE 0x29 /* CT Pass-Through IOCB entry */
  469. struct ct_entry_24xx {
  470. uint8_t entry_type; /* Entry type. */
  471. uint8_t entry_count; /* Entry count. */
  472. uint8_t sys_define; /* System Defined. */
  473. uint8_t entry_status; /* Entry Status. */
  474. uint32_t handle; /* System handle. */
  475. uint16_t comp_status; /* Completion status. */
  476. uint16_t nport_handle; /* N_PORT handle. */
  477. uint16_t cmd_dsd_count;
  478. uint8_t vp_index;
  479. uint8_t reserved_1;
  480. uint16_t timeout; /* Command timeout. */
  481. uint16_t reserved_2;
  482. uint16_t rsp_dsd_count;
  483. uint8_t reserved_3[10];
  484. uint32_t rsp_byte_count;
  485. uint32_t cmd_byte_count;
  486. uint32_t dseg_0_address[2]; /* Data segment 0 address. */
  487. uint32_t dseg_0_len; /* Data segment 0 length. */
  488. uint32_t dseg_1_address[2]; /* Data segment 1 address. */
  489. uint32_t dseg_1_len; /* Data segment 1 length. */
  490. };
  491. /*
  492. * ISP queue - ELS Pass-Through entry structure definition.
  493. */
  494. #define ELS_IOCB_TYPE 0x53 /* ELS Pass-Through IOCB entry */
  495. struct els_entry_24xx {
  496. uint8_t entry_type; /* Entry type. */
  497. uint8_t entry_count; /* Entry count. */
  498. uint8_t sys_define; /* System Defined. */
  499. uint8_t entry_status; /* Entry Status. */
  500. uint32_t handle; /* System handle. */
  501. uint16_t reserved_1;
  502. uint16_t nport_handle; /* N_PORT handle. */
  503. uint16_t tx_dsd_count;
  504. uint8_t vp_index;
  505. uint8_t sof_type;
  506. #define EST_SOFI3 (1 << 4)
  507. #define EST_SOFI2 (3 << 4)
  508. uint32_t rx_xchg_address; /* Receive exchange address. */
  509. uint16_t rx_dsd_count;
  510. uint8_t opcode;
  511. uint8_t reserved_2;
  512. uint8_t port_id[3];
  513. uint8_t reserved_3;
  514. uint16_t reserved_4;
  515. uint16_t control_flags; /* Control flags. */
  516. #define ECF_PAYLOAD_DESCR_MASK (BIT_15|BIT_14|BIT_13)
  517. #define EPD_ELS_COMMAND (0 << 13)
  518. #define EPD_ELS_ACC (1 << 13)
  519. #define EPD_ELS_RJT (2 << 13)
  520. #define EPD_RX_XCHG (3 << 13)
  521. #define ECF_CLR_PASSTHRU_PEND BIT_12
  522. #define ECF_INCL_FRAME_HDR BIT_11
  523. uint32_t rx_byte_count;
  524. uint32_t tx_byte_count;
  525. uint32_t tx_address[2]; /* Data segment 0 address. */
  526. uint32_t tx_len; /* Data segment 0 length. */
  527. uint32_t rx_address[2]; /* Data segment 1 address. */
  528. uint32_t rx_len; /* Data segment 1 length. */
  529. };
  530. struct els_sts_entry_24xx {
  531. uint8_t entry_type; /* Entry type. */
  532. uint8_t entry_count; /* Entry count. */
  533. uint8_t sys_define; /* System Defined. */
  534. uint8_t entry_status; /* Entry Status. */
  535. uint32_t handle; /* System handle. */
  536. uint16_t comp_status;
  537. uint16_t nport_handle; /* N_PORT handle. */
  538. uint16_t reserved_1;
  539. uint8_t vp_index;
  540. uint8_t sof_type;
  541. uint32_t rx_xchg_address; /* Receive exchange address. */
  542. uint16_t reserved_2;
  543. uint8_t opcode;
  544. uint8_t reserved_3;
  545. uint8_t port_id[3];
  546. uint8_t reserved_4;
  547. uint16_t reserved_5;
  548. uint16_t control_flags; /* Control flags. */
  549. uint32_t total_byte_count;
  550. uint32_t error_subcode_1;
  551. uint32_t error_subcode_2;
  552. };
  553. /*
  554. * ISP queue - Mailbox Command entry structure definition.
  555. */
  556. #define MBX_IOCB_TYPE 0x39
  557. struct mbx_entry_24xx {
  558. uint8_t entry_type; /* Entry type. */
  559. uint8_t entry_count; /* Entry count. */
  560. uint8_t handle_count; /* Handle count. */
  561. uint8_t entry_status; /* Entry Status. */
  562. uint32_t handle; /* System handle. */
  563. uint16_t mbx[28];
  564. };
  565. #define LOGINOUT_PORT_IOCB_TYPE 0x52 /* Login/Logout Port entry. */
  566. struct logio_entry_24xx {
  567. uint8_t entry_type; /* Entry type. */
  568. uint8_t entry_count; /* Entry count. */
  569. uint8_t sys_define; /* System defined. */
  570. uint8_t entry_status; /* Entry Status. */
  571. uint32_t handle; /* System handle. */
  572. uint16_t comp_status; /* Completion status. */
  573. #define CS_LOGIO_ERROR 0x31 /* Login/Logout IOCB error. */
  574. uint16_t nport_handle; /* N_PORT handle. */
  575. uint16_t control_flags; /* Control flags. */
  576. /* Modifiers. */
  577. #define LCF_INCLUDE_SNS BIT_10 /* Include SNS (FFFFFC) during LOGO. */
  578. #define LCF_FCP2_OVERRIDE BIT_9 /* Set/Reset word 3 of PRLI. */
  579. #define LCF_CLASS_2 BIT_8 /* Enable class 2 during PLOGI. */
  580. #define LCF_FREE_NPORT BIT_7 /* Release NPORT handle after LOGO. */
  581. #define LCF_EXPL_LOGO BIT_6 /* Perform an explicit LOGO. */
  582. #define LCF_SKIP_PRLI BIT_5 /* Skip PRLI after PLOGI. */
  583. #define LCF_IMPL_LOGO_ALL BIT_5 /* Implicit LOGO to all ports. */
  584. #define LCF_COND_PLOGI BIT_4 /* PLOGI only if not logged-in. */
  585. #define LCF_IMPL_LOGO BIT_4 /* Perform an implicit LOGO. */
  586. #define LCF_IMPL_PRLO BIT_4 /* Perform an implicit PRLO. */
  587. /* Commands. */
  588. #define LCF_COMMAND_PLOGI 0x00 /* PLOGI. */
  589. #define LCF_COMMAND_PRLI 0x01 /* PRLI. */
  590. #define LCF_COMMAND_PDISC 0x02 /* PDISC. */
  591. #define LCF_COMMAND_ADISC 0x03 /* ADISC. */
  592. #define LCF_COMMAND_LOGO 0x08 /* LOGO. */
  593. #define LCF_COMMAND_PRLO 0x09 /* PRLO. */
  594. #define LCF_COMMAND_TPRLO 0x0A /* TPRLO. */
  595. uint8_t vp_index;
  596. uint8_t reserved_1;
  597. uint8_t port_id[3]; /* PortID of destination port. */
  598. uint8_t rsp_size; /* Response size in 32bit words. */
  599. uint32_t io_parameter[11]; /* General I/O parameters. */
  600. #define LSC_SCODE_NOLINK 0x01
  601. #define LSC_SCODE_NOIOCB 0x02
  602. #define LSC_SCODE_NOXCB 0x03
  603. #define LSC_SCODE_CMD_FAILED 0x04
  604. #define LSC_SCODE_NOFABRIC 0x05
  605. #define LSC_SCODE_FW_NOT_READY 0x07
  606. #define LSC_SCODE_NOT_LOGGED_IN 0x09
  607. #define LSC_SCODE_NOPCB 0x0A
  608. #define LSC_SCODE_ELS_REJECT 0x18
  609. #define LSC_SCODE_CMD_PARAM_ERR 0x19
  610. #define LSC_SCODE_PORTID_USED 0x1A
  611. #define LSC_SCODE_NPORT_USED 0x1B
  612. #define LSC_SCODE_NONPORT 0x1C
  613. #define LSC_SCODE_LOGGED_IN 0x1D
  614. #define LSC_SCODE_NOFLOGI_ACC 0x1F
  615. };
  616. #define TSK_MGMT_IOCB_TYPE 0x14
  617. struct tsk_mgmt_entry {
  618. uint8_t entry_type; /* Entry type. */
  619. uint8_t entry_count; /* Entry count. */
  620. uint8_t handle_count; /* Handle count. */
  621. uint8_t entry_status; /* Entry Status. */
  622. uint32_t handle; /* System handle. */
  623. uint16_t nport_handle; /* N_PORT handle. */
  624. uint16_t reserved_1;
  625. uint16_t delay; /* Activity delay in seconds. */
  626. uint16_t timeout; /* Command timeout. */
  627. struct scsi_lun lun; /* FCP LUN (BE). */
  628. uint32_t control_flags; /* Control Flags. */
  629. #define TCF_NOTMCMD_TO_TARGET BIT_31
  630. #define TCF_LUN_RESET BIT_4
  631. #define TCF_ABORT_TASK_SET BIT_3
  632. #define TCF_CLEAR_TASK_SET BIT_2
  633. #define TCF_TARGET_RESET BIT_1
  634. #define TCF_CLEAR_ACA BIT_0
  635. uint8_t reserved_2[20];
  636. uint8_t port_id[3]; /* PortID of destination port. */
  637. uint8_t vp_index;
  638. uint8_t reserved_3[12];
  639. };
  640. #define ABORT_IOCB_TYPE 0x33
  641. struct abort_entry_24xx {
  642. uint8_t entry_type; /* Entry type. */
  643. uint8_t entry_count; /* Entry count. */
  644. uint8_t handle_count; /* Handle count. */
  645. uint8_t entry_status; /* Entry Status. */
  646. uint32_t handle; /* System handle. */
  647. uint16_t nport_handle; /* N_PORT handle. */
  648. /* or Completion status. */
  649. uint16_t options; /* Options. */
  650. #define AOF_NO_ABTS BIT_0 /* Do not send any ABTS. */
  651. uint32_t handle_to_abort; /* System handle to abort. */
  652. uint16_t req_que_no;
  653. uint8_t reserved_1[30];
  654. uint8_t port_id[3]; /* PortID of destination port. */
  655. uint8_t vp_index;
  656. uint8_t reserved_2[12];
  657. };
  658. /*
  659. * ISP I/O Register Set structure definitions.
  660. */
  661. struct device_reg_24xx {
  662. uint32_t flash_addr; /* Flash/NVRAM BIOS address. */
  663. #define FARX_DATA_FLAG BIT_31
  664. #define FARX_ACCESS_FLASH_CONF 0x7FFD0000
  665. #define FARX_ACCESS_FLASH_DATA 0x7FF00000
  666. #define FARX_ACCESS_NVRAM_CONF 0x7FFF0000
  667. #define FARX_ACCESS_NVRAM_DATA 0x7FFE0000
  668. #define FA_NVRAM_FUNC0_ADDR 0x80
  669. #define FA_NVRAM_FUNC1_ADDR 0x180
  670. #define FA_NVRAM_VPD_SIZE 0x200
  671. #define FA_NVRAM_VPD0_ADDR 0x00
  672. #define FA_NVRAM_VPD1_ADDR 0x100
  673. #define FA_BOOT_CODE_ADDR 0x00000
  674. /*
  675. * RISC code begins at offset 512KB
  676. * within flash. Consisting of two
  677. * contiguous RISC code segments.
  678. */
  679. #define FA_RISC_CODE_ADDR 0x20000
  680. #define FA_RISC_CODE_SEGMENTS 2
  681. #define FA_FLASH_DESCR_ADDR_24 0x11000
  682. #define FA_FLASH_LAYOUT_ADDR_24 0x11400
  683. #define FA_NPIV_CONF0_ADDR_24 0x16000
  684. #define FA_NPIV_CONF1_ADDR_24 0x17000
  685. #define FA_FW_AREA_ADDR 0x40000
  686. #define FA_VPD_NVRAM_ADDR 0x48000
  687. #define FA_FEATURE_ADDR 0x4C000
  688. #define FA_FLASH_DESCR_ADDR 0x50000
  689. #define FA_FLASH_LAYOUT_ADDR 0x50400
  690. #define FA_HW_EVENT0_ADDR 0x54000
  691. #define FA_HW_EVENT1_ADDR 0x54400
  692. #define FA_HW_EVENT_SIZE 0x200
  693. #define FA_HW_EVENT_ENTRY_SIZE 4
  694. #define FA_NPIV_CONF0_ADDR 0x5C000
  695. #define FA_NPIV_CONF1_ADDR 0x5D000
  696. #define FA_FCP_PRIO0_ADDR 0x10000
  697. #define FA_FCP_PRIO1_ADDR 0x12000
  698. /*
  699. * Flash Error Log Event Codes.
  700. */
  701. #define HW_EVENT_RESET_ERR 0xF00B
  702. #define HW_EVENT_ISP_ERR 0xF020
  703. #define HW_EVENT_PARITY_ERR 0xF022
  704. #define HW_EVENT_NVRAM_CHKSUM_ERR 0xF023
  705. #define HW_EVENT_FLASH_FW_ERR 0xF024
  706. uint32_t flash_data; /* Flash/NVRAM BIOS data. */
  707. uint32_t ctrl_status; /* Control/Status. */
  708. #define CSRX_FLASH_ACCESS_ERROR BIT_18 /* Flash/NVRAM Access Error. */
  709. #define CSRX_DMA_ACTIVE BIT_17 /* DMA Active status. */
  710. #define CSRX_DMA_SHUTDOWN BIT_16 /* DMA Shutdown control status. */
  711. #define CSRX_FUNCTION BIT_15 /* Function number. */
  712. /* PCI-X Bus Mode. */
  713. #define CSRX_PCIX_BUS_MODE_MASK (BIT_11|BIT_10|BIT_9|BIT_8)
  714. #define PBM_PCI_33MHZ (0 << 8)
  715. #define PBM_PCIX_M1_66MHZ (1 << 8)
  716. #define PBM_PCIX_M1_100MHZ (2 << 8)
  717. #define PBM_PCIX_M1_133MHZ (3 << 8)
  718. #define PBM_PCIX_M2_66MHZ (5 << 8)
  719. #define PBM_PCIX_M2_100MHZ (6 << 8)
  720. #define PBM_PCIX_M2_133MHZ (7 << 8)
  721. #define PBM_PCI_66MHZ (8 << 8)
  722. /* Max Write Burst byte count. */
  723. #define CSRX_MAX_WRT_BURST_MASK (BIT_5|BIT_4)
  724. #define MWB_512_BYTES (0 << 4)
  725. #define MWB_1024_BYTES (1 << 4)
  726. #define MWB_2048_BYTES (2 << 4)
  727. #define MWB_4096_BYTES (3 << 4)
  728. #define CSRX_64BIT_SLOT BIT_2 /* PCI 64-Bit Bus Slot. */
  729. #define CSRX_FLASH_ENABLE BIT_1 /* Flash BIOS Read/Write enable. */
  730. #define CSRX_ISP_SOFT_RESET BIT_0 /* ISP soft reset. */
  731. uint32_t ictrl; /* Interrupt control. */
  732. #define ICRX_EN_RISC_INT BIT_3 /* Enable RISC interrupts on PCI. */
  733. uint32_t istatus; /* Interrupt status. */
  734. #define ISRX_RISC_INT BIT_3 /* RISC interrupt. */
  735. uint32_t unused_1[2]; /* Gap. */
  736. /* Request Queue. */
  737. uint32_t req_q_in; /* In-Pointer. */
  738. uint32_t req_q_out; /* Out-Pointer. */
  739. /* Response Queue. */
  740. uint32_t rsp_q_in; /* In-Pointer. */
  741. uint32_t rsp_q_out; /* Out-Pointer. */
  742. /* Priority Request Queue. */
  743. uint32_t preq_q_in; /* In-Pointer. */
  744. uint32_t preq_q_out; /* Out-Pointer. */
  745. uint32_t unused_2[2]; /* Gap. */
  746. /* ATIO Queue. */
  747. uint32_t atio_q_in; /* In-Pointer. */
  748. uint32_t atio_q_out; /* Out-Pointer. */
  749. uint32_t host_status;
  750. #define HSRX_RISC_INT BIT_15 /* RISC to Host interrupt. */
  751. #define HSRX_RISC_PAUSED BIT_8 /* RISC Paused. */
  752. uint32_t hccr; /* Host command & control register. */
  753. /* HCCR statuses. */
  754. #define HCCRX_HOST_INT BIT_6 /* Host to RISC interrupt bit. */
  755. #define HCCRX_RISC_RESET BIT_5 /* RISC Reset mode bit. */
  756. /* HCCR commands. */
  757. /* NOOP. */
  758. #define HCCRX_NOOP 0x00000000
  759. /* Set RISC Reset. */
  760. #define HCCRX_SET_RISC_RESET 0x10000000
  761. /* Clear RISC Reset. */
  762. #define HCCRX_CLR_RISC_RESET 0x20000000
  763. /* Set RISC Pause. */
  764. #define HCCRX_SET_RISC_PAUSE 0x30000000
  765. /* Releases RISC Pause. */
  766. #define HCCRX_REL_RISC_PAUSE 0x40000000
  767. /* Set HOST to RISC interrupt. */
  768. #define HCCRX_SET_HOST_INT 0x50000000
  769. /* Clear HOST to RISC interrupt. */
  770. #define HCCRX_CLR_HOST_INT 0x60000000
  771. /* Clear RISC to PCI interrupt. */
  772. #define HCCRX_CLR_RISC_INT 0xA0000000
  773. uint32_t gpiod; /* GPIO Data register. */
  774. /* LED update mask. */
  775. #define GPDX_LED_UPDATE_MASK (BIT_20|BIT_19|BIT_18)
  776. /* Data update mask. */
  777. #define GPDX_DATA_UPDATE_MASK (BIT_17|BIT_16)
  778. /* Data update mask. */
  779. #define GPDX_DATA_UPDATE_2_MASK (BIT_28|BIT_27|BIT_26|BIT_17|BIT_16)
  780. /* LED control mask. */
  781. #define GPDX_LED_COLOR_MASK (BIT_4|BIT_3|BIT_2)
  782. /* LED bit values. Color names as
  783. * referenced in fw spec.
  784. */
  785. #define GPDX_LED_YELLOW_ON BIT_2
  786. #define GPDX_LED_GREEN_ON BIT_3
  787. #define GPDX_LED_AMBER_ON BIT_4
  788. /* Data in/out. */
  789. #define GPDX_DATA_INOUT (BIT_1|BIT_0)
  790. uint32_t gpioe; /* GPIO Enable register. */
  791. /* Enable update mask. */
  792. #define GPEX_ENABLE_UPDATE_MASK (BIT_17|BIT_16)
  793. /* Enable update mask. */
  794. #define GPEX_ENABLE_UPDATE_2_MASK (BIT_28|BIT_27|BIT_26|BIT_17|BIT_16)
  795. /* Enable. */
  796. #define GPEX_ENABLE (BIT_1|BIT_0)
  797. uint32_t iobase_addr; /* I/O Bus Base Address register. */
  798. uint32_t unused_3[10]; /* Gap. */
  799. uint16_t mailbox0;
  800. uint16_t mailbox1;
  801. uint16_t mailbox2;
  802. uint16_t mailbox3;
  803. uint16_t mailbox4;
  804. uint16_t mailbox5;
  805. uint16_t mailbox6;
  806. uint16_t mailbox7;
  807. uint16_t mailbox8;
  808. uint16_t mailbox9;
  809. uint16_t mailbox10;
  810. uint16_t mailbox11;
  811. uint16_t mailbox12;
  812. uint16_t mailbox13;
  813. uint16_t mailbox14;
  814. uint16_t mailbox15;
  815. uint16_t mailbox16;
  816. uint16_t mailbox17;
  817. uint16_t mailbox18;
  818. uint16_t mailbox19;
  819. uint16_t mailbox20;
  820. uint16_t mailbox21;
  821. uint16_t mailbox22;
  822. uint16_t mailbox23;
  823. uint16_t mailbox24;
  824. uint16_t mailbox25;
  825. uint16_t mailbox26;
  826. uint16_t mailbox27;
  827. uint16_t mailbox28;
  828. uint16_t mailbox29;
  829. uint16_t mailbox30;
  830. uint16_t mailbox31;
  831. uint32_t iobase_window;
  832. uint32_t iobase_c4;
  833. uint32_t iobase_c8;
  834. uint32_t unused_4_1[6]; /* Gap. */
  835. uint32_t iobase_q;
  836. uint32_t unused_5[2]; /* Gap. */
  837. uint32_t iobase_select;
  838. uint32_t unused_6[2]; /* Gap. */
  839. uint32_t iobase_sdata;
  840. };
  841. /* Trace Control *************************************************************/
  842. #define TC_AEN_DISABLE 0
  843. #define TC_EFT_ENABLE 4
  844. #define TC_EFT_DISABLE 5
  845. #define TC_FCE_ENABLE 8
  846. #define TC_FCE_OPTIONS 0
  847. #define TC_FCE_DEFAULT_RX_SIZE 2112
  848. #define TC_FCE_DEFAULT_TX_SIZE 2112
  849. #define TC_FCE_DISABLE 9
  850. #define TC_FCE_DISABLE_TRACE BIT_0
  851. /* MID Support ***************************************************************/
  852. #define MIN_MULTI_ID_FABRIC 64 /* Must be power-of-2. */
  853. #define MAX_MULTI_ID_FABRIC 256 /* ... */
  854. #define for_each_mapped_vp_idx(_ha, _idx) \
  855. for (_idx = find_next_bit((_ha)->vp_idx_map, \
  856. (_ha)->max_npiv_vports + 1, 1); \
  857. _idx <= (_ha)->max_npiv_vports; \
  858. _idx = find_next_bit((_ha)->vp_idx_map, \
  859. (_ha)->max_npiv_vports + 1, _idx + 1)) \
  860. struct mid_conf_entry_24xx {
  861. uint16_t reserved_1;
  862. /*
  863. * BIT 0 = Enable Hard Loop Id
  864. * BIT 1 = Acquire Loop ID in LIPA
  865. * BIT 2 = ID not Acquired
  866. * BIT 3 = Enable VP
  867. * BIT 4 = Enable Initiator Mode
  868. * BIT 5 = Disable Target Mode
  869. * BIT 6-7 = Reserved
  870. */
  871. uint8_t options;
  872. uint8_t hard_address;
  873. uint8_t port_name[WWN_SIZE];
  874. uint8_t node_name[WWN_SIZE];
  875. };
  876. struct mid_init_cb_24xx {
  877. struct init_cb_24xx init_cb;
  878. uint16_t count;
  879. uint16_t options;
  880. struct mid_conf_entry_24xx entries[MAX_MULTI_ID_FABRIC];
  881. };
  882. struct mid_db_entry_24xx {
  883. uint16_t status;
  884. #define MDBS_NON_PARTIC BIT_3
  885. #define MDBS_ID_ACQUIRED BIT_1
  886. #define MDBS_ENABLED BIT_0
  887. uint8_t options;
  888. uint8_t hard_address;
  889. uint8_t port_name[WWN_SIZE];
  890. uint8_t node_name[WWN_SIZE];
  891. uint8_t port_id[3];
  892. uint8_t reserved_1;
  893. };
  894. /*
  895. * Virtual Port Control IOCB
  896. */
  897. #define VP_CTRL_IOCB_TYPE 0x30 /* Vitual Port Control entry. */
  898. struct vp_ctrl_entry_24xx {
  899. uint8_t entry_type; /* Entry type. */
  900. uint8_t entry_count; /* Entry count. */
  901. uint8_t sys_define; /* System defined. */
  902. uint8_t entry_status; /* Entry Status. */
  903. uint32_t handle; /* System handle. */
  904. uint16_t vp_idx_failed;
  905. uint16_t comp_status; /* Completion status. */
  906. #define CS_VCE_IOCB_ERROR 0x01 /* Error processing IOCB */
  907. #define CS_VCE_ACQ_ID_ERROR 0x02 /* Error while acquireing ID. */
  908. #define CS_VCE_BUSY 0x05 /* Firmware not ready to accept cmd. */
  909. uint16_t command;
  910. #define VCE_COMMAND_ENABLE_VPS 0x00 /* Enable VPs. */
  911. #define VCE_COMMAND_DISABLE_VPS 0x08 /* Disable VPs. */
  912. #define VCE_COMMAND_DISABLE_VPS_REINIT 0x09 /* Disable VPs and reinit link. */
  913. #define VCE_COMMAND_DISABLE_VPS_LOGO 0x0a /* Disable VPs and LOGO ports. */
  914. #define VCE_COMMAND_DISABLE_VPS_LOGO_ALL 0x0b /* Disable VPs and LOGO ports. */
  915. uint16_t vp_count;
  916. uint8_t vp_idx_map[16];
  917. uint16_t flags;
  918. uint16_t id;
  919. uint16_t reserved_4;
  920. uint16_t hopct;
  921. uint8_t reserved_5[24];
  922. };
  923. /*
  924. * Modify Virtual Port Configuration IOCB
  925. */
  926. #define VP_CONFIG_IOCB_TYPE 0x31 /* Vitual Port Config entry. */
  927. struct vp_config_entry_24xx {
  928. uint8_t entry_type; /* Entry type. */
  929. uint8_t entry_count; /* Entry count. */
  930. uint8_t handle_count;
  931. uint8_t entry_status; /* Entry Status. */
  932. uint32_t handle; /* System handle. */
  933. uint16_t flags;
  934. #define CS_VF_BIND_VPORTS_TO_VF BIT_0
  935. #define CS_VF_SET_QOS_OF_VPORTS BIT_1
  936. #define CS_VF_SET_HOPS_OF_VPORTS BIT_2
  937. uint16_t comp_status; /* Completion status. */
  938. #define CS_VCT_STS_ERROR 0x01 /* Specified VPs were not disabled. */
  939. #define CS_VCT_CNT_ERROR 0x02 /* Invalid VP count. */
  940. #define CS_VCT_ERROR 0x03 /* Unknown error. */
  941. #define CS_VCT_IDX_ERROR 0x02 /* Invalid VP index. */
  942. #define CS_VCT_BUSY 0x05 /* Firmware not ready to accept cmd. */
  943. uint8_t command;
  944. #define VCT_COMMAND_MOD_VPS 0x00 /* Modify VP configurations. */
  945. #define VCT_COMMAND_MOD_ENABLE_VPS 0x01 /* Modify configuration & enable VPs. */
  946. uint8_t vp_count;
  947. uint8_t vp_index1;
  948. uint8_t vp_index2;
  949. uint8_t options_idx1;
  950. uint8_t hard_address_idx1;
  951. uint16_t reserved_vp1;
  952. uint8_t port_name_idx1[WWN_SIZE];
  953. uint8_t node_name_idx1[WWN_SIZE];
  954. uint8_t options_idx2;
  955. uint8_t hard_address_idx2;
  956. uint16_t reserved_vp2;
  957. uint8_t port_name_idx2[WWN_SIZE];
  958. uint8_t node_name_idx2[WWN_SIZE];
  959. uint16_t id;
  960. uint16_t reserved_4;
  961. uint16_t hopct;
  962. uint8_t reserved_5[2];
  963. };
  964. #define VP_RPT_ID_IOCB_TYPE 0x32 /* Report ID Acquisition entry. */
  965. struct vp_rpt_id_entry_24xx {
  966. uint8_t entry_type; /* Entry type. */
  967. uint8_t entry_count; /* Entry count. */
  968. uint8_t sys_define; /* System defined. */
  969. uint8_t entry_status; /* Entry Status. */
  970. uint32_t handle; /* System handle. */
  971. uint16_t vp_count; /* Format 0 -- | VP setup | VP acq |. */
  972. /* Format 1 -- | VP count |. */
  973. uint16_t vp_idx; /* Format 0 -- Reserved. */
  974. /* Format 1 -- VP status and index. */
  975. uint8_t port_id[3];
  976. uint8_t format;
  977. uint8_t vp_idx_map[16];
  978. uint8_t reserved_4[32];
  979. };
  980. #define VF_EVFP_IOCB_TYPE 0x26 /* Exchange Virtual Fabric Parameters entry. */
  981. struct vf_evfp_entry_24xx {
  982. uint8_t entry_type; /* Entry type. */
  983. uint8_t entry_count; /* Entry count. */
  984. uint8_t sys_define; /* System defined. */
  985. uint8_t entry_status; /* Entry Status. */
  986. uint32_t handle; /* System handle. */
  987. uint16_t comp_status; /* Completion status. */
  988. uint16_t timeout; /* timeout */
  989. uint16_t adim_tagging_mode;
  990. uint16_t vfport_id;
  991. uint32_t exch_addr;
  992. uint16_t nport_handle; /* N_PORT handle. */
  993. uint16_t control_flags;
  994. uint32_t io_parameter_0;
  995. uint32_t io_parameter_1;
  996. uint32_t tx_address[2]; /* Data segment 0 address. */
  997. uint32_t tx_len; /* Data segment 0 length. */
  998. uint32_t rx_address[2]; /* Data segment 1 address. */
  999. uint32_t rx_len; /* Data segment 1 length. */
  1000. };
  1001. /* END MID Support ***********************************************************/
  1002. /* Flash Description Table ***************************************************/
  1003. struct qla_fdt_layout {
  1004. uint8_t sig[4];
  1005. uint16_t version;
  1006. uint16_t len;
  1007. uint16_t checksum;
  1008. uint8_t unused1[2];
  1009. uint8_t model[16];
  1010. uint16_t man_id;
  1011. uint16_t id;
  1012. uint8_t flags;
  1013. uint8_t erase_cmd;
  1014. uint8_t alt_erase_cmd;
  1015. uint8_t wrt_enable_cmd;
  1016. uint8_t wrt_enable_bits;
  1017. uint8_t wrt_sts_reg_cmd;
  1018. uint8_t unprotect_sec_cmd;
  1019. uint8_t read_man_id_cmd;
  1020. uint32_t block_size;
  1021. uint32_t alt_block_size;
  1022. uint32_t flash_size;
  1023. uint32_t wrt_enable_data;
  1024. uint8_t read_id_addr_len;
  1025. uint8_t wrt_disable_bits;
  1026. uint8_t read_dev_id_len;
  1027. uint8_t chip_erase_cmd;
  1028. uint16_t read_timeout;
  1029. uint8_t protect_sec_cmd;
  1030. uint8_t unused2[65];
  1031. };
  1032. /* Flash Layout Table ********************************************************/
  1033. struct qla_flt_location {
  1034. uint8_t sig[4];
  1035. uint16_t start_lo;
  1036. uint16_t start_hi;
  1037. uint8_t version;
  1038. uint8_t unused[5];
  1039. uint16_t checksum;
  1040. };
  1041. struct qla_flt_header {
  1042. uint16_t version;
  1043. uint16_t length;
  1044. uint16_t checksum;
  1045. uint16_t unused;
  1046. };
  1047. #define FLT_REG_FW 0x01
  1048. #define FLT_REG_BOOT_CODE 0x07
  1049. #define FLT_REG_VPD_0 0x14
  1050. #define FLT_REG_NVRAM_0 0x15
  1051. #define FLT_REG_VPD_1 0x16
  1052. #define FLT_REG_NVRAM_1 0x17
  1053. #define FLT_REG_FDT 0x1a
  1054. #define FLT_REG_FLT 0x1c
  1055. #define FLT_REG_HW_EVENT_0 0x1d
  1056. #define FLT_REG_HW_EVENT_1 0x1f
  1057. #define FLT_REG_NPIV_CONF_0 0x29
  1058. #define FLT_REG_NPIV_CONF_1 0x2a
  1059. #define FLT_REG_GOLD_FW 0x2f
  1060. #define FLT_REG_FCP_PRIO_0 0x87
  1061. #define FLT_REG_FCP_PRIO_1 0x88
  1062. #define FLT_REG_FCOE_FW 0xA4
  1063. #define FLT_REG_FCOE_VPD_0 0xA9
  1064. #define FLT_REG_FCOE_NVRAM_0 0xAA
  1065. #define FLT_REG_FCOE_VPD_1 0xAB
  1066. #define FLT_REG_FCOE_NVRAM_1 0xAC
  1067. struct qla_flt_region {
  1068. uint32_t code;
  1069. uint32_t size;
  1070. uint32_t start;
  1071. uint32_t end;
  1072. };
  1073. /* Flash NPIV Configuration Table ********************************************/
  1074. struct qla_npiv_header {
  1075. uint8_t sig[2];
  1076. uint16_t version;
  1077. uint16_t entries;
  1078. uint16_t unused[4];
  1079. uint16_t checksum;
  1080. };
  1081. struct qla_npiv_entry {
  1082. uint16_t flags;
  1083. uint16_t vf_id;
  1084. uint8_t q_qos;
  1085. uint8_t f_qos;
  1086. uint16_t unused1;
  1087. uint8_t port_name[WWN_SIZE];
  1088. uint8_t node_name[WWN_SIZE];
  1089. };
  1090. /* 84XX Support **************************************************************/
  1091. #define MBA_ISP84XX_ALERT 0x800f /* Alert Notification. */
  1092. #define A84_PANIC_RECOVERY 0x1
  1093. #define A84_OP_LOGIN_COMPLETE 0x2
  1094. #define A84_DIAG_LOGIN_COMPLETE 0x3
  1095. #define A84_GOLD_LOGIN_COMPLETE 0x4
  1096. #define MBC_ISP84XX_RESET 0x3a /* Reset. */
  1097. #define FSTATE_REMOTE_FC_DOWN BIT_0
  1098. #define FSTATE_NSL_LINK_DOWN BIT_1
  1099. #define FSTATE_IS_DIAG_FW BIT_2
  1100. #define FSTATE_LOGGED_IN BIT_3
  1101. #define FSTATE_WAITING_FOR_VERIFY BIT_4
  1102. #define VERIFY_CHIP_IOCB_TYPE 0x1B
  1103. struct verify_chip_entry_84xx {
  1104. uint8_t entry_type;
  1105. uint8_t entry_count;
  1106. uint8_t sys_defined;
  1107. uint8_t entry_status;
  1108. uint32_t handle;
  1109. uint16_t options;
  1110. #define VCO_DONT_UPDATE_FW BIT_0
  1111. #define VCO_FORCE_UPDATE BIT_1
  1112. #define VCO_DONT_RESET_UPDATE BIT_2
  1113. #define VCO_DIAG_FW BIT_3
  1114. #define VCO_END_OF_DATA BIT_14
  1115. #define VCO_ENABLE_DSD BIT_15
  1116. uint16_t reserved_1;
  1117. uint16_t data_seg_cnt;
  1118. uint16_t reserved_2[3];
  1119. uint32_t fw_ver;
  1120. uint32_t exchange_address;
  1121. uint32_t reserved_3[3];
  1122. uint32_t fw_size;
  1123. uint32_t fw_seq_size;
  1124. uint32_t relative_offset;
  1125. uint32_t dseg_address[2];
  1126. uint32_t dseg_length;
  1127. };
  1128. struct verify_chip_rsp_84xx {
  1129. uint8_t entry_type;
  1130. uint8_t entry_count;
  1131. uint8_t sys_defined;
  1132. uint8_t entry_status;
  1133. uint32_t handle;
  1134. uint16_t comp_status;
  1135. #define CS_VCS_CHIP_FAILURE 0x3
  1136. #define CS_VCS_BAD_EXCHANGE 0x8
  1137. #define CS_VCS_SEQ_COMPLETEi 0x40
  1138. uint16_t failure_code;
  1139. #define VFC_CHECKSUM_ERROR 0x1
  1140. #define VFC_INVALID_LEN 0x2
  1141. #define VFC_ALREADY_IN_PROGRESS 0x8
  1142. uint16_t reserved_1[4];
  1143. uint32_t fw_ver;
  1144. uint32_t exchange_address;
  1145. uint32_t reserved_2[6];
  1146. };
  1147. #define ACCESS_CHIP_IOCB_TYPE 0x2B
  1148. struct access_chip_84xx {
  1149. uint8_t entry_type;
  1150. uint8_t entry_count;
  1151. uint8_t sys_defined;
  1152. uint8_t entry_status;
  1153. uint32_t handle;
  1154. uint16_t options;
  1155. #define ACO_DUMP_MEMORY 0x0
  1156. #define ACO_LOAD_MEMORY 0x1
  1157. #define ACO_CHANGE_CONFIG_PARAM 0x2
  1158. #define ACO_REQUEST_INFO 0x3
  1159. uint16_t reserved1;
  1160. uint16_t dseg_count;
  1161. uint16_t reserved2[3];
  1162. uint32_t parameter1;
  1163. uint32_t parameter2;
  1164. uint32_t parameter3;
  1165. uint32_t reserved3[3];
  1166. uint32_t total_byte_cnt;
  1167. uint32_t reserved4;
  1168. uint32_t dseg_address[2];
  1169. uint32_t dseg_length;
  1170. };
  1171. struct access_chip_rsp_84xx {
  1172. uint8_t entry_type;
  1173. uint8_t entry_count;
  1174. uint8_t sys_defined;
  1175. uint8_t entry_status;
  1176. uint32_t handle;
  1177. uint16_t comp_status;
  1178. uint16_t failure_code;
  1179. uint32_t residual_count;
  1180. uint32_t reserved[12];
  1181. };
  1182. /* 81XX Support **************************************************************/
  1183. #define MBA_DCBX_START 0x8016
  1184. #define MBA_DCBX_COMPLETE 0x8030
  1185. #define MBA_FCF_CONF_ERR 0x8031
  1186. #define MBA_DCBX_PARAM_UPDATE 0x8032
  1187. #define MBA_IDC_COMPLETE 0x8100
  1188. #define MBA_IDC_NOTIFY 0x8101
  1189. #define MBA_IDC_TIME_EXT 0x8102
  1190. #define MBC_IDC_ACK 0x101
  1191. #define MBC_RESTART_MPI_FW 0x3d
  1192. #define MBC_FLASH_ACCESS_CTRL 0x3e /* Control flash access. */
  1193. #define MBC_GET_XGMAC_STATS 0x7a
  1194. #define MBC_GET_DCBX_PARAMS 0x51
  1195. /*
  1196. * ISP83xx mailbox commands
  1197. */
  1198. #define MBC_WRITE_REMOTE_REG 0x0001 /* Write remote register */
  1199. /* Flash access control option field bit definitions */
  1200. #define FAC_OPT_FORCE_SEMAPHORE BIT_15
  1201. #define FAC_OPT_REQUESTOR_ID BIT_14
  1202. #define FAC_OPT_CMD_SUBCODE 0xff
  1203. /* Flash access control command subcodes */
  1204. #define FAC_OPT_CMD_WRITE_PROTECT 0x00
  1205. #define FAC_OPT_CMD_WRITE_ENABLE 0x01
  1206. #define FAC_OPT_CMD_ERASE_SECTOR 0x02
  1207. #define FAC_OPT_CMD_LOCK_SEMAPHORE 0x03
  1208. #define FAC_OPT_CMD_UNLOCK_SEMAPHORE 0x04
  1209. #define FAC_OPT_CMD_GET_SECTOR_SIZE 0x05
  1210. struct nvram_81xx {
  1211. /* NVRAM header. */
  1212. uint8_t id[4];
  1213. uint16_t nvram_version;
  1214. uint16_t reserved_0;
  1215. /* Firmware Initialization Control Block. */
  1216. uint16_t version;
  1217. uint16_t reserved_1;
  1218. uint16_t frame_payload_size;
  1219. uint16_t execution_throttle;
  1220. uint16_t exchange_count;
  1221. uint16_t reserved_2;
  1222. uint8_t port_name[WWN_SIZE];
  1223. uint8_t node_name[WWN_SIZE];
  1224. uint16_t login_retry_count;
  1225. uint16_t reserved_3;
  1226. uint16_t interrupt_delay_timer;
  1227. uint16_t login_timeout;
  1228. uint32_t firmware_options_1;
  1229. uint32_t firmware_options_2;
  1230. uint32_t firmware_options_3;
  1231. uint16_t reserved_4[4];
  1232. /* Offset 64. */
  1233. uint8_t enode_mac[6];
  1234. uint16_t reserved_5[5];
  1235. /* Offset 80. */
  1236. uint16_t reserved_6[24];
  1237. /* Offset 128. */
  1238. uint16_t ex_version;
  1239. uint8_t prio_fcf_matching_flags;
  1240. uint8_t reserved_6_1[3];
  1241. uint16_t pri_fcf_vlan_id;
  1242. uint8_t pri_fcf_fabric_name[8];
  1243. uint16_t reserved_6_2[7];
  1244. uint8_t spma_mac_addr[6];
  1245. uint16_t reserved_6_3[14];
  1246. /* Offset 192. */
  1247. uint16_t reserved_7[32];
  1248. /*
  1249. * BIT 0 = Enable spinup delay
  1250. * BIT 1 = Disable BIOS
  1251. * BIT 2 = Enable Memory Map BIOS
  1252. * BIT 3 = Enable Selectable Boot
  1253. * BIT 4 = Disable RISC code load
  1254. * BIT 5 = Disable Serdes
  1255. * BIT 6 = Opt boot mode
  1256. * BIT 7 = Interrupt enable
  1257. *
  1258. * BIT 8 = EV Control enable
  1259. * BIT 9 = Enable lip reset
  1260. * BIT 10 = Enable lip full login
  1261. * BIT 11 = Enable target reset
  1262. * BIT 12 = Stop firmware
  1263. * BIT 13 = Enable nodename option
  1264. * BIT 14 = Default WWPN valid
  1265. * BIT 15 = Enable alternate WWN
  1266. *
  1267. * BIT 16 = CLP LUN string
  1268. * BIT 17 = CLP Target string
  1269. * BIT 18 = CLP BIOS enable string
  1270. * BIT 19 = CLP Serdes string
  1271. * BIT 20 = CLP WWPN string
  1272. * BIT 21 = CLP WWNN string
  1273. * BIT 22 =
  1274. * BIT 23 =
  1275. * BIT 24 = Keep WWPN
  1276. * BIT 25 = Temp WWPN
  1277. * BIT 26-31 =
  1278. */
  1279. uint32_t host_p;
  1280. uint8_t alternate_port_name[WWN_SIZE];
  1281. uint8_t alternate_node_name[WWN_SIZE];
  1282. uint8_t boot_port_name[WWN_SIZE];
  1283. uint16_t boot_lun_number;
  1284. uint16_t reserved_8;
  1285. uint8_t alt1_boot_port_name[WWN_SIZE];
  1286. uint16_t alt1_boot_lun_number;
  1287. uint16_t reserved_9;
  1288. uint8_t alt2_boot_port_name[WWN_SIZE];
  1289. uint16_t alt2_boot_lun_number;
  1290. uint16_t reserved_10;
  1291. uint8_t alt3_boot_port_name[WWN_SIZE];
  1292. uint16_t alt3_boot_lun_number;
  1293. uint16_t reserved_11;
  1294. /*
  1295. * BIT 0 = Selective Login
  1296. * BIT 1 = Alt-Boot Enable
  1297. * BIT 2 = Reserved
  1298. * BIT 3 = Boot Order List
  1299. * BIT 4 = Reserved
  1300. * BIT 5 = Selective LUN
  1301. * BIT 6 = Reserved
  1302. * BIT 7-31 =
  1303. */
  1304. uint32_t efi_parameters;
  1305. uint8_t reset_delay;
  1306. uint8_t reserved_12;
  1307. uint16_t reserved_13;
  1308. uint16_t boot_id_number;
  1309. uint16_t reserved_14;
  1310. uint16_t max_luns_per_target;
  1311. uint16_t reserved_15;
  1312. uint16_t port_down_retry_count;
  1313. uint16_t link_down_timeout;
  1314. /* FCode parameters. */
  1315. uint16_t fcode_parameter;
  1316. uint16_t reserved_16[3];
  1317. /* Offset 352. */
  1318. uint8_t reserved_17[4];
  1319. uint16_t reserved_18[5];
  1320. uint8_t reserved_19[2];
  1321. uint16_t reserved_20[8];
  1322. /* Offset 384. */
  1323. uint8_t reserved_21[16];
  1324. uint16_t reserved_22[3];
  1325. /*
  1326. * BIT 0 = Extended BB credits for LR
  1327. * BIT 1 = Virtual Fabric Enable
  1328. * BIT 2 = Enhanced Features Unused
  1329. * BIT 3-7 = Enhanced Features Reserved
  1330. */
  1331. /* Enhanced Features */
  1332. uint8_t enhanced_features;
  1333. uint8_t reserved_23;
  1334. uint16_t reserved_24[4];
  1335. /* Offset 416. */
  1336. uint16_t reserved_25[32];
  1337. /* Offset 480. */
  1338. uint8_t model_name[16];
  1339. /* Offset 496. */
  1340. uint16_t feature_mask_l;
  1341. uint16_t feature_mask_h;
  1342. uint16_t reserved_26[2];
  1343. uint16_t subsystem_vendor_id;
  1344. uint16_t subsystem_device_id;
  1345. uint32_t checksum;
  1346. };
  1347. /*
  1348. * ISP Initialization Control Block.
  1349. * Little endian except where noted.
  1350. */
  1351. #define ICB_VERSION 1
  1352. struct init_cb_81xx {
  1353. uint16_t version;
  1354. uint16_t reserved_1;
  1355. uint16_t frame_payload_size;
  1356. uint16_t execution_throttle;
  1357. uint16_t exchange_count;
  1358. uint16_t reserved_2;
  1359. uint8_t port_name[WWN_SIZE]; /* Big endian. */
  1360. uint8_t node_name[WWN_SIZE]; /* Big endian. */
  1361. uint16_t response_q_inpointer;
  1362. uint16_t request_q_outpointer;
  1363. uint16_t login_retry_count;
  1364. uint16_t prio_request_q_outpointer;
  1365. uint16_t response_q_length;
  1366. uint16_t request_q_length;
  1367. uint16_t reserved_3;
  1368. uint16_t prio_request_q_length;
  1369. uint32_t request_q_address[2];
  1370. uint32_t response_q_address[2];
  1371. uint32_t prio_request_q_address[2];
  1372. uint8_t reserved_4[8];
  1373. uint16_t atio_q_inpointer;
  1374. uint16_t atio_q_length;
  1375. uint32_t atio_q_address[2];
  1376. uint16_t interrupt_delay_timer; /* 100us increments. */
  1377. uint16_t login_timeout;
  1378. /*
  1379. * BIT 0-3 = Reserved
  1380. * BIT 4 = Enable Target Mode
  1381. * BIT 5 = Disable Initiator Mode
  1382. * BIT 6 = Reserved
  1383. * BIT 7 = Reserved
  1384. *
  1385. * BIT 8-13 = Reserved
  1386. * BIT 14 = Node Name Option
  1387. * BIT 15-31 = Reserved
  1388. */
  1389. uint32_t firmware_options_1;
  1390. /*
  1391. * BIT 0 = Operation Mode bit 0
  1392. * BIT 1 = Operation Mode bit 1
  1393. * BIT 2 = Operation Mode bit 2
  1394. * BIT 3 = Operation Mode bit 3
  1395. * BIT 4-7 = Reserved
  1396. *
  1397. * BIT 8 = Enable Class 2
  1398. * BIT 9 = Enable ACK0
  1399. * BIT 10 = Reserved
  1400. * BIT 11 = Enable FC-SP Security
  1401. * BIT 12 = FC Tape Enable
  1402. * BIT 13 = Reserved
  1403. * BIT 14 = Enable Target PRLI Control
  1404. * BIT 15-31 = Reserved
  1405. */
  1406. uint32_t firmware_options_2;
  1407. /*
  1408. * BIT 0-3 = Reserved
  1409. * BIT 4 = FCP RSP Payload bit 0
  1410. * BIT 5 = FCP RSP Payload bit 1
  1411. * BIT 6 = Enable Receive Out-of-Order data frame handling
  1412. * BIT 7 = Reserved
  1413. *
  1414. * BIT 8 = Reserved
  1415. * BIT 9 = Enable Out-of-Order FCP_XFER_RDY relative offset handling
  1416. * BIT 10-16 = Reserved
  1417. * BIT 17 = Enable multiple FCFs
  1418. * BIT 18-20 = MAC addressing mode
  1419. * BIT 21-25 = Ethernet data rate
  1420. * BIT 26 = Enable ethernet header rx IOCB for ATIO q
  1421. * BIT 27 = Enable ethernet header rx IOCB for response q
  1422. * BIT 28 = SPMA selection bit 0
  1423. * BIT 28 = SPMA selection bit 1
  1424. * BIT 30-31 = Reserved
  1425. */
  1426. uint32_t firmware_options_3;
  1427. uint8_t reserved_5[8];
  1428. uint8_t enode_mac[6];
  1429. uint8_t reserved_6[10];
  1430. };
  1431. struct mid_init_cb_81xx {
  1432. struct init_cb_81xx init_cb;
  1433. uint16_t count;
  1434. uint16_t options;
  1435. struct mid_conf_entry_24xx entries[MAX_MULTI_ID_FABRIC];
  1436. };
  1437. struct ex_init_cb_81xx {
  1438. uint16_t ex_version;
  1439. uint8_t prio_fcf_matching_flags;
  1440. uint8_t reserved_1[3];
  1441. uint16_t pri_fcf_vlan_id;
  1442. uint8_t pri_fcf_fabric_name[8];
  1443. uint16_t reserved_2[7];
  1444. uint8_t spma_mac_addr[6];
  1445. uint16_t reserved_3[14];
  1446. };
  1447. #define FARX_ACCESS_FLASH_CONF_81XX 0x7FFD0000
  1448. #define FARX_ACCESS_FLASH_DATA_81XX 0x7F800000
  1449. /* FCP priority config defines *************************************/
  1450. /* operations */
  1451. #define QLFC_FCP_PRIO_DISABLE 0x0
  1452. #define QLFC_FCP_PRIO_ENABLE 0x1
  1453. #define QLFC_FCP_PRIO_GET_CONFIG 0x2
  1454. #define QLFC_FCP_PRIO_SET_CONFIG 0x3
  1455. struct qla_fcp_prio_entry {
  1456. uint16_t flags; /* Describes parameter(s) in FCP */
  1457. /* priority entry that are valid */
  1458. #define FCP_PRIO_ENTRY_VALID 0x1
  1459. #define FCP_PRIO_ENTRY_TAG_VALID 0x2
  1460. #define FCP_PRIO_ENTRY_SPID_VALID 0x4
  1461. #define FCP_PRIO_ENTRY_DPID_VALID 0x8
  1462. #define FCP_PRIO_ENTRY_LUNB_VALID 0x10
  1463. #define FCP_PRIO_ENTRY_LUNE_VALID 0x20
  1464. #define FCP_PRIO_ENTRY_SWWN_VALID 0x40
  1465. #define FCP_PRIO_ENTRY_DWWN_VALID 0x80
  1466. uint8_t tag; /* Priority value */
  1467. uint8_t reserved; /* Reserved for future use */
  1468. uint32_t src_pid; /* Src port id. high order byte */
  1469. /* unused; -1 (wild card) */
  1470. uint32_t dst_pid; /* Src port id. high order byte */
  1471. /* unused; -1 (wild card) */
  1472. uint16_t lun_beg; /* 1st lun num of lun range. */
  1473. /* -1 (wild card) */
  1474. uint16_t lun_end; /* 2nd lun num of lun range. */
  1475. /* -1 (wild card) */
  1476. uint8_t src_wwpn[8]; /* Source WWPN: -1 (wild card) */
  1477. uint8_t dst_wwpn[8]; /* Destination WWPN: -1 (wild card) */
  1478. };
  1479. struct qla_fcp_prio_cfg {
  1480. uint8_t signature[4]; /* "HQOS" signature of config data */
  1481. uint16_t version; /* 1: Initial version */
  1482. uint16_t length; /* config data size in num bytes */
  1483. uint16_t checksum; /* config data bytes checksum */
  1484. uint16_t num_entries; /* Number of entries */
  1485. uint16_t size_of_entry; /* Size of each entry in num bytes */
  1486. uint8_t attributes; /* enable/disable, persistence */
  1487. #define FCP_PRIO_ATTR_DISABLE 0x0
  1488. #define FCP_PRIO_ATTR_ENABLE 0x1
  1489. #define FCP_PRIO_ATTR_PERSIST 0x2
  1490. uint8_t reserved; /* Reserved for future use */
  1491. #define FCP_PRIO_CFG_HDR_SIZE 0x10
  1492. struct qla_fcp_prio_entry entry[1]; /* fcp priority entries */
  1493. #define FCP_PRIO_CFG_ENTRY_SIZE 0x20
  1494. };
  1495. #define FCP_PRIO_CFG_SIZE (32*1024) /* fcp prio data per port*/
  1496. /* 25XX Support ****************************************************/
  1497. #define FA_FCP_PRIO0_ADDR_25 0x3C000
  1498. #define FA_FCP_PRIO1_ADDR_25 0x3E000
  1499. /* 81XX Flash locations -- occupies second 2MB region. */
  1500. #define FA_BOOT_CODE_ADDR_81 0x80000
  1501. #define FA_RISC_CODE_ADDR_81 0xA0000
  1502. #define FA_FW_AREA_ADDR_81 0xC0000
  1503. #define FA_VPD_NVRAM_ADDR_81 0xD0000
  1504. #define FA_VPD0_ADDR_81 0xD0000
  1505. #define FA_VPD1_ADDR_81 0xD0400
  1506. #define FA_NVRAM0_ADDR_81 0xD0080
  1507. #define FA_NVRAM1_ADDR_81 0xD0180
  1508. #define FA_FEATURE_ADDR_81 0xD4000
  1509. #define FA_FLASH_DESCR_ADDR_81 0xD8000
  1510. #define FA_FLASH_LAYOUT_ADDR_81 0xD8400
  1511. #define FA_HW_EVENT0_ADDR_81 0xDC000
  1512. #define FA_HW_EVENT1_ADDR_81 0xDC400
  1513. #define FA_NPIV_CONF0_ADDR_81 0xD1000
  1514. #define FA_NPIV_CONF1_ADDR_81 0xD2000
  1515. /* 83XX Flash locations -- occupies second 8MB region. */
  1516. #define FA_FLASH_LAYOUT_ADDR_83 0xFC400
  1517. #endif