mc13xxx-core.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880
  1. /*
  2. * Copyright 2009-2010 Pengutronix
  3. * Uwe Kleine-Koenig <u.kleine-koenig@pengutronix.de>
  4. *
  5. * loosely based on an earlier driver that has
  6. * Copyright 2009 Pengutronix, Sascha Hauer <s.hauer@pengutronix.de>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it under
  9. * the terms of the GNU General Public License version 2 as published by the
  10. * Free Software Foundation.
  11. */
  12. #include <linux/slab.h>
  13. #include <linux/module.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/mutex.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/spi/spi.h>
  18. #include <linux/mfd/core.h>
  19. #include <linux/mfd/mc13xxx.h>
  20. #include <linux/of.h>
  21. #include <linux/of_device.h>
  22. #include <linux/of_gpio.h>
  23. struct mc13xxx {
  24. struct spi_device *spidev;
  25. struct mutex lock;
  26. int irq;
  27. int flags;
  28. irq_handler_t irqhandler[MC13XXX_NUM_IRQ];
  29. void *irqdata[MC13XXX_NUM_IRQ];
  30. int adcflags;
  31. };
  32. #define MC13XXX_IRQSTAT0 0
  33. #define MC13XXX_IRQSTAT0_ADCDONEI (1 << 0)
  34. #define MC13XXX_IRQSTAT0_ADCBISDONEI (1 << 1)
  35. #define MC13XXX_IRQSTAT0_TSI (1 << 2)
  36. #define MC13783_IRQSTAT0_WHIGHI (1 << 3)
  37. #define MC13783_IRQSTAT0_WLOWI (1 << 4)
  38. #define MC13XXX_IRQSTAT0_CHGDETI (1 << 6)
  39. #define MC13783_IRQSTAT0_CHGOVI (1 << 7)
  40. #define MC13XXX_IRQSTAT0_CHGREVI (1 << 8)
  41. #define MC13XXX_IRQSTAT0_CHGSHORTI (1 << 9)
  42. #define MC13XXX_IRQSTAT0_CCCVI (1 << 10)
  43. #define MC13XXX_IRQSTAT0_CHGCURRI (1 << 11)
  44. #define MC13XXX_IRQSTAT0_BPONI (1 << 12)
  45. #define MC13XXX_IRQSTAT0_LOBATLI (1 << 13)
  46. #define MC13XXX_IRQSTAT0_LOBATHI (1 << 14)
  47. #define MC13783_IRQSTAT0_UDPI (1 << 15)
  48. #define MC13783_IRQSTAT0_USBI (1 << 16)
  49. #define MC13783_IRQSTAT0_IDI (1 << 19)
  50. #define MC13783_IRQSTAT0_SE1I (1 << 21)
  51. #define MC13783_IRQSTAT0_CKDETI (1 << 22)
  52. #define MC13783_IRQSTAT0_UDMI (1 << 23)
  53. #define MC13XXX_IRQMASK0 1
  54. #define MC13XXX_IRQMASK0_ADCDONEM MC13XXX_IRQSTAT0_ADCDONEI
  55. #define MC13XXX_IRQMASK0_ADCBISDONEM MC13XXX_IRQSTAT0_ADCBISDONEI
  56. #define MC13XXX_IRQMASK0_TSM MC13XXX_IRQSTAT0_TSI
  57. #define MC13783_IRQMASK0_WHIGHM MC13783_IRQSTAT0_WHIGHI
  58. #define MC13783_IRQMASK0_WLOWM MC13783_IRQSTAT0_WLOWI
  59. #define MC13XXX_IRQMASK0_CHGDETM MC13XXX_IRQSTAT0_CHGDETI
  60. #define MC13783_IRQMASK0_CHGOVM MC13783_IRQSTAT0_CHGOVI
  61. #define MC13XXX_IRQMASK0_CHGREVM MC13XXX_IRQSTAT0_CHGREVI
  62. #define MC13XXX_IRQMASK0_CHGSHORTM MC13XXX_IRQSTAT0_CHGSHORTI
  63. #define MC13XXX_IRQMASK0_CCCVM MC13XXX_IRQSTAT0_CCCVI
  64. #define MC13XXX_IRQMASK0_CHGCURRM MC13XXX_IRQSTAT0_CHGCURRI
  65. #define MC13XXX_IRQMASK0_BPONM MC13XXX_IRQSTAT0_BPONI
  66. #define MC13XXX_IRQMASK0_LOBATLM MC13XXX_IRQSTAT0_LOBATLI
  67. #define MC13XXX_IRQMASK0_LOBATHM MC13XXX_IRQSTAT0_LOBATHI
  68. #define MC13783_IRQMASK0_UDPM MC13783_IRQSTAT0_UDPI
  69. #define MC13783_IRQMASK0_USBM MC13783_IRQSTAT0_USBI
  70. #define MC13783_IRQMASK0_IDM MC13783_IRQSTAT0_IDI
  71. #define MC13783_IRQMASK0_SE1M MC13783_IRQSTAT0_SE1I
  72. #define MC13783_IRQMASK0_CKDETM MC13783_IRQSTAT0_CKDETI
  73. #define MC13783_IRQMASK0_UDMM MC13783_IRQSTAT0_UDMI
  74. #define MC13XXX_IRQSTAT1 3
  75. #define MC13XXX_IRQSTAT1_1HZI (1 << 0)
  76. #define MC13XXX_IRQSTAT1_TODAI (1 << 1)
  77. #define MC13783_IRQSTAT1_ONOFD1I (1 << 3)
  78. #define MC13783_IRQSTAT1_ONOFD2I (1 << 4)
  79. #define MC13783_IRQSTAT1_ONOFD3I (1 << 5)
  80. #define MC13XXX_IRQSTAT1_SYSRSTI (1 << 6)
  81. #define MC13XXX_IRQSTAT1_RTCRSTI (1 << 7)
  82. #define MC13XXX_IRQSTAT1_PCI (1 << 8)
  83. #define MC13XXX_IRQSTAT1_WARMI (1 << 9)
  84. #define MC13XXX_IRQSTAT1_MEMHLDI (1 << 10)
  85. #define MC13783_IRQSTAT1_PWRRDYI (1 << 11)
  86. #define MC13XXX_IRQSTAT1_THWARNLI (1 << 12)
  87. #define MC13XXX_IRQSTAT1_THWARNHI (1 << 13)
  88. #define MC13XXX_IRQSTAT1_CLKI (1 << 14)
  89. #define MC13783_IRQSTAT1_SEMAFI (1 << 15)
  90. #define MC13783_IRQSTAT1_MC2BI (1 << 17)
  91. #define MC13783_IRQSTAT1_HSDETI (1 << 18)
  92. #define MC13783_IRQSTAT1_HSLI (1 << 19)
  93. #define MC13783_IRQSTAT1_ALSPTHI (1 << 20)
  94. #define MC13783_IRQSTAT1_AHSSHORTI (1 << 21)
  95. #define MC13XXX_IRQMASK1 4
  96. #define MC13XXX_IRQMASK1_1HZM MC13XXX_IRQSTAT1_1HZI
  97. #define MC13XXX_IRQMASK1_TODAM MC13XXX_IRQSTAT1_TODAI
  98. #define MC13783_IRQMASK1_ONOFD1M MC13783_IRQSTAT1_ONOFD1I
  99. #define MC13783_IRQMASK1_ONOFD2M MC13783_IRQSTAT1_ONOFD2I
  100. #define MC13783_IRQMASK1_ONOFD3M MC13783_IRQSTAT1_ONOFD3I
  101. #define MC13XXX_IRQMASK1_SYSRSTM MC13XXX_IRQSTAT1_SYSRSTI
  102. #define MC13XXX_IRQMASK1_RTCRSTM MC13XXX_IRQSTAT1_RTCRSTI
  103. #define MC13XXX_IRQMASK1_PCM MC13XXX_IRQSTAT1_PCI
  104. #define MC13XXX_IRQMASK1_WARMM MC13XXX_IRQSTAT1_WARMI
  105. #define MC13XXX_IRQMASK1_MEMHLDM MC13XXX_IRQSTAT1_MEMHLDI
  106. #define MC13783_IRQMASK1_PWRRDYM MC13783_IRQSTAT1_PWRRDYI
  107. #define MC13XXX_IRQMASK1_THWARNLM MC13XXX_IRQSTAT1_THWARNLI
  108. #define MC13XXX_IRQMASK1_THWARNHM MC13XXX_IRQSTAT1_THWARNHI
  109. #define MC13XXX_IRQMASK1_CLKM MC13XXX_IRQSTAT1_CLKI
  110. #define MC13783_IRQMASK1_SEMAFM MC13783_IRQSTAT1_SEMAFI
  111. #define MC13783_IRQMASK1_MC2BM MC13783_IRQSTAT1_MC2BI
  112. #define MC13783_IRQMASK1_HSDETM MC13783_IRQSTAT1_HSDETI
  113. #define MC13783_IRQMASK1_HSLM MC13783_IRQSTAT1_HSLI
  114. #define MC13783_IRQMASK1_ALSPTHM MC13783_IRQSTAT1_ALSPTHI
  115. #define MC13783_IRQMASK1_AHSSHORTM MC13783_IRQSTAT1_AHSSHORTI
  116. #define MC13XXX_REVISION 7
  117. #define MC13XXX_REVISION_REVMETAL (0x07 << 0)
  118. #define MC13XXX_REVISION_REVFULL (0x03 << 3)
  119. #define MC13XXX_REVISION_ICID (0x07 << 6)
  120. #define MC13XXX_REVISION_FIN (0x03 << 9)
  121. #define MC13XXX_REVISION_FAB (0x03 << 11)
  122. #define MC13XXX_REVISION_ICIDCODE (0x3f << 13)
  123. #define MC13XXX_ADC1 44
  124. #define MC13XXX_ADC1_ADEN (1 << 0)
  125. #define MC13XXX_ADC1_RAND (1 << 1)
  126. #define MC13XXX_ADC1_ADSEL (1 << 3)
  127. #define MC13XXX_ADC1_ASC (1 << 20)
  128. #define MC13XXX_ADC1_ADTRIGIGN (1 << 21)
  129. #define MC13XXX_ADC2 45
  130. #define MC13XXX_NUMREGS 0x3f
  131. void mc13xxx_lock(struct mc13xxx *mc13xxx)
  132. {
  133. if (!mutex_trylock(&mc13xxx->lock)) {
  134. dev_dbg(&mc13xxx->spidev->dev, "wait for %s from %pf\n",
  135. __func__, __builtin_return_address(0));
  136. mutex_lock(&mc13xxx->lock);
  137. }
  138. dev_dbg(&mc13xxx->spidev->dev, "%s from %pf\n",
  139. __func__, __builtin_return_address(0));
  140. }
  141. EXPORT_SYMBOL(mc13xxx_lock);
  142. void mc13xxx_unlock(struct mc13xxx *mc13xxx)
  143. {
  144. dev_dbg(&mc13xxx->spidev->dev, "%s from %pf\n",
  145. __func__, __builtin_return_address(0));
  146. mutex_unlock(&mc13xxx->lock);
  147. }
  148. EXPORT_SYMBOL(mc13xxx_unlock);
  149. #define MC13XXX_REGOFFSET_SHIFT 25
  150. int mc13xxx_reg_read(struct mc13xxx *mc13xxx, unsigned int offset, u32 *val)
  151. {
  152. struct spi_transfer t;
  153. struct spi_message m;
  154. int ret;
  155. BUG_ON(!mutex_is_locked(&mc13xxx->lock));
  156. if (offset > MC13XXX_NUMREGS)
  157. return -EINVAL;
  158. *val = offset << MC13XXX_REGOFFSET_SHIFT;
  159. memset(&t, 0, sizeof(t));
  160. t.tx_buf = val;
  161. t.rx_buf = val;
  162. t.len = sizeof(u32);
  163. spi_message_init(&m);
  164. spi_message_add_tail(&t, &m);
  165. ret = spi_sync(mc13xxx->spidev, &m);
  166. /* error in message.status implies error return from spi_sync */
  167. BUG_ON(!ret && m.status);
  168. if (ret)
  169. return ret;
  170. *val &= 0xffffff;
  171. dev_vdbg(&mc13xxx->spidev->dev, "[0x%02x] -> 0x%06x\n", offset, *val);
  172. return 0;
  173. }
  174. EXPORT_SYMBOL(mc13xxx_reg_read);
  175. int mc13xxx_reg_write(struct mc13xxx *mc13xxx, unsigned int offset, u32 val)
  176. {
  177. u32 buf;
  178. struct spi_transfer t;
  179. struct spi_message m;
  180. int ret;
  181. BUG_ON(!mutex_is_locked(&mc13xxx->lock));
  182. dev_vdbg(&mc13xxx->spidev->dev, "[0x%02x] <- 0x%06x\n", offset, val);
  183. if (offset > MC13XXX_NUMREGS || val > 0xffffff)
  184. return -EINVAL;
  185. buf = 1 << 31 | offset << MC13XXX_REGOFFSET_SHIFT | val;
  186. memset(&t, 0, sizeof(t));
  187. t.tx_buf = &buf;
  188. t.rx_buf = &buf;
  189. t.len = sizeof(u32);
  190. spi_message_init(&m);
  191. spi_message_add_tail(&t, &m);
  192. ret = spi_sync(mc13xxx->spidev, &m);
  193. BUG_ON(!ret && m.status);
  194. if (ret)
  195. return ret;
  196. return 0;
  197. }
  198. EXPORT_SYMBOL(mc13xxx_reg_write);
  199. int mc13xxx_reg_rmw(struct mc13xxx *mc13xxx, unsigned int offset,
  200. u32 mask, u32 val)
  201. {
  202. int ret;
  203. u32 valread;
  204. BUG_ON(val & ~mask);
  205. ret = mc13xxx_reg_read(mc13xxx, offset, &valread);
  206. if (ret)
  207. return ret;
  208. valread = (valread & ~mask) | val;
  209. return mc13xxx_reg_write(mc13xxx, offset, valread);
  210. }
  211. EXPORT_SYMBOL(mc13xxx_reg_rmw);
  212. int mc13xxx_irq_mask(struct mc13xxx *mc13xxx, int irq)
  213. {
  214. int ret;
  215. unsigned int offmask = irq < 24 ? MC13XXX_IRQMASK0 : MC13XXX_IRQMASK1;
  216. u32 irqbit = 1 << (irq < 24 ? irq : irq - 24);
  217. u32 mask;
  218. if (irq < 0 || irq >= MC13XXX_NUM_IRQ)
  219. return -EINVAL;
  220. ret = mc13xxx_reg_read(mc13xxx, offmask, &mask);
  221. if (ret)
  222. return ret;
  223. if (mask & irqbit)
  224. /* already masked */
  225. return 0;
  226. return mc13xxx_reg_write(mc13xxx, offmask, mask | irqbit);
  227. }
  228. EXPORT_SYMBOL(mc13xxx_irq_mask);
  229. int mc13xxx_irq_unmask(struct mc13xxx *mc13xxx, int irq)
  230. {
  231. int ret;
  232. unsigned int offmask = irq < 24 ? MC13XXX_IRQMASK0 : MC13XXX_IRQMASK1;
  233. u32 irqbit = 1 << (irq < 24 ? irq : irq - 24);
  234. u32 mask;
  235. if (irq < 0 || irq >= MC13XXX_NUM_IRQ)
  236. return -EINVAL;
  237. ret = mc13xxx_reg_read(mc13xxx, offmask, &mask);
  238. if (ret)
  239. return ret;
  240. if (!(mask & irqbit))
  241. /* already unmasked */
  242. return 0;
  243. return mc13xxx_reg_write(mc13xxx, offmask, mask & ~irqbit);
  244. }
  245. EXPORT_SYMBOL(mc13xxx_irq_unmask);
  246. int mc13xxx_irq_status(struct mc13xxx *mc13xxx, int irq,
  247. int *enabled, int *pending)
  248. {
  249. int ret;
  250. unsigned int offmask = irq < 24 ? MC13XXX_IRQMASK0 : MC13XXX_IRQMASK1;
  251. unsigned int offstat = irq < 24 ? MC13XXX_IRQSTAT0 : MC13XXX_IRQSTAT1;
  252. u32 irqbit = 1 << (irq < 24 ? irq : irq - 24);
  253. if (irq < 0 || irq >= MC13XXX_NUM_IRQ)
  254. return -EINVAL;
  255. if (enabled) {
  256. u32 mask;
  257. ret = mc13xxx_reg_read(mc13xxx, offmask, &mask);
  258. if (ret)
  259. return ret;
  260. *enabled = mask & irqbit;
  261. }
  262. if (pending) {
  263. u32 stat;
  264. ret = mc13xxx_reg_read(mc13xxx, offstat, &stat);
  265. if (ret)
  266. return ret;
  267. *pending = stat & irqbit;
  268. }
  269. return 0;
  270. }
  271. EXPORT_SYMBOL(mc13xxx_irq_status);
  272. int mc13xxx_irq_ack(struct mc13xxx *mc13xxx, int irq)
  273. {
  274. unsigned int offstat = irq < 24 ? MC13XXX_IRQSTAT0 : MC13XXX_IRQSTAT1;
  275. unsigned int val = 1 << (irq < 24 ? irq : irq - 24);
  276. BUG_ON(irq < 0 || irq >= MC13XXX_NUM_IRQ);
  277. return mc13xxx_reg_write(mc13xxx, offstat, val);
  278. }
  279. EXPORT_SYMBOL(mc13xxx_irq_ack);
  280. int mc13xxx_irq_request_nounmask(struct mc13xxx *mc13xxx, int irq,
  281. irq_handler_t handler, const char *name, void *dev)
  282. {
  283. BUG_ON(!mutex_is_locked(&mc13xxx->lock));
  284. BUG_ON(!handler);
  285. if (irq < 0 || irq >= MC13XXX_NUM_IRQ)
  286. return -EINVAL;
  287. if (mc13xxx->irqhandler[irq])
  288. return -EBUSY;
  289. mc13xxx->irqhandler[irq] = handler;
  290. mc13xxx->irqdata[irq] = dev;
  291. return 0;
  292. }
  293. EXPORT_SYMBOL(mc13xxx_irq_request_nounmask);
  294. int mc13xxx_irq_request(struct mc13xxx *mc13xxx, int irq,
  295. irq_handler_t handler, const char *name, void *dev)
  296. {
  297. int ret;
  298. ret = mc13xxx_irq_request_nounmask(mc13xxx, irq, handler, name, dev);
  299. if (ret)
  300. return ret;
  301. ret = mc13xxx_irq_unmask(mc13xxx, irq);
  302. if (ret) {
  303. mc13xxx->irqhandler[irq] = NULL;
  304. mc13xxx->irqdata[irq] = NULL;
  305. return ret;
  306. }
  307. return 0;
  308. }
  309. EXPORT_SYMBOL(mc13xxx_irq_request);
  310. int mc13xxx_irq_free(struct mc13xxx *mc13xxx, int irq, void *dev)
  311. {
  312. int ret;
  313. BUG_ON(!mutex_is_locked(&mc13xxx->lock));
  314. if (irq < 0 || irq >= MC13XXX_NUM_IRQ || !mc13xxx->irqhandler[irq] ||
  315. mc13xxx->irqdata[irq] != dev)
  316. return -EINVAL;
  317. ret = mc13xxx_irq_mask(mc13xxx, irq);
  318. if (ret)
  319. return ret;
  320. mc13xxx->irqhandler[irq] = NULL;
  321. mc13xxx->irqdata[irq] = NULL;
  322. return 0;
  323. }
  324. EXPORT_SYMBOL(mc13xxx_irq_free);
  325. static inline irqreturn_t mc13xxx_irqhandler(struct mc13xxx *mc13xxx, int irq)
  326. {
  327. return mc13xxx->irqhandler[irq](irq, mc13xxx->irqdata[irq]);
  328. }
  329. /*
  330. * returns: number of handled irqs or negative error
  331. * locking: holds mc13xxx->lock
  332. */
  333. static int mc13xxx_irq_handle(struct mc13xxx *mc13xxx,
  334. unsigned int offstat, unsigned int offmask, int baseirq)
  335. {
  336. u32 stat, mask;
  337. int ret = mc13xxx_reg_read(mc13xxx, offstat, &stat);
  338. int num_handled = 0;
  339. if (ret)
  340. return ret;
  341. ret = mc13xxx_reg_read(mc13xxx, offmask, &mask);
  342. if (ret)
  343. return ret;
  344. while (stat & ~mask) {
  345. int irq = __ffs(stat & ~mask);
  346. stat &= ~(1 << irq);
  347. if (likely(mc13xxx->irqhandler[baseirq + irq])) {
  348. irqreturn_t handled;
  349. handled = mc13xxx_irqhandler(mc13xxx, baseirq + irq);
  350. if (handled == IRQ_HANDLED)
  351. num_handled++;
  352. } else {
  353. dev_err(&mc13xxx->spidev->dev,
  354. "BUG: irq %u but no handler\n",
  355. baseirq + irq);
  356. mask |= 1 << irq;
  357. ret = mc13xxx_reg_write(mc13xxx, offmask, mask);
  358. }
  359. }
  360. return num_handled;
  361. }
  362. static irqreturn_t mc13xxx_irq_thread(int irq, void *data)
  363. {
  364. struct mc13xxx *mc13xxx = data;
  365. irqreturn_t ret;
  366. int handled = 0;
  367. mc13xxx_lock(mc13xxx);
  368. ret = mc13xxx_irq_handle(mc13xxx, MC13XXX_IRQSTAT0,
  369. MC13XXX_IRQMASK0, 0);
  370. if (ret > 0)
  371. handled = 1;
  372. ret = mc13xxx_irq_handle(mc13xxx, MC13XXX_IRQSTAT1,
  373. MC13XXX_IRQMASK1, 24);
  374. if (ret > 0)
  375. handled = 1;
  376. mc13xxx_unlock(mc13xxx);
  377. return IRQ_RETVAL(handled);
  378. }
  379. enum mc13xxx_id {
  380. MC13XXX_ID_MC13783,
  381. MC13XXX_ID_MC13892,
  382. MC13XXX_ID_INVALID,
  383. };
  384. static const char *mc13xxx_chipname[] = {
  385. [MC13XXX_ID_MC13783] = "mc13783",
  386. [MC13XXX_ID_MC13892] = "mc13892",
  387. };
  388. #define maskval(reg, mask) (((reg) & (mask)) >> __ffs(mask))
  389. static int mc13xxx_identify(struct mc13xxx *mc13xxx, enum mc13xxx_id *id)
  390. {
  391. u32 icid;
  392. u32 revision;
  393. const char *name;
  394. int ret;
  395. ret = mc13xxx_reg_read(mc13xxx, 46, &icid);
  396. if (ret)
  397. return ret;
  398. icid = (icid >> 6) & 0x7;
  399. switch (icid) {
  400. case 2:
  401. *id = MC13XXX_ID_MC13783;
  402. name = "mc13783";
  403. break;
  404. case 7:
  405. *id = MC13XXX_ID_MC13892;
  406. name = "mc13892";
  407. break;
  408. default:
  409. *id = MC13XXX_ID_INVALID;
  410. break;
  411. }
  412. if (*id == MC13XXX_ID_MC13783 || *id == MC13XXX_ID_MC13892) {
  413. ret = mc13xxx_reg_read(mc13xxx, MC13XXX_REVISION, &revision);
  414. if (ret)
  415. return ret;
  416. dev_info(&mc13xxx->spidev->dev, "%s: rev: %d.%d, "
  417. "fin: %d, fab: %d, icid: %d/%d\n",
  418. mc13xxx_chipname[*id],
  419. maskval(revision, MC13XXX_REVISION_REVFULL),
  420. maskval(revision, MC13XXX_REVISION_REVMETAL),
  421. maskval(revision, MC13XXX_REVISION_FIN),
  422. maskval(revision, MC13XXX_REVISION_FAB),
  423. maskval(revision, MC13XXX_REVISION_ICID),
  424. maskval(revision, MC13XXX_REVISION_ICIDCODE));
  425. }
  426. if (*id != MC13XXX_ID_INVALID) {
  427. const struct spi_device_id *devid =
  428. spi_get_device_id(mc13xxx->spidev);
  429. if (!devid || devid->driver_data != *id)
  430. dev_warn(&mc13xxx->spidev->dev, "device id doesn't "
  431. "match auto detection!\n");
  432. }
  433. return 0;
  434. }
  435. static const char *mc13xxx_get_chipname(struct mc13xxx *mc13xxx)
  436. {
  437. const struct spi_device_id *devid =
  438. spi_get_device_id(mc13xxx->spidev);
  439. if (!devid)
  440. return NULL;
  441. return mc13xxx_chipname[devid->driver_data];
  442. }
  443. int mc13xxx_get_flags(struct mc13xxx *mc13xxx)
  444. {
  445. return mc13xxx->flags;
  446. }
  447. EXPORT_SYMBOL(mc13xxx_get_flags);
  448. #define MC13XXX_ADC1_CHAN0_SHIFT 5
  449. #define MC13XXX_ADC1_CHAN1_SHIFT 8
  450. #define MC13783_ADC1_ATO_SHIFT 11
  451. #define MC13783_ADC1_ATOX (1 << 19)
  452. struct mc13xxx_adcdone_data {
  453. struct mc13xxx *mc13xxx;
  454. struct completion done;
  455. };
  456. static irqreturn_t mc13xxx_handler_adcdone(int irq, void *data)
  457. {
  458. struct mc13xxx_adcdone_data *adcdone_data = data;
  459. mc13xxx_irq_ack(adcdone_data->mc13xxx, irq);
  460. complete_all(&adcdone_data->done);
  461. return IRQ_HANDLED;
  462. }
  463. #define MC13XXX_ADC_WORKING (1 << 0)
  464. int mc13xxx_adc_do_conversion(struct mc13xxx *mc13xxx, unsigned int mode,
  465. unsigned int channel, u8 ato, bool atox,
  466. unsigned int *sample)
  467. {
  468. u32 adc0, adc1, old_adc0;
  469. int i, ret;
  470. struct mc13xxx_adcdone_data adcdone_data = {
  471. .mc13xxx = mc13xxx,
  472. };
  473. init_completion(&adcdone_data.done);
  474. dev_dbg(&mc13xxx->spidev->dev, "%s\n", __func__);
  475. mc13xxx_lock(mc13xxx);
  476. if (mc13xxx->adcflags & MC13XXX_ADC_WORKING) {
  477. ret = -EBUSY;
  478. goto out;
  479. }
  480. mc13xxx->adcflags |= MC13XXX_ADC_WORKING;
  481. mc13xxx_reg_read(mc13xxx, MC13XXX_ADC0, &old_adc0);
  482. adc0 = MC13XXX_ADC0_ADINC1 | MC13XXX_ADC0_ADINC2;
  483. adc1 = MC13XXX_ADC1_ADEN | MC13XXX_ADC1_ADTRIGIGN | MC13XXX_ADC1_ASC;
  484. if (channel > 7)
  485. adc1 |= MC13XXX_ADC1_ADSEL;
  486. switch (mode) {
  487. case MC13XXX_ADC_MODE_TS:
  488. adc0 |= MC13XXX_ADC0_ADREFEN | MC13XXX_ADC0_TSMOD0 |
  489. MC13XXX_ADC0_TSMOD1;
  490. adc1 |= 4 << MC13XXX_ADC1_CHAN1_SHIFT;
  491. break;
  492. case MC13XXX_ADC_MODE_SINGLE_CHAN:
  493. adc0 |= old_adc0 & MC13XXX_ADC0_CONFIG_MASK;
  494. adc1 |= (channel & 0x7) << MC13XXX_ADC1_CHAN0_SHIFT;
  495. adc1 |= MC13XXX_ADC1_RAND;
  496. break;
  497. case MC13XXX_ADC_MODE_MULT_CHAN:
  498. adc0 |= old_adc0 & MC13XXX_ADC0_CONFIG_MASK;
  499. adc1 |= 4 << MC13XXX_ADC1_CHAN1_SHIFT;
  500. break;
  501. default:
  502. mc13xxx_unlock(mc13xxx);
  503. return -EINVAL;
  504. }
  505. adc1 |= ato << MC13783_ADC1_ATO_SHIFT;
  506. if (atox)
  507. adc1 |= MC13783_ADC1_ATOX;
  508. dev_dbg(&mc13xxx->spidev->dev, "%s: request irq\n", __func__);
  509. mc13xxx_irq_request(mc13xxx, MC13XXX_IRQ_ADCDONE,
  510. mc13xxx_handler_adcdone, __func__, &adcdone_data);
  511. mc13xxx_irq_ack(mc13xxx, MC13XXX_IRQ_ADCDONE);
  512. mc13xxx_reg_write(mc13xxx, MC13XXX_ADC0, adc0);
  513. mc13xxx_reg_write(mc13xxx, MC13XXX_ADC1, adc1);
  514. mc13xxx_unlock(mc13xxx);
  515. ret = wait_for_completion_interruptible_timeout(&adcdone_data.done, HZ);
  516. if (!ret)
  517. ret = -ETIMEDOUT;
  518. mc13xxx_lock(mc13xxx);
  519. mc13xxx_irq_free(mc13xxx, MC13XXX_IRQ_ADCDONE, &adcdone_data);
  520. if (ret > 0)
  521. for (i = 0; i < 4; ++i) {
  522. ret = mc13xxx_reg_read(mc13xxx,
  523. MC13XXX_ADC2, &sample[i]);
  524. if (ret)
  525. break;
  526. }
  527. if (mode == MC13XXX_ADC_MODE_TS)
  528. /* restore TSMOD */
  529. mc13xxx_reg_write(mc13xxx, MC13XXX_ADC0, old_adc0);
  530. mc13xxx->adcflags &= ~MC13XXX_ADC_WORKING;
  531. out:
  532. mc13xxx_unlock(mc13xxx);
  533. return ret;
  534. }
  535. EXPORT_SYMBOL_GPL(mc13xxx_adc_do_conversion);
  536. static int mc13xxx_add_subdevice_pdata(struct mc13xxx *mc13xxx,
  537. const char *format, void *pdata, size_t pdata_size)
  538. {
  539. char buf[30];
  540. const char *name = mc13xxx_get_chipname(mc13xxx);
  541. struct mfd_cell cell = {
  542. .platform_data = pdata,
  543. .pdata_size = pdata_size,
  544. };
  545. /* there is no asnprintf in the kernel :-( */
  546. if (snprintf(buf, sizeof(buf), format, name) > sizeof(buf))
  547. return -E2BIG;
  548. cell.name = kmemdup(buf, strlen(buf) + 1, GFP_KERNEL);
  549. if (!cell.name)
  550. return -ENOMEM;
  551. return mfd_add_devices(&mc13xxx->spidev->dev, -1, &cell, 1, NULL, 0);
  552. }
  553. static int mc13xxx_add_subdevice(struct mc13xxx *mc13xxx, const char *format)
  554. {
  555. return mc13xxx_add_subdevice_pdata(mc13xxx, format, NULL, 0);
  556. }
  557. #ifdef CONFIG_OF
  558. static int mc13xxx_probe_flags_dt(struct mc13xxx *mc13xxx)
  559. {
  560. struct device_node *np = mc13xxx->spidev->dev.of_node;
  561. if (!np)
  562. return -ENODEV;
  563. if (of_get_property(np, "fsl,mc13xxx-uses-adc", NULL))
  564. mc13xxx->flags |= MC13XXX_USE_ADC;
  565. if (of_get_property(np, "fsl,mc13xxx-uses-codec", NULL))
  566. mc13xxx->flags |= MC13XXX_USE_CODEC;
  567. if (of_get_property(np, "fsl,mc13xxx-uses-rtc", NULL))
  568. mc13xxx->flags |= MC13XXX_USE_RTC;
  569. if (of_get_property(np, "fsl,mc13xxx-uses-touch", NULL))
  570. mc13xxx->flags |= MC13XXX_USE_TOUCHSCREEN;
  571. return 0;
  572. }
  573. #else
  574. static inline int mc13xxx_probe_flags_dt(struct mc13xxx *mc13xxx)
  575. {
  576. return -ENODEV;
  577. }
  578. #endif
  579. static const struct spi_device_id mc13xxx_device_id[] = {
  580. {
  581. .name = "mc13783",
  582. .driver_data = MC13XXX_ID_MC13783,
  583. }, {
  584. .name = "mc13892",
  585. .driver_data = MC13XXX_ID_MC13892,
  586. }, {
  587. /* sentinel */
  588. }
  589. };
  590. MODULE_DEVICE_TABLE(spi, mc13xxx_device_id);
  591. static const struct of_device_id mc13xxx_dt_ids[] = {
  592. { .compatible = "fsl,mc13783", .data = (void *) MC13XXX_ID_MC13783, },
  593. { .compatible = "fsl,mc13892", .data = (void *) MC13XXX_ID_MC13892, },
  594. { /* sentinel */ }
  595. };
  596. MODULE_DEVICE_TABLE(of, mc13xxx_dt_ids);
  597. static int mc13xxx_probe(struct spi_device *spi)
  598. {
  599. const struct of_device_id *of_id;
  600. struct spi_driver *sdrv = to_spi_driver(spi->dev.driver);
  601. struct mc13xxx *mc13xxx;
  602. struct mc13xxx_platform_data *pdata = dev_get_platdata(&spi->dev);
  603. enum mc13xxx_id id;
  604. int ret;
  605. of_id = of_match_device(mc13xxx_dt_ids, &spi->dev);
  606. if (of_id)
  607. sdrv->id_table = &mc13xxx_device_id[(enum mc13xxx_id) of_id->data];
  608. mc13xxx = kzalloc(sizeof(*mc13xxx), GFP_KERNEL);
  609. if (!mc13xxx)
  610. return -ENOMEM;
  611. dev_set_drvdata(&spi->dev, mc13xxx);
  612. spi->mode = SPI_MODE_0 | SPI_CS_HIGH;
  613. spi->bits_per_word = 32;
  614. spi_setup(spi);
  615. mc13xxx->spidev = spi;
  616. mutex_init(&mc13xxx->lock);
  617. mc13xxx_lock(mc13xxx);
  618. ret = mc13xxx_identify(mc13xxx, &id);
  619. if (ret || id == MC13XXX_ID_INVALID)
  620. goto err_revision;
  621. /* mask all irqs */
  622. ret = mc13xxx_reg_write(mc13xxx, MC13XXX_IRQMASK0, 0x00ffffff);
  623. if (ret)
  624. goto err_mask;
  625. ret = mc13xxx_reg_write(mc13xxx, MC13XXX_IRQMASK1, 0x00ffffff);
  626. if (ret)
  627. goto err_mask;
  628. ret = request_threaded_irq(spi->irq, NULL, mc13xxx_irq_thread,
  629. IRQF_ONESHOT | IRQF_TRIGGER_HIGH, "mc13xxx", mc13xxx);
  630. if (ret) {
  631. err_mask:
  632. err_revision:
  633. mc13xxx_unlock(mc13xxx);
  634. dev_set_drvdata(&spi->dev, NULL);
  635. kfree(mc13xxx);
  636. return ret;
  637. }
  638. mc13xxx_unlock(mc13xxx);
  639. if (mc13xxx_probe_flags_dt(mc13xxx) < 0 && pdata)
  640. mc13xxx->flags = pdata->flags;
  641. if (mc13xxx->flags & MC13XXX_USE_ADC)
  642. mc13xxx_add_subdevice(mc13xxx, "%s-adc");
  643. if (mc13xxx->flags & MC13XXX_USE_CODEC)
  644. mc13xxx_add_subdevice(mc13xxx, "%s-codec");
  645. if (mc13xxx->flags & MC13XXX_USE_RTC)
  646. mc13xxx_add_subdevice(mc13xxx, "%s-rtc");
  647. if (mc13xxx->flags & MC13XXX_USE_TOUCHSCREEN)
  648. mc13xxx_add_subdevice_pdata(mc13xxx, "%s-ts",
  649. &pdata->touch, sizeof(pdata->touch));
  650. if (pdata) {
  651. mc13xxx_add_subdevice_pdata(mc13xxx, "%s-regulator",
  652. &pdata->regulators, sizeof(pdata->regulators));
  653. mc13xxx_add_subdevice_pdata(mc13xxx, "%s-led",
  654. pdata->leds, sizeof(*pdata->leds));
  655. mc13xxx_add_subdevice_pdata(mc13xxx, "%s-pwrbutton",
  656. pdata->buttons, sizeof(*pdata->buttons));
  657. } else {
  658. mc13xxx_add_subdevice(mc13xxx, "%s-regulator");
  659. mc13xxx_add_subdevice(mc13xxx, "%s-led");
  660. mc13xxx_add_subdevice(mc13xxx, "%s-pwrbutton");
  661. }
  662. return 0;
  663. }
  664. static int __devexit mc13xxx_remove(struct spi_device *spi)
  665. {
  666. struct mc13xxx *mc13xxx = dev_get_drvdata(&spi->dev);
  667. free_irq(mc13xxx->spidev->irq, mc13xxx);
  668. mfd_remove_devices(&spi->dev);
  669. kfree(mc13xxx);
  670. return 0;
  671. }
  672. static struct spi_driver mc13xxx_driver = {
  673. .id_table = mc13xxx_device_id,
  674. .driver = {
  675. .name = "mc13xxx",
  676. .owner = THIS_MODULE,
  677. .of_match_table = mc13xxx_dt_ids,
  678. },
  679. .probe = mc13xxx_probe,
  680. .remove = __devexit_p(mc13xxx_remove),
  681. };
  682. static int __init mc13xxx_init(void)
  683. {
  684. return spi_register_driver(&mc13xxx_driver);
  685. }
  686. subsys_initcall(mc13xxx_init);
  687. static void __exit mc13xxx_exit(void)
  688. {
  689. spi_unregister_driver(&mc13xxx_driver);
  690. }
  691. module_exit(mc13xxx_exit);
  692. MODULE_DESCRIPTION("Core driver for Freescale MC13XXX PMIC");
  693. MODULE_AUTHOR("Uwe Kleine-Koenig <u.kleine-koenig@pengutronix.de>");
  694. MODULE_LICENSE("GPL v2");