mv_xor.h 6.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182
  1. /*
  2. * Copyright (C) 2007, 2008, Marvell International Ltd.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope it will be useful, but WITHOUT
  9. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  10. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  11. * for more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program; if not, write to the Free Software Foundation,
  15. * Inc., 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  16. */
  17. #ifndef MV_XOR_H
  18. #define MV_XOR_H
  19. #include <linux/types.h>
  20. #include <linux/io.h>
  21. #include <linux/dmaengine.h>
  22. #include <linux/interrupt.h>
  23. #define USE_TIMER
  24. #define MV_XOR_SLOT_SIZE 64
  25. #define MV_XOR_THRESHOLD 1
  26. #define XOR_OPERATION_MODE_XOR 0
  27. #define XOR_OPERATION_MODE_MEMCPY 2
  28. #define XOR_OPERATION_MODE_MEMSET 4
  29. #define XOR_DESC_SUCCESS 0x40000000
  30. #define XOR_CURR_DESC(chan) (chan->mmr_base + 0x210 + (chan->idx * 4))
  31. #define XOR_NEXT_DESC(chan) (chan->mmr_base + 0x200 + (chan->idx * 4))
  32. #define XOR_BYTE_COUNT(chan) (chan->mmr_base + 0x220 + (chan->idx * 4))
  33. #define XOR_DEST_POINTER(chan) (chan->mmr_base + 0x2B0 + (chan->idx * 4))
  34. #define XOR_BLOCK_SIZE(chan) (chan->mmr_base + 0x2C0 + (chan->idx * 4))
  35. #define XOR_INIT_VALUE_LOW(chan) (chan->mmr_base + 0x2E0)
  36. #define XOR_INIT_VALUE_HIGH(chan) (chan->mmr_base + 0x2E4)
  37. #define XOR_CONFIG(chan) (chan->mmr_base + 0x10 + (chan->idx * 4))
  38. #define XOR_ACTIVATION(chan) (chan->mmr_base + 0x20 + (chan->idx * 4))
  39. #define XOR_INTR_CAUSE(chan) (chan->mmr_base + 0x30)
  40. #define XOR_INTR_MASK(chan) (chan->mmr_base + 0x40)
  41. #define XOR_ERROR_CAUSE(chan) (chan->mmr_base + 0x50)
  42. #define XOR_ERROR_ADDR(chan) (chan->mmr_base + 0x60)
  43. #define XOR_INTR_MASK_VALUE 0x3F5
  44. #define WINDOW_BASE(w) (0x250 + ((w) << 2))
  45. #define WINDOW_SIZE(w) (0x270 + ((w) << 2))
  46. #define WINDOW_REMAP_HIGH(w) (0x290 + ((w) << 2))
  47. #define WINDOW_BAR_ENABLE(chan) (0x240 + ((chan) << 2))
  48. struct mv_xor_shared_private {
  49. void __iomem *xor_base;
  50. void __iomem *xor_high_base;
  51. };
  52. /**
  53. * struct mv_xor_device - internal representation of a XOR device
  54. * @pdev: Platform device
  55. * @id: HW XOR Device selector
  56. * @dma_desc_pool: base of DMA descriptor region (DMA address)
  57. * @dma_desc_pool_virt: base of DMA descriptor region (CPU address)
  58. * @common: embedded struct dma_device
  59. */
  60. struct mv_xor_device {
  61. struct platform_device *pdev;
  62. int id;
  63. dma_addr_t dma_desc_pool;
  64. void *dma_desc_pool_virt;
  65. struct dma_device common;
  66. struct mv_xor_shared_private *shared;
  67. };
  68. /**
  69. * struct mv_xor_chan - internal representation of a XOR channel
  70. * @pending: allows batching of hardware operations
  71. * @lock: serializes enqueue/dequeue operations to the descriptors pool
  72. * @mmr_base: memory mapped register base
  73. * @idx: the index of the xor channel
  74. * @chain: device chain view of the descriptors
  75. * @completed_slots: slots completed by HW but still need to be acked
  76. * @device: parent device
  77. * @common: common dmaengine channel object members
  78. * @last_used: place holder for allocation to continue from where it left off
  79. * @all_slots: complete domain of slots usable by the channel
  80. * @slots_allocated: records the actual size of the descriptor slot pool
  81. * @irq_tasklet: bottom half where mv_xor_slot_cleanup runs
  82. */
  83. struct mv_xor_chan {
  84. int pending;
  85. spinlock_t lock; /* protects the descriptor slot pool */
  86. void __iomem *mmr_base;
  87. unsigned int idx;
  88. enum dma_transaction_type current_type;
  89. struct list_head chain;
  90. struct list_head completed_slots;
  91. struct mv_xor_device *device;
  92. struct dma_chan common;
  93. struct mv_xor_desc_slot *last_used;
  94. struct list_head all_slots;
  95. int slots_allocated;
  96. struct tasklet_struct irq_tasklet;
  97. #ifdef USE_TIMER
  98. unsigned long cleanup_time;
  99. u32 current_on_last_cleanup;
  100. #endif
  101. };
  102. /**
  103. * struct mv_xor_desc_slot - software descriptor
  104. * @slot_node: node on the mv_xor_chan.all_slots list
  105. * @chain_node: node on the mv_xor_chan.chain list
  106. * @completed_node: node on the mv_xor_chan.completed_slots list
  107. * @hw_desc: virtual address of the hardware descriptor chain
  108. * @phys: hardware address of the hardware descriptor chain
  109. * @group_head: first operation in a transaction
  110. * @slot_cnt: total slots used in an transaction (group of operations)
  111. * @slots_per_op: number of slots per operation
  112. * @idx: pool index
  113. * @unmap_src_cnt: number of xor sources
  114. * @unmap_len: transaction bytecount
  115. * @tx_list: list of slots that make up a multi-descriptor transaction
  116. * @async_tx: support for the async_tx api
  117. * @xor_check_result: result of zero sum
  118. * @crc32_result: result crc calculation
  119. */
  120. struct mv_xor_desc_slot {
  121. struct list_head slot_node;
  122. struct list_head chain_node;
  123. struct list_head completed_node;
  124. enum dma_transaction_type type;
  125. void *hw_desc;
  126. struct mv_xor_desc_slot *group_head;
  127. u16 slot_cnt;
  128. u16 slots_per_op;
  129. u16 idx;
  130. u16 unmap_src_cnt;
  131. u32 value;
  132. size_t unmap_len;
  133. struct list_head tx_list;
  134. struct dma_async_tx_descriptor async_tx;
  135. union {
  136. u32 *xor_check_result;
  137. u32 *crc32_result;
  138. };
  139. #ifdef USE_TIMER
  140. unsigned long arrival_time;
  141. struct timer_list timeout;
  142. #endif
  143. };
  144. /* This structure describes XOR descriptor size 64bytes */
  145. struct mv_xor_desc {
  146. u32 status; /* descriptor execution status */
  147. u32 crc32_result; /* result of CRC-32 calculation */
  148. u32 desc_command; /* type of operation to be carried out */
  149. u32 phy_next_desc; /* next descriptor address pointer */
  150. u32 byte_count; /* size of src/dst blocks in bytes */
  151. u32 phy_dest_addr; /* destination block address */
  152. u32 phy_src_addr[8]; /* source block addresses */
  153. u32 reserved0;
  154. u32 reserved1;
  155. };
  156. #define to_mv_sw_desc(addr_hw_desc) \
  157. container_of(addr_hw_desc, struct mv_xor_desc_slot, hw_desc)
  158. #define mv_hw_desc_slot_idx(hw_desc, idx) \
  159. ((void *)(((unsigned long)hw_desc) + ((idx) << 5)))
  160. #define MV_XOR_MIN_BYTE_COUNT (128)
  161. #define XOR_MAX_BYTE_COUNT ((16 * 1024 * 1024) - 1)
  162. #define MV_XOR_MAX_BYTE_COUNT XOR_MAX_BYTE_COUNT
  163. #endif