exceptions-64e.S 37 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327
  1. /*
  2. * Boot code and exception vectors for Book3E processors
  3. *
  4. * Copyright (C) 2007 Ben. Herrenschmidt (benh@kernel.crashing.org), IBM Corp.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. */
  11. #include <linux/threads.h>
  12. #include <asm/reg.h>
  13. #include <asm/page.h>
  14. #include <asm/ppc_asm.h>
  15. #include <asm/asm-offsets.h>
  16. #include <asm/cputable.h>
  17. #include <asm/setup.h>
  18. #include <asm/thread_info.h>
  19. #include <asm/reg_a2.h>
  20. #include <asm/exception-64e.h>
  21. #include <asm/bug.h>
  22. #include <asm/irqflags.h>
  23. #include <asm/ptrace.h>
  24. #include <asm/ppc-opcode.h>
  25. #include <asm/mmu.h>
  26. #include <asm/hw_irq.h>
  27. /* XXX This will ultimately add space for a special exception save
  28. * structure used to save things like SRR0/SRR1, SPRGs, MAS, etc...
  29. * when taking special interrupts. For now we don't support that,
  30. * special interrupts from within a non-standard level will probably
  31. * blow you up
  32. */
  33. #define SPECIAL_EXC_FRAME_SIZE INT_FRAME_SIZE
  34. /* Exception prolog code for all exceptions */
  35. #define EXCEPTION_PROLOG(n, type, addition) \
  36. mtspr SPRN_SPRG_##type##_SCRATCH,r13; /* get spare registers */ \
  37. mfspr r13,SPRN_SPRG_PACA; /* get PACA */ \
  38. std r10,PACA_EX##type+EX_R10(r13); \
  39. std r11,PACA_EX##type+EX_R11(r13); \
  40. mfcr r10; /* save CR */ \
  41. addition; /* additional code for that exc. */ \
  42. std r1,PACA_EX##type+EX_R1(r13); /* save old r1 in the PACA */ \
  43. stw r10,PACA_EX##type+EX_CR(r13); /* save old CR in the PACA */ \
  44. mfspr r11,SPRN_##type##_SRR1;/* what are we coming from */ \
  45. type##_SET_KSTACK; /* get special stack if necessary */\
  46. andi. r10,r11,MSR_PR; /* save stack pointer */ \
  47. beq 1f; /* branch around if supervisor */ \
  48. ld r1,PACAKSAVE(r13); /* get kernel stack coming from usr */\
  49. 1: cmpdi cr1,r1,0; /* check if SP makes sense */ \
  50. bge- cr1,exc_##n##_bad_stack;/* bad stack (TODO: out of line) */ \
  51. mfspr r10,SPRN_##type##_SRR0; /* read SRR0 before touching stack */
  52. /* Exception type-specific macros */
  53. #define GEN_SET_KSTACK \
  54. subi r1,r1,INT_FRAME_SIZE; /* alloc frame on kernel stack */
  55. #define SPRN_GEN_SRR0 SPRN_SRR0
  56. #define SPRN_GEN_SRR1 SPRN_SRR1
  57. #define CRIT_SET_KSTACK \
  58. ld r1,PACA_CRIT_STACK(r13); \
  59. subi r1,r1,SPECIAL_EXC_FRAME_SIZE;
  60. #define SPRN_CRIT_SRR0 SPRN_CSRR0
  61. #define SPRN_CRIT_SRR1 SPRN_CSRR1
  62. #define DBG_SET_KSTACK \
  63. ld r1,PACA_DBG_STACK(r13); \
  64. subi r1,r1,SPECIAL_EXC_FRAME_SIZE;
  65. #define SPRN_DBG_SRR0 SPRN_DSRR0
  66. #define SPRN_DBG_SRR1 SPRN_DSRR1
  67. #define MC_SET_KSTACK \
  68. ld r1,PACA_MC_STACK(r13); \
  69. subi r1,r1,SPECIAL_EXC_FRAME_SIZE;
  70. #define SPRN_MC_SRR0 SPRN_MCSRR0
  71. #define SPRN_MC_SRR1 SPRN_MCSRR1
  72. #define NORMAL_EXCEPTION_PROLOG(n, addition) \
  73. EXCEPTION_PROLOG(n, GEN, addition##_GEN(n))
  74. #define CRIT_EXCEPTION_PROLOG(n, addition) \
  75. EXCEPTION_PROLOG(n, CRIT, addition##_CRIT(n))
  76. #define DBG_EXCEPTION_PROLOG(n, addition) \
  77. EXCEPTION_PROLOG(n, DBG, addition##_DBG(n))
  78. #define MC_EXCEPTION_PROLOG(n, addition) \
  79. EXCEPTION_PROLOG(n, MC, addition##_MC(n))
  80. /* Variants of the "addition" argument for the prolog
  81. */
  82. #define PROLOG_ADDITION_NONE_GEN(n)
  83. #define PROLOG_ADDITION_NONE_CRIT(n)
  84. #define PROLOG_ADDITION_NONE_DBG(n)
  85. #define PROLOG_ADDITION_NONE_MC(n)
  86. #define PROLOG_ADDITION_MASKABLE_GEN(n) \
  87. lbz r11,PACASOFTIRQEN(r13); /* are irqs soft-disabled ? */ \
  88. cmpwi cr0,r11,0; /* yes -> go out of line */ \
  89. beq masked_interrupt_book3e_##n
  90. #define PROLOG_ADDITION_2REGS_GEN(n) \
  91. std r14,PACA_EXGEN+EX_R14(r13); \
  92. std r15,PACA_EXGEN+EX_R15(r13)
  93. #define PROLOG_ADDITION_1REG_GEN(n) \
  94. std r14,PACA_EXGEN+EX_R14(r13);
  95. #define PROLOG_ADDITION_2REGS_CRIT(n) \
  96. std r14,PACA_EXCRIT+EX_R14(r13); \
  97. std r15,PACA_EXCRIT+EX_R15(r13)
  98. #define PROLOG_ADDITION_2REGS_DBG(n) \
  99. std r14,PACA_EXDBG+EX_R14(r13); \
  100. std r15,PACA_EXDBG+EX_R15(r13)
  101. #define PROLOG_ADDITION_2REGS_MC(n) \
  102. std r14,PACA_EXMC+EX_R14(r13); \
  103. std r15,PACA_EXMC+EX_R15(r13)
  104. /* Core exception code for all exceptions except TLB misses.
  105. * XXX: Needs to make SPRN_SPRG_GEN depend on exception type
  106. */
  107. #define EXCEPTION_COMMON(n, excf, ints) \
  108. exc_##n##_common: \
  109. std r0,GPR0(r1); /* save r0 in stackframe */ \
  110. std r2,GPR2(r1); /* save r2 in stackframe */ \
  111. SAVE_4GPRS(3, r1); /* save r3 - r6 in stackframe */ \
  112. SAVE_2GPRS(7, r1); /* save r7, r8 in stackframe */ \
  113. std r9,GPR9(r1); /* save r9 in stackframe */ \
  114. std r10,_NIP(r1); /* save SRR0 to stackframe */ \
  115. std r11,_MSR(r1); /* save SRR1 to stackframe */ \
  116. ACCOUNT_CPU_USER_ENTRY(r10,r11);/* accounting (uses cr0+eq) */ \
  117. ld r3,excf+EX_R10(r13); /* get back r10 */ \
  118. ld r4,excf+EX_R11(r13); /* get back r11 */ \
  119. mfspr r5,SPRN_SPRG_GEN_SCRATCH;/* get back r13 */ \
  120. std r12,GPR12(r1); /* save r12 in stackframe */ \
  121. ld r2,PACATOC(r13); /* get kernel TOC into r2 */ \
  122. mflr r6; /* save LR in stackframe */ \
  123. mfctr r7; /* save CTR in stackframe */ \
  124. mfspr r8,SPRN_XER; /* save XER in stackframe */ \
  125. ld r9,excf+EX_R1(r13); /* load orig r1 back from PACA */ \
  126. lwz r10,excf+EX_CR(r13); /* load orig CR back from PACA */ \
  127. lbz r11,PACASOFTIRQEN(r13); /* get current IRQ softe */ \
  128. ld r12,exception_marker@toc(r2); \
  129. li r0,0; \
  130. std r3,GPR10(r1); /* save r10 to stackframe */ \
  131. std r4,GPR11(r1); /* save r11 to stackframe */ \
  132. std r5,GPR13(r1); /* save it to stackframe */ \
  133. std r6,_LINK(r1); \
  134. std r7,_CTR(r1); \
  135. std r8,_XER(r1); \
  136. li r3,(n)+1; /* indicate partial regs in trap */ \
  137. std r9,0(r1); /* store stack frame back link */ \
  138. std r10,_CCR(r1); /* store orig CR in stackframe */ \
  139. std r9,GPR1(r1); /* store stack frame back link */ \
  140. std r11,SOFTE(r1); /* and save it to stackframe */ \
  141. std r12,STACK_FRAME_OVERHEAD-16(r1); /* mark the frame */ \
  142. std r3,_TRAP(r1); /* set trap number */ \
  143. std r0,RESULT(r1); /* clear regs->result */ \
  144. ints;
  145. /* Variants for the "ints" argument. This one does nothing when we want
  146. * to keep interrupts in their original state
  147. */
  148. #define INTS_KEEP
  149. /* This second version is meant for exceptions that don't immediately
  150. * hard-enable. We set a bit in paca->irq_happened to ensure that
  151. * a subsequent call to arch_local_irq_restore() will properly
  152. * hard-enable and avoid the fast-path
  153. */
  154. #define INTS_DISABLE SOFT_DISABLE_INTS(r3,r4)
  155. /* This is called by exceptions that used INTS_KEEP (that did not touch
  156. * irq indicators in the PACA). This will restore MSR:EE to it's previous
  157. * value
  158. *
  159. * XXX In the long run, we may want to open-code it in order to separate the
  160. * load from the wrtee, thus limiting the latency caused by the dependency
  161. * but at this point, I'll favor code clarity until we have a near to final
  162. * implementation
  163. */
  164. #define INTS_RESTORE_HARD \
  165. ld r11,_MSR(r1); \
  166. wrtee r11;
  167. /* XXX FIXME: Restore r14/r15 when necessary */
  168. #define BAD_STACK_TRAMPOLINE(n) \
  169. exc_##n##_bad_stack: \
  170. li r1,(n); /* get exception number */ \
  171. sth r1,PACA_TRAP_SAVE(r13); /* store trap */ \
  172. b bad_stack_book3e; /* bad stack error */
  173. /* WARNING: If you change the layout of this stub, make sure you chcek
  174. * the debug exception handler which handles single stepping
  175. * into exceptions from userspace, and the MM code in
  176. * arch/powerpc/mm/tlb_nohash.c which patches the branch here
  177. * and would need to be updated if that branch is moved
  178. */
  179. #define EXCEPTION_STUB(loc, label) \
  180. . = interrupt_base_book3e + loc; \
  181. nop; /* To make debug interrupts happy */ \
  182. b exc_##label##_book3e;
  183. #define ACK_NONE(r)
  184. #define ACK_DEC(r) \
  185. lis r,TSR_DIS@h; \
  186. mtspr SPRN_TSR,r
  187. #define ACK_FIT(r) \
  188. lis r,TSR_FIS@h; \
  189. mtspr SPRN_TSR,r
  190. /* Used by asynchronous interrupt that may happen in the idle loop.
  191. *
  192. * This check if the thread was in the idle loop, and if yes, returns
  193. * to the caller rather than the PC. This is to avoid a race if
  194. * interrupts happen before the wait instruction.
  195. */
  196. #define CHECK_NAPPING() \
  197. clrrdi r11,r1,THREAD_SHIFT; \
  198. ld r10,TI_LOCAL_FLAGS(r11); \
  199. andi. r9,r10,_TLF_NAPPING; \
  200. beq+ 1f; \
  201. ld r8,_LINK(r1); \
  202. rlwinm r7,r10,0,~_TLF_NAPPING; \
  203. std r8,_NIP(r1); \
  204. std r7,TI_LOCAL_FLAGS(r11); \
  205. 1:
  206. #define MASKABLE_EXCEPTION(trapnum, label, hdlr, ack) \
  207. START_EXCEPTION(label); \
  208. NORMAL_EXCEPTION_PROLOG(trapnum, PROLOG_ADDITION_MASKABLE) \
  209. EXCEPTION_COMMON(trapnum, PACA_EXGEN, INTS_DISABLE) \
  210. ack(r8); \
  211. CHECK_NAPPING(); \
  212. addi r3,r1,STACK_FRAME_OVERHEAD; \
  213. bl hdlr; \
  214. b .ret_from_except_lite;
  215. /* This value is used to mark exception frames on the stack. */
  216. .section ".toc","aw"
  217. exception_marker:
  218. .tc ID_EXC_MARKER[TC],STACK_FRAME_REGS_MARKER
  219. /*
  220. * And here we have the exception vectors !
  221. */
  222. .text
  223. .balign 0x1000
  224. .globl interrupt_base_book3e
  225. interrupt_base_book3e: /* fake trap */
  226. EXCEPTION_STUB(0x000, machine_check) /* 0x0200 */
  227. EXCEPTION_STUB(0x020, critical_input) /* 0x0580 */
  228. EXCEPTION_STUB(0x040, debug_crit) /* 0x0d00 */
  229. EXCEPTION_STUB(0x060, data_storage) /* 0x0300 */
  230. EXCEPTION_STUB(0x080, instruction_storage) /* 0x0400 */
  231. EXCEPTION_STUB(0x0a0, external_input) /* 0x0500 */
  232. EXCEPTION_STUB(0x0c0, alignment) /* 0x0600 */
  233. EXCEPTION_STUB(0x0e0, program) /* 0x0700 */
  234. EXCEPTION_STUB(0x100, fp_unavailable) /* 0x0800 */
  235. EXCEPTION_STUB(0x120, system_call) /* 0x0c00 */
  236. EXCEPTION_STUB(0x140, ap_unavailable) /* 0x0f20 */
  237. EXCEPTION_STUB(0x160, decrementer) /* 0x0900 */
  238. EXCEPTION_STUB(0x180, fixed_interval) /* 0x0980 */
  239. EXCEPTION_STUB(0x1a0, watchdog) /* 0x09f0 */
  240. EXCEPTION_STUB(0x1c0, data_tlb_miss)
  241. EXCEPTION_STUB(0x1e0, instruction_tlb_miss)
  242. EXCEPTION_STUB(0x260, perfmon)
  243. EXCEPTION_STUB(0x280, doorbell)
  244. EXCEPTION_STUB(0x2a0, doorbell_crit)
  245. EXCEPTION_STUB(0x2c0, guest_doorbell)
  246. EXCEPTION_STUB(0x2e0, guest_doorbell_crit)
  247. EXCEPTION_STUB(0x300, hypercall)
  248. EXCEPTION_STUB(0x320, ehpriv)
  249. .globl interrupt_end_book3e
  250. interrupt_end_book3e:
  251. /* Critical Input Interrupt */
  252. START_EXCEPTION(critical_input);
  253. CRIT_EXCEPTION_PROLOG(0x100, PROLOG_ADDITION_NONE)
  254. // EXCEPTION_COMMON(0x100, PACA_EXCRIT, INTS_DISABLE)
  255. // bl special_reg_save_crit
  256. // CHECK_NAPPING();
  257. // addi r3,r1,STACK_FRAME_OVERHEAD
  258. // bl .critical_exception
  259. // b ret_from_crit_except
  260. b .
  261. /* Machine Check Interrupt */
  262. START_EXCEPTION(machine_check);
  263. CRIT_EXCEPTION_PROLOG(0x200, PROLOG_ADDITION_NONE)
  264. // EXCEPTION_COMMON(0x200, PACA_EXMC, INTS_DISABLE)
  265. // bl special_reg_save_mc
  266. // addi r3,r1,STACK_FRAME_OVERHEAD
  267. // CHECK_NAPPING();
  268. // bl .machine_check_exception
  269. // b ret_from_mc_except
  270. b .
  271. /* Data Storage Interrupt */
  272. START_EXCEPTION(data_storage)
  273. NORMAL_EXCEPTION_PROLOG(0x300, PROLOG_ADDITION_2REGS)
  274. mfspr r14,SPRN_DEAR
  275. mfspr r15,SPRN_ESR
  276. EXCEPTION_COMMON(0x300, PACA_EXGEN, INTS_DISABLE)
  277. b storage_fault_common
  278. /* Instruction Storage Interrupt */
  279. START_EXCEPTION(instruction_storage);
  280. NORMAL_EXCEPTION_PROLOG(0x400, PROLOG_ADDITION_2REGS)
  281. li r15,0
  282. mr r14,r10
  283. EXCEPTION_COMMON(0x400, PACA_EXGEN, INTS_DISABLE)
  284. b storage_fault_common
  285. /* External Input Interrupt */
  286. MASKABLE_EXCEPTION(0x500, external_input, .do_IRQ, ACK_NONE)
  287. /* Alignment */
  288. START_EXCEPTION(alignment);
  289. NORMAL_EXCEPTION_PROLOG(0x600, PROLOG_ADDITION_2REGS)
  290. mfspr r14,SPRN_DEAR
  291. mfspr r15,SPRN_ESR
  292. EXCEPTION_COMMON(0x600, PACA_EXGEN, INTS_KEEP)
  293. b alignment_more /* no room, go out of line */
  294. /* Program Interrupt */
  295. START_EXCEPTION(program);
  296. NORMAL_EXCEPTION_PROLOG(0x700, PROLOG_ADDITION_1REG)
  297. mfspr r14,SPRN_ESR
  298. EXCEPTION_COMMON(0x700, PACA_EXGEN, INTS_DISABLE)
  299. std r14,_DSISR(r1)
  300. addi r3,r1,STACK_FRAME_OVERHEAD
  301. ld r14,PACA_EXGEN+EX_R14(r13)
  302. bl .save_nvgprs
  303. bl .program_check_exception
  304. b .ret_from_except
  305. /* Floating Point Unavailable Interrupt */
  306. START_EXCEPTION(fp_unavailable);
  307. NORMAL_EXCEPTION_PROLOG(0x800, PROLOG_ADDITION_NONE)
  308. /* we can probably do a shorter exception entry for that one... */
  309. EXCEPTION_COMMON(0x800, PACA_EXGEN, INTS_KEEP)
  310. ld r12,_MSR(r1)
  311. andi. r0,r12,MSR_PR;
  312. beq- 1f
  313. bl .load_up_fpu
  314. b fast_exception_return
  315. 1: INTS_DISABLE
  316. bl .save_nvgprs
  317. addi r3,r1,STACK_FRAME_OVERHEAD
  318. bl .kernel_fp_unavailable_exception
  319. b .ret_from_except
  320. /* Decrementer Interrupt */
  321. MASKABLE_EXCEPTION(0x900, decrementer, .timer_interrupt, ACK_DEC)
  322. /* Fixed Interval Timer Interrupt */
  323. MASKABLE_EXCEPTION(0x980, fixed_interval, .unknown_exception, ACK_FIT)
  324. /* Watchdog Timer Interrupt */
  325. START_EXCEPTION(watchdog);
  326. CRIT_EXCEPTION_PROLOG(0x9f0, PROLOG_ADDITION_NONE)
  327. // EXCEPTION_COMMON(0x9f0, PACA_EXCRIT, INTS_DISABLE)
  328. // bl special_reg_save_crit
  329. // CHECK_NAPPING();
  330. // addi r3,r1,STACK_FRAME_OVERHEAD
  331. // bl .unknown_exception
  332. // b ret_from_crit_except
  333. b .
  334. /* System Call Interrupt */
  335. START_EXCEPTION(system_call)
  336. mr r9,r13 /* keep a copy of userland r13 */
  337. mfspr r11,SPRN_SRR0 /* get return address */
  338. mfspr r12,SPRN_SRR1 /* get previous MSR */
  339. mfspr r13,SPRN_SPRG_PACA /* get our PACA */
  340. b system_call_common
  341. /* Auxiliary Processor Unavailable Interrupt */
  342. START_EXCEPTION(ap_unavailable);
  343. NORMAL_EXCEPTION_PROLOG(0xf20, PROLOG_ADDITION_NONE)
  344. EXCEPTION_COMMON(0xf20, PACA_EXGEN, INTS_DISABLE)
  345. bl .save_nvgprs
  346. addi r3,r1,STACK_FRAME_OVERHEAD
  347. bl .unknown_exception
  348. b .ret_from_except
  349. /* Debug exception as a critical interrupt*/
  350. START_EXCEPTION(debug_crit);
  351. CRIT_EXCEPTION_PROLOG(0xd00, PROLOG_ADDITION_2REGS)
  352. /*
  353. * If there is a single step or branch-taken exception in an
  354. * exception entry sequence, it was probably meant to apply to
  355. * the code where the exception occurred (since exception entry
  356. * doesn't turn off DE automatically). We simulate the effect
  357. * of turning off DE on entry to an exception handler by turning
  358. * off DE in the CSRR1 value and clearing the debug status.
  359. */
  360. mfspr r14,SPRN_DBSR /* check single-step/branch taken */
  361. andis. r15,r14,DBSR_IC@h
  362. beq+ 1f
  363. LOAD_REG_IMMEDIATE(r14,interrupt_base_book3e)
  364. LOAD_REG_IMMEDIATE(r15,interrupt_end_book3e)
  365. cmpld cr0,r10,r14
  366. cmpld cr1,r10,r15
  367. blt+ cr0,1f
  368. bge+ cr1,1f
  369. /* here it looks like we got an inappropriate debug exception. */
  370. lis r14,DBSR_IC@h /* clear the IC event */
  371. rlwinm r11,r11,0,~MSR_DE /* clear DE in the CSRR1 value */
  372. mtspr SPRN_DBSR,r14
  373. mtspr SPRN_CSRR1,r11
  374. lwz r10,PACA_EXCRIT+EX_CR(r13) /* restore registers */
  375. ld r1,PACA_EXCRIT+EX_R1(r13)
  376. ld r14,PACA_EXCRIT+EX_R14(r13)
  377. ld r15,PACA_EXCRIT+EX_R15(r13)
  378. mtcr r10
  379. ld r10,PACA_EXCRIT+EX_R10(r13) /* restore registers */
  380. ld r11,PACA_EXCRIT+EX_R11(r13)
  381. mfspr r13,SPRN_SPRG_CRIT_SCRATCH
  382. rfci
  383. /* Normal debug exception */
  384. /* XXX We only handle coming from userspace for now since we can't
  385. * quite save properly an interrupted kernel state yet
  386. */
  387. 1: andi. r14,r11,MSR_PR; /* check for userspace again */
  388. beq kernel_dbg_exc; /* if from kernel mode */
  389. /* Now we mash up things to make it look like we are coming on a
  390. * normal exception
  391. */
  392. mfspr r15,SPRN_SPRG_CRIT_SCRATCH
  393. mtspr SPRN_SPRG_GEN_SCRATCH,r15
  394. mfspr r14,SPRN_DBSR
  395. EXCEPTION_COMMON(0xd00, PACA_EXCRIT, INTS_DISABLE)
  396. std r14,_DSISR(r1)
  397. addi r3,r1,STACK_FRAME_OVERHEAD
  398. mr r4,r14
  399. ld r14,PACA_EXCRIT+EX_R14(r13)
  400. ld r15,PACA_EXCRIT+EX_R15(r13)
  401. bl .save_nvgprs
  402. bl .DebugException
  403. b .ret_from_except
  404. kernel_dbg_exc:
  405. b . /* NYI */
  406. /* Debug exception as a debug interrupt*/
  407. START_EXCEPTION(debug_debug);
  408. DBG_EXCEPTION_PROLOG(0xd08, PROLOG_ADDITION_2REGS)
  409. /*
  410. * If there is a single step or branch-taken exception in an
  411. * exception entry sequence, it was probably meant to apply to
  412. * the code where the exception occurred (since exception entry
  413. * doesn't turn off DE automatically). We simulate the effect
  414. * of turning off DE on entry to an exception handler by turning
  415. * off DE in the DSRR1 value and clearing the debug status.
  416. */
  417. mfspr r14,SPRN_DBSR /* check single-step/branch taken */
  418. andis. r15,r14,DBSR_IC@h
  419. beq+ 1f
  420. LOAD_REG_IMMEDIATE(r14,interrupt_base_book3e)
  421. LOAD_REG_IMMEDIATE(r15,interrupt_end_book3e)
  422. cmpld cr0,r10,r14
  423. cmpld cr1,r10,r15
  424. blt+ cr0,1f
  425. bge+ cr1,1f
  426. /* here it looks like we got an inappropriate debug exception. */
  427. lis r14,DBSR_IC@h /* clear the IC event */
  428. rlwinm r11,r11,0,~MSR_DE /* clear DE in the DSRR1 value */
  429. mtspr SPRN_DBSR,r14
  430. mtspr SPRN_DSRR1,r11
  431. lwz r10,PACA_EXDBG+EX_CR(r13) /* restore registers */
  432. ld r1,PACA_EXDBG+EX_R1(r13)
  433. ld r14,PACA_EXDBG+EX_R14(r13)
  434. ld r15,PACA_EXDBG+EX_R15(r13)
  435. mtcr r10
  436. ld r10,PACA_EXDBG+EX_R10(r13) /* restore registers */
  437. ld r11,PACA_EXDBG+EX_R11(r13)
  438. mfspr r13,SPRN_SPRG_DBG_SCRATCH
  439. rfdi
  440. /* Normal debug exception */
  441. /* XXX We only handle coming from userspace for now since we can't
  442. * quite save properly an interrupted kernel state yet
  443. */
  444. 1: andi. r14,r11,MSR_PR; /* check for userspace again */
  445. beq kernel_dbg_exc; /* if from kernel mode */
  446. /* Now we mash up things to make it look like we are coming on a
  447. * normal exception
  448. */
  449. mfspr r15,SPRN_SPRG_DBG_SCRATCH
  450. mtspr SPRN_SPRG_GEN_SCRATCH,r15
  451. mfspr r14,SPRN_DBSR
  452. EXCEPTION_COMMON(0xd08, PACA_EXDBG, INTS_DISABLE)
  453. std r14,_DSISR(r1)
  454. addi r3,r1,STACK_FRAME_OVERHEAD
  455. mr r4,r14
  456. ld r14,PACA_EXDBG+EX_R14(r13)
  457. ld r15,PACA_EXDBG+EX_R15(r13)
  458. bl .save_nvgprs
  459. bl .DebugException
  460. b .ret_from_except
  461. START_EXCEPTION(perfmon);
  462. NORMAL_EXCEPTION_PROLOG(0x260, PROLOG_ADDITION_NONE)
  463. EXCEPTION_COMMON(0x260, PACA_EXGEN, INTS_DISABLE)
  464. addi r3,r1,STACK_FRAME_OVERHEAD
  465. bl .performance_monitor_exception
  466. b .ret_from_except_lite
  467. /* Doorbell interrupt */
  468. MASKABLE_EXCEPTION(0x280, doorbell, .doorbell_exception, ACK_NONE)
  469. /* Doorbell critical Interrupt */
  470. START_EXCEPTION(doorbell_crit);
  471. CRIT_EXCEPTION_PROLOG(0x2a0, PROLOG_ADDITION_NONE)
  472. // EXCEPTION_COMMON(0x2a0, PACA_EXCRIT, INTS_DISABLE)
  473. // bl special_reg_save_crit
  474. // CHECK_NAPPING();
  475. // addi r3,r1,STACK_FRAME_OVERHEAD
  476. // bl .doorbell_critical_exception
  477. // b ret_from_crit_except
  478. b .
  479. /* Guest Doorbell */
  480. MASKABLE_EXCEPTION(0x2c0, guest_doorbell, .unknown_exception, ACK_NONE)
  481. /* Guest Doorbell critical Interrupt */
  482. START_EXCEPTION(guest_doorbell_crit);
  483. CRIT_EXCEPTION_PROLOG(0x2e0, PROLOG_ADDITION_NONE)
  484. // EXCEPTION_COMMON(0x2e0, PACA_EXCRIT, INTS_DISABLE)
  485. // bl special_reg_save_crit
  486. // CHECK_NAPPING();
  487. // addi r3,r1,STACK_FRAME_OVERHEAD
  488. // bl .guest_doorbell_critical_exception
  489. // b ret_from_crit_except
  490. b .
  491. /* Hypervisor call */
  492. START_EXCEPTION(hypercall);
  493. NORMAL_EXCEPTION_PROLOG(0x310, PROLOG_ADDITION_NONE)
  494. EXCEPTION_COMMON(0x310, PACA_EXGEN, INTS_KEEP)
  495. addi r3,r1,STACK_FRAME_OVERHEAD
  496. bl .save_nvgprs
  497. INTS_RESTORE_HARD
  498. bl .unknown_exception
  499. b .ret_from_except
  500. /* Embedded Hypervisor priviledged */
  501. START_EXCEPTION(ehpriv);
  502. NORMAL_EXCEPTION_PROLOG(0x320, PROLOG_ADDITION_NONE)
  503. EXCEPTION_COMMON(0x320, PACA_EXGEN, INTS_KEEP)
  504. addi r3,r1,STACK_FRAME_OVERHEAD
  505. bl .save_nvgprs
  506. INTS_RESTORE_HARD
  507. bl .unknown_exception
  508. b .ret_from_except
  509. /*
  510. * An interrupt came in while soft-disabled; We mark paca->irq_happened
  511. * accordingly and if the interrupt is level sensitive, we hard disable
  512. */
  513. masked_interrupt_book3e_0x500:
  514. /* XXX When adding support for EPR, use PACA_IRQ_EE_EDGE */
  515. li r11,PACA_IRQ_EE
  516. b masked_interrupt_book3e_full_mask
  517. masked_interrupt_book3e_0x900:
  518. ACK_DEC(r11);
  519. li r11,PACA_IRQ_DEC
  520. b masked_interrupt_book3e_no_mask
  521. masked_interrupt_book3e_0x980:
  522. ACK_FIT(r11);
  523. li r11,PACA_IRQ_DEC
  524. b masked_interrupt_book3e_no_mask
  525. masked_interrupt_book3e_0x280:
  526. masked_interrupt_book3e_0x2c0:
  527. li r11,PACA_IRQ_DBELL
  528. b masked_interrupt_book3e_no_mask
  529. masked_interrupt_book3e_no_mask:
  530. mtcr r10
  531. lbz r10,PACAIRQHAPPENED(r13)
  532. or r10,r10,r11
  533. stb r10,PACAIRQHAPPENED(r13)
  534. b 1f
  535. masked_interrupt_book3e_full_mask:
  536. mtcr r10
  537. lbz r10,PACAIRQHAPPENED(r13)
  538. or r10,r10,r11
  539. stb r10,PACAIRQHAPPENED(r13)
  540. mfspr r10,SPRN_SRR1
  541. rldicl r11,r10,48,1 /* clear MSR_EE */
  542. rotldi r10,r11,16
  543. mtspr SPRN_SRR1,r10
  544. 1: ld r10,PACA_EXGEN+EX_R10(r13);
  545. ld r11,PACA_EXGEN+EX_R11(r13);
  546. mfspr r13,SPRN_SPRG_GEN_SCRATCH;
  547. rfi
  548. b .
  549. /*
  550. * Called from arch_local_irq_enable when an interrupt needs
  551. * to be resent. r3 contains either 0x500,0x900,0x260 or 0x280
  552. * to indicate the kind of interrupt. MSR:EE is already off.
  553. * We generate a stackframe like if a real interrupt had happened.
  554. *
  555. * Note: While MSR:EE is off, we need to make sure that _MSR
  556. * in the generated frame has EE set to 1 or the exception
  557. * handler will not properly re-enable them.
  558. */
  559. _GLOBAL(__replay_interrupt)
  560. /* We are going to jump to the exception common code which
  561. * will retrieve various register values from the PACA which
  562. * we don't give a damn about.
  563. */
  564. mflr r10
  565. mfmsr r11
  566. mfcr r4
  567. mtspr SPRN_SPRG_GEN_SCRATCH,r13;
  568. std r1,PACA_EXGEN+EX_R1(r13);
  569. stw r4,PACA_EXGEN+EX_CR(r13);
  570. ori r11,r11,MSR_EE
  571. subi r1,r1,INT_FRAME_SIZE;
  572. cmpwi cr0,r3,0x500
  573. beq exc_0x500_common
  574. cmpwi cr0,r3,0x900
  575. beq exc_0x900_common
  576. cmpwi cr0,r3,0x280
  577. beq exc_0x280_common
  578. blr
  579. /*
  580. * This is called from 0x300 and 0x400 handlers after the prologs with
  581. * r14 and r15 containing the fault address and error code, with the
  582. * original values stashed away in the PACA
  583. */
  584. storage_fault_common:
  585. std r14,_DAR(r1)
  586. std r15,_DSISR(r1)
  587. addi r3,r1,STACK_FRAME_OVERHEAD
  588. mr r4,r14
  589. mr r5,r15
  590. ld r14,PACA_EXGEN+EX_R14(r13)
  591. ld r15,PACA_EXGEN+EX_R15(r13)
  592. bl .do_page_fault
  593. cmpdi r3,0
  594. bne- 1f
  595. b .ret_from_except_lite
  596. 1: bl .save_nvgprs
  597. mr r5,r3
  598. addi r3,r1,STACK_FRAME_OVERHEAD
  599. ld r4,_DAR(r1)
  600. bl .bad_page_fault
  601. b .ret_from_except
  602. /*
  603. * Alignment exception doesn't fit entirely in the 0x100 bytes so it
  604. * continues here.
  605. */
  606. alignment_more:
  607. std r14,_DAR(r1)
  608. std r15,_DSISR(r1)
  609. addi r3,r1,STACK_FRAME_OVERHEAD
  610. ld r14,PACA_EXGEN+EX_R14(r13)
  611. ld r15,PACA_EXGEN+EX_R15(r13)
  612. bl .save_nvgprs
  613. INTS_RESTORE_HARD
  614. bl .alignment_exception
  615. b .ret_from_except
  616. /*
  617. * We branch here from entry_64.S for the last stage of the exception
  618. * return code path. MSR:EE is expected to be off at that point
  619. */
  620. _GLOBAL(exception_return_book3e)
  621. b 1f
  622. /* This is the return from load_up_fpu fast path which could do with
  623. * less GPR restores in fact, but for now we have a single return path
  624. */
  625. .globl fast_exception_return
  626. fast_exception_return:
  627. wrteei 0
  628. 1: mr r0,r13
  629. ld r10,_MSR(r1)
  630. REST_4GPRS(2, r1)
  631. andi. r6,r10,MSR_PR
  632. REST_2GPRS(6, r1)
  633. beq 1f
  634. ACCOUNT_CPU_USER_EXIT(r10, r11)
  635. ld r0,GPR13(r1)
  636. 1: stdcx. r0,0,r1 /* to clear the reservation */
  637. ld r8,_CCR(r1)
  638. ld r9,_LINK(r1)
  639. ld r10,_CTR(r1)
  640. ld r11,_XER(r1)
  641. mtcr r8
  642. mtlr r9
  643. mtctr r10
  644. mtxer r11
  645. REST_2GPRS(8, r1)
  646. ld r10,GPR10(r1)
  647. ld r11,GPR11(r1)
  648. ld r12,GPR12(r1)
  649. mtspr SPRN_SPRG_GEN_SCRATCH,r0
  650. std r10,PACA_EXGEN+EX_R10(r13);
  651. std r11,PACA_EXGEN+EX_R11(r13);
  652. ld r10,_NIP(r1)
  653. ld r11,_MSR(r1)
  654. ld r0,GPR0(r1)
  655. ld r1,GPR1(r1)
  656. mtspr SPRN_SRR0,r10
  657. mtspr SPRN_SRR1,r11
  658. ld r10,PACA_EXGEN+EX_R10(r13)
  659. ld r11,PACA_EXGEN+EX_R11(r13)
  660. mfspr r13,SPRN_SPRG_GEN_SCRATCH
  661. rfi
  662. /*
  663. * Trampolines used when spotting a bad kernel stack pointer in
  664. * the exception entry code.
  665. *
  666. * TODO: move some bits like SRR0 read to trampoline, pass PACA
  667. * index around, etc... to handle crit & mcheck
  668. */
  669. BAD_STACK_TRAMPOLINE(0x000)
  670. BAD_STACK_TRAMPOLINE(0x100)
  671. BAD_STACK_TRAMPOLINE(0x200)
  672. BAD_STACK_TRAMPOLINE(0x260)
  673. BAD_STACK_TRAMPOLINE(0x280)
  674. BAD_STACK_TRAMPOLINE(0x2a0)
  675. BAD_STACK_TRAMPOLINE(0x2c0)
  676. BAD_STACK_TRAMPOLINE(0x2e0)
  677. BAD_STACK_TRAMPOLINE(0x300)
  678. BAD_STACK_TRAMPOLINE(0x310)
  679. BAD_STACK_TRAMPOLINE(0x320)
  680. BAD_STACK_TRAMPOLINE(0x400)
  681. BAD_STACK_TRAMPOLINE(0x500)
  682. BAD_STACK_TRAMPOLINE(0x600)
  683. BAD_STACK_TRAMPOLINE(0x700)
  684. BAD_STACK_TRAMPOLINE(0x800)
  685. BAD_STACK_TRAMPOLINE(0x900)
  686. BAD_STACK_TRAMPOLINE(0x980)
  687. BAD_STACK_TRAMPOLINE(0x9f0)
  688. BAD_STACK_TRAMPOLINE(0xa00)
  689. BAD_STACK_TRAMPOLINE(0xb00)
  690. BAD_STACK_TRAMPOLINE(0xc00)
  691. BAD_STACK_TRAMPOLINE(0xd00)
  692. BAD_STACK_TRAMPOLINE(0xd08)
  693. BAD_STACK_TRAMPOLINE(0xe00)
  694. BAD_STACK_TRAMPOLINE(0xf00)
  695. BAD_STACK_TRAMPOLINE(0xf20)
  696. .globl bad_stack_book3e
  697. bad_stack_book3e:
  698. /* XXX: Needs to make SPRN_SPRG_GEN depend on exception type */
  699. mfspr r10,SPRN_SRR0; /* read SRR0 before touching stack */
  700. ld r1,PACAEMERGSP(r13)
  701. subi r1,r1,64+INT_FRAME_SIZE
  702. std r10,_NIP(r1)
  703. std r11,_MSR(r1)
  704. ld r10,PACA_EXGEN+EX_R1(r13) /* FIXME for crit & mcheck */
  705. lwz r11,PACA_EXGEN+EX_CR(r13) /* FIXME for crit & mcheck */
  706. std r10,GPR1(r1)
  707. std r11,_CCR(r1)
  708. mfspr r10,SPRN_DEAR
  709. mfspr r11,SPRN_ESR
  710. std r10,_DAR(r1)
  711. std r11,_DSISR(r1)
  712. std r0,GPR0(r1); /* save r0 in stackframe */ \
  713. std r2,GPR2(r1); /* save r2 in stackframe */ \
  714. SAVE_4GPRS(3, r1); /* save r3 - r6 in stackframe */ \
  715. SAVE_2GPRS(7, r1); /* save r7, r8 in stackframe */ \
  716. std r9,GPR9(r1); /* save r9 in stackframe */ \
  717. ld r3,PACA_EXGEN+EX_R10(r13);/* get back r10 */ \
  718. ld r4,PACA_EXGEN+EX_R11(r13);/* get back r11 */ \
  719. mfspr r5,SPRN_SPRG_GEN_SCRATCH;/* get back r13 XXX can be wrong */ \
  720. std r3,GPR10(r1); /* save r10 to stackframe */ \
  721. std r4,GPR11(r1); /* save r11 to stackframe */ \
  722. std r12,GPR12(r1); /* save r12 in stackframe */ \
  723. std r5,GPR13(r1); /* save it to stackframe */ \
  724. mflr r10
  725. mfctr r11
  726. mfxer r12
  727. std r10,_LINK(r1)
  728. std r11,_CTR(r1)
  729. std r12,_XER(r1)
  730. SAVE_10GPRS(14,r1)
  731. SAVE_8GPRS(24,r1)
  732. lhz r12,PACA_TRAP_SAVE(r13)
  733. std r12,_TRAP(r1)
  734. addi r11,r1,INT_FRAME_SIZE
  735. std r11,0(r1)
  736. li r12,0
  737. std r12,0(r11)
  738. ld r2,PACATOC(r13)
  739. 1: addi r3,r1,STACK_FRAME_OVERHEAD
  740. bl .kernel_bad_stack
  741. b 1b
  742. /*
  743. * Setup the initial TLB for a core. This current implementation
  744. * assume that whatever we are running off will not conflict with
  745. * the new mapping at PAGE_OFFSET.
  746. */
  747. _GLOBAL(initial_tlb_book3e)
  748. /* Look for the first TLB with IPROT set */
  749. mfspr r4,SPRN_TLB0CFG
  750. andi. r3,r4,TLBnCFG_IPROT
  751. lis r3,MAS0_TLBSEL(0)@h
  752. bne found_iprot
  753. mfspr r4,SPRN_TLB1CFG
  754. andi. r3,r4,TLBnCFG_IPROT
  755. lis r3,MAS0_TLBSEL(1)@h
  756. bne found_iprot
  757. mfspr r4,SPRN_TLB2CFG
  758. andi. r3,r4,TLBnCFG_IPROT
  759. lis r3,MAS0_TLBSEL(2)@h
  760. bne found_iprot
  761. lis r3,MAS0_TLBSEL(3)@h
  762. mfspr r4,SPRN_TLB3CFG
  763. /* fall through */
  764. found_iprot:
  765. andi. r5,r4,TLBnCFG_HES
  766. bne have_hes
  767. mflr r8 /* save LR */
  768. /* 1. Find the index of the entry we're executing in
  769. *
  770. * r3 = MAS0_TLBSEL (for the iprot array)
  771. * r4 = SPRN_TLBnCFG
  772. */
  773. bl invstr /* Find our address */
  774. invstr: mflr r6 /* Make it accessible */
  775. mfmsr r7
  776. rlwinm r5,r7,27,31,31 /* extract MSR[IS] */
  777. mfspr r7,SPRN_PID
  778. slwi r7,r7,16
  779. or r7,r7,r5
  780. mtspr SPRN_MAS6,r7
  781. tlbsx 0,r6 /* search MSR[IS], SPID=PID */
  782. mfspr r3,SPRN_MAS0
  783. rlwinm r5,r3,16,20,31 /* Extract MAS0(Entry) */
  784. mfspr r7,SPRN_MAS1 /* Insure IPROT set */
  785. oris r7,r7,MAS1_IPROT@h
  786. mtspr SPRN_MAS1,r7
  787. tlbwe
  788. /* 2. Invalidate all entries except the entry we're executing in
  789. *
  790. * r3 = MAS0 w/TLBSEL & ESEL for the entry we are running in
  791. * r4 = SPRN_TLBnCFG
  792. * r5 = ESEL of entry we are running in
  793. */
  794. andi. r4,r4,TLBnCFG_N_ENTRY /* Extract # entries */
  795. li r6,0 /* Set Entry counter to 0 */
  796. 1: mr r7,r3 /* Set MAS0(TLBSEL) */
  797. rlwimi r7,r6,16,4,15 /* Setup MAS0 = TLBSEL | ESEL(r6) */
  798. mtspr SPRN_MAS0,r7
  799. tlbre
  800. mfspr r7,SPRN_MAS1
  801. rlwinm r7,r7,0,2,31 /* Clear MAS1 Valid and IPROT */
  802. cmpw r5,r6
  803. beq skpinv /* Dont update the current execution TLB */
  804. mtspr SPRN_MAS1,r7
  805. tlbwe
  806. isync
  807. skpinv: addi r6,r6,1 /* Increment */
  808. cmpw r6,r4 /* Are we done? */
  809. bne 1b /* If not, repeat */
  810. /* Invalidate all TLBs */
  811. PPC_TLBILX_ALL(0,0)
  812. sync
  813. isync
  814. /* 3. Setup a temp mapping and jump to it
  815. *
  816. * r3 = MAS0 w/TLBSEL & ESEL for the entry we are running in
  817. * r5 = ESEL of entry we are running in
  818. */
  819. andi. r7,r5,0x1 /* Find an entry not used and is non-zero */
  820. addi r7,r7,0x1
  821. mr r4,r3 /* Set MAS0(TLBSEL) = 1 */
  822. mtspr SPRN_MAS0,r4
  823. tlbre
  824. rlwimi r4,r7,16,4,15 /* Setup MAS0 = TLBSEL | ESEL(r7) */
  825. mtspr SPRN_MAS0,r4
  826. mfspr r7,SPRN_MAS1
  827. xori r6,r7,MAS1_TS /* Setup TMP mapping in the other Address space */
  828. mtspr SPRN_MAS1,r6
  829. tlbwe
  830. mfmsr r6
  831. xori r6,r6,MSR_IS
  832. mtspr SPRN_SRR1,r6
  833. bl 1f /* Find our address */
  834. 1: mflr r6
  835. addi r6,r6,(2f - 1b)
  836. mtspr SPRN_SRR0,r6
  837. rfi
  838. 2:
  839. /* 4. Clear out PIDs & Search info
  840. *
  841. * r3 = MAS0 w/TLBSEL & ESEL for the entry we started in
  842. * r4 = MAS0 w/TLBSEL & ESEL for the temp mapping
  843. * r5 = MAS3
  844. */
  845. li r6,0
  846. mtspr SPRN_MAS6,r6
  847. mtspr SPRN_PID,r6
  848. /* 5. Invalidate mapping we started in
  849. *
  850. * r3 = MAS0 w/TLBSEL & ESEL for the entry we started in
  851. * r4 = MAS0 w/TLBSEL & ESEL for the temp mapping
  852. * r5 = MAS3
  853. */
  854. mtspr SPRN_MAS0,r3
  855. tlbre
  856. mfspr r6,SPRN_MAS1
  857. rlwinm r6,r6,0,2,0 /* clear IPROT */
  858. mtspr SPRN_MAS1,r6
  859. tlbwe
  860. /* Invalidate TLB1 */
  861. PPC_TLBILX_ALL(0,0)
  862. sync
  863. isync
  864. /* The mapping only needs to be cache-coherent on SMP */
  865. #ifdef CONFIG_SMP
  866. #define M_IF_SMP MAS2_M
  867. #else
  868. #define M_IF_SMP 0
  869. #endif
  870. /* 6. Setup KERNELBASE mapping in TLB[0]
  871. *
  872. * r3 = MAS0 w/TLBSEL & ESEL for the entry we started in
  873. * r4 = MAS0 w/TLBSEL & ESEL for the temp mapping
  874. * r5 = MAS3
  875. */
  876. rlwinm r3,r3,0,16,3 /* clear ESEL */
  877. mtspr SPRN_MAS0,r3
  878. lis r6,(MAS1_VALID|MAS1_IPROT)@h
  879. ori r6,r6,(MAS1_TSIZE(BOOK3E_PAGESZ_1GB))@l
  880. mtspr SPRN_MAS1,r6
  881. LOAD_REG_IMMEDIATE(r6, PAGE_OFFSET | M_IF_SMP)
  882. mtspr SPRN_MAS2,r6
  883. rlwinm r5,r5,0,0,25
  884. ori r5,r5,MAS3_SR | MAS3_SW | MAS3_SX
  885. mtspr SPRN_MAS3,r5
  886. li r5,-1
  887. rlwinm r5,r5,0,0,25
  888. tlbwe
  889. /* 7. Jump to KERNELBASE mapping
  890. *
  891. * r4 = MAS0 w/TLBSEL & ESEL for the temp mapping
  892. */
  893. /* Now we branch the new virtual address mapped by this entry */
  894. LOAD_REG_IMMEDIATE(r6,2f)
  895. lis r7,MSR_KERNEL@h
  896. ori r7,r7,MSR_KERNEL@l
  897. mtspr SPRN_SRR0,r6
  898. mtspr SPRN_SRR1,r7
  899. rfi /* start execution out of TLB1[0] entry */
  900. 2:
  901. /* 8. Clear out the temp mapping
  902. *
  903. * r4 = MAS0 w/TLBSEL & ESEL for the entry we are running in
  904. */
  905. mtspr SPRN_MAS0,r4
  906. tlbre
  907. mfspr r5,SPRN_MAS1
  908. rlwinm r5,r5,0,2,0 /* clear IPROT */
  909. mtspr SPRN_MAS1,r5
  910. tlbwe
  911. /* Invalidate TLB1 */
  912. PPC_TLBILX_ALL(0,0)
  913. sync
  914. isync
  915. /* We translate LR and return */
  916. tovirt(r8,r8)
  917. mtlr r8
  918. blr
  919. have_hes:
  920. /* Setup MAS 0,1,2,3 and 7 for tlbwe of a 1G entry that maps the
  921. * kernel linear mapping. We also set MAS8 once for all here though
  922. * that will have to be made dependent on whether we are running under
  923. * a hypervisor I suppose.
  924. */
  925. /* BEWARE, MAGIC
  926. * This code is called as an ordinary function on the boot CPU. But to
  927. * avoid duplication, this code is also used in SCOM bringup of
  928. * secondary CPUs. We read the code between the initial_tlb_code_start
  929. * and initial_tlb_code_end labels one instruction at a time and RAM it
  930. * into the new core via SCOM. That doesn't process branches, so there
  931. * must be none between those two labels. It also means if this code
  932. * ever takes any parameters, the SCOM code must also be updated to
  933. * provide them.
  934. */
  935. .globl a2_tlbinit_code_start
  936. a2_tlbinit_code_start:
  937. ori r11,r3,MAS0_WQ_ALLWAYS
  938. oris r11,r11,MAS0_ESEL(3)@h /* Use way 3: workaround A2 erratum 376 */
  939. mtspr SPRN_MAS0,r11
  940. lis r3,(MAS1_VALID | MAS1_IPROT)@h
  941. ori r3,r3,BOOK3E_PAGESZ_1GB << MAS1_TSIZE_SHIFT
  942. mtspr SPRN_MAS1,r3
  943. LOAD_REG_IMMEDIATE(r3, PAGE_OFFSET | MAS2_M)
  944. mtspr SPRN_MAS2,r3
  945. li r3,MAS3_SR | MAS3_SW | MAS3_SX
  946. mtspr SPRN_MAS7_MAS3,r3
  947. li r3,0
  948. mtspr SPRN_MAS8,r3
  949. /* Write the TLB entry */
  950. tlbwe
  951. .globl a2_tlbinit_after_linear_map
  952. a2_tlbinit_after_linear_map:
  953. /* Now we branch the new virtual address mapped by this entry */
  954. LOAD_REG_IMMEDIATE(r3,1f)
  955. mtctr r3
  956. bctr
  957. 1: /* We are now running at PAGE_OFFSET, clean the TLB of everything
  958. * else (including IPROTed things left by firmware)
  959. * r4 = TLBnCFG
  960. * r3 = current address (more or less)
  961. */
  962. li r5,0
  963. mtspr SPRN_MAS6,r5
  964. tlbsx 0,r3
  965. rlwinm r9,r4,0,TLBnCFG_N_ENTRY
  966. rlwinm r10,r4,8,0xff
  967. addi r10,r10,-1 /* Get inner loop mask */
  968. li r3,1
  969. mfspr r5,SPRN_MAS1
  970. rlwinm r5,r5,0,(~(MAS1_VALID|MAS1_IPROT))
  971. mfspr r6,SPRN_MAS2
  972. rldicr r6,r6,0,51 /* Extract EPN */
  973. mfspr r7,SPRN_MAS0
  974. rlwinm r7,r7,0,0xffff0fff /* Clear HES and WQ */
  975. rlwinm r8,r7,16,0xfff /* Extract ESEL */
  976. 2: add r4,r3,r8
  977. and r4,r4,r10
  978. rlwimi r7,r4,16,MAS0_ESEL_MASK
  979. mtspr SPRN_MAS0,r7
  980. mtspr SPRN_MAS1,r5
  981. mtspr SPRN_MAS2,r6
  982. tlbwe
  983. addi r3,r3,1
  984. and. r4,r3,r10
  985. bne 3f
  986. addis r6,r6,(1<<30)@h
  987. 3:
  988. cmpw r3,r9
  989. blt 2b
  990. .globl a2_tlbinit_after_iprot_flush
  991. a2_tlbinit_after_iprot_flush:
  992. #ifdef CONFIG_PPC_EARLY_DEBUG_WSP
  993. /* Now establish early debug mappings if applicable */
  994. /* Restore the MAS0 we used for linear mapping load */
  995. mtspr SPRN_MAS0,r11
  996. lis r3,(MAS1_VALID | MAS1_IPROT)@h
  997. ori r3,r3,(BOOK3E_PAGESZ_4K << MAS1_TSIZE_SHIFT)
  998. mtspr SPRN_MAS1,r3
  999. LOAD_REG_IMMEDIATE(r3, WSP_UART_VIRT | MAS2_I | MAS2_G)
  1000. mtspr SPRN_MAS2,r3
  1001. LOAD_REG_IMMEDIATE(r3, WSP_UART_PHYS | MAS3_SR | MAS3_SW)
  1002. mtspr SPRN_MAS7_MAS3,r3
  1003. /* re-use the MAS8 value from the linear mapping */
  1004. tlbwe
  1005. #endif /* CONFIG_PPC_EARLY_DEBUG_WSP */
  1006. PPC_TLBILX(0,0,0)
  1007. sync
  1008. isync
  1009. .globl a2_tlbinit_code_end
  1010. a2_tlbinit_code_end:
  1011. /* We translate LR and return */
  1012. mflr r3
  1013. tovirt(r3,r3)
  1014. mtlr r3
  1015. blr
  1016. /*
  1017. * Main entry (boot CPU, thread 0)
  1018. *
  1019. * We enter here from head_64.S, possibly after the prom_init trampoline
  1020. * with r3 and r4 already saved to r31 and 30 respectively and in 64 bits
  1021. * mode. Anything else is as it was left by the bootloader
  1022. *
  1023. * Initial requirements of this port:
  1024. *
  1025. * - Kernel loaded at 0 physical
  1026. * - A good lump of memory mapped 0:0 by UTLB entry 0
  1027. * - MSR:IS & MSR:DS set to 0
  1028. *
  1029. * Note that some of the above requirements will be relaxed in the future
  1030. * as the kernel becomes smarter at dealing with different initial conditions
  1031. * but for now you have to be careful
  1032. */
  1033. _GLOBAL(start_initialization_book3e)
  1034. mflr r28
  1035. /* First, we need to setup some initial TLBs to map the kernel
  1036. * text, data and bss at PAGE_OFFSET. We don't have a real mode
  1037. * and always use AS 0, so we just set it up to match our link
  1038. * address and never use 0 based addresses.
  1039. */
  1040. bl .initial_tlb_book3e
  1041. /* Init global core bits */
  1042. bl .init_core_book3e
  1043. /* Init per-thread bits */
  1044. bl .init_thread_book3e
  1045. /* Return to common init code */
  1046. tovirt(r28,r28)
  1047. mtlr r28
  1048. blr
  1049. /*
  1050. * Secondary core/processor entry
  1051. *
  1052. * This is entered for thread 0 of a secondary core, all other threads
  1053. * are expected to be stopped. It's similar to start_initialization_book3e
  1054. * except that it's generally entered from the holding loop in head_64.S
  1055. * after CPUs have been gathered by Open Firmware.
  1056. *
  1057. * We assume we are in 32 bits mode running with whatever TLB entry was
  1058. * set for us by the firmware or POR engine.
  1059. */
  1060. _GLOBAL(book3e_secondary_core_init_tlb_set)
  1061. li r4,1
  1062. b .generic_secondary_smp_init
  1063. _GLOBAL(book3e_secondary_core_init)
  1064. mflr r28
  1065. /* Do we need to setup initial TLB entry ? */
  1066. cmplwi r4,0
  1067. bne 2f
  1068. /* Setup TLB for this core */
  1069. bl .initial_tlb_book3e
  1070. /* We can return from the above running at a different
  1071. * address, so recalculate r2 (TOC)
  1072. */
  1073. bl .relative_toc
  1074. /* Init global core bits */
  1075. 2: bl .init_core_book3e
  1076. /* Init per-thread bits */
  1077. 3: bl .init_thread_book3e
  1078. /* Return to common init code at proper virtual address.
  1079. *
  1080. * Due to various previous assumptions, we know we entered this
  1081. * function at either the final PAGE_OFFSET mapping or using a
  1082. * 1:1 mapping at 0, so we don't bother doing a complicated check
  1083. * here, we just ensure the return address has the right top bits.
  1084. *
  1085. * Note that if we ever want to be smarter about where we can be
  1086. * started from, we have to be careful that by the time we reach
  1087. * the code below we may already be running at a different location
  1088. * than the one we were called from since initial_tlb_book3e can
  1089. * have moved us already.
  1090. */
  1091. cmpdi cr0,r28,0
  1092. blt 1f
  1093. lis r3,PAGE_OFFSET@highest
  1094. sldi r3,r3,32
  1095. or r28,r28,r3
  1096. 1: mtlr r28
  1097. blr
  1098. _GLOBAL(book3e_secondary_thread_init)
  1099. mflr r28
  1100. b 3b
  1101. _STATIC(init_core_book3e)
  1102. /* Establish the interrupt vector base */
  1103. LOAD_REG_IMMEDIATE(r3, interrupt_base_book3e)
  1104. mtspr SPRN_IVPR,r3
  1105. sync
  1106. blr
  1107. _STATIC(init_thread_book3e)
  1108. lis r3,(SPRN_EPCR_ICM | SPRN_EPCR_GICM)@h
  1109. mtspr SPRN_EPCR,r3
  1110. /* Make sure interrupts are off */
  1111. wrteei 0
  1112. /* disable all timers and clear out status */
  1113. li r3,0
  1114. mtspr SPRN_TCR,r3
  1115. mfspr r3,SPRN_TSR
  1116. mtspr SPRN_TSR,r3
  1117. blr
  1118. _GLOBAL(__setup_base_ivors)
  1119. SET_IVOR(0, 0x020) /* Critical Input */
  1120. SET_IVOR(1, 0x000) /* Machine Check */
  1121. SET_IVOR(2, 0x060) /* Data Storage */
  1122. SET_IVOR(3, 0x080) /* Instruction Storage */
  1123. SET_IVOR(4, 0x0a0) /* External Input */
  1124. SET_IVOR(5, 0x0c0) /* Alignment */
  1125. SET_IVOR(6, 0x0e0) /* Program */
  1126. SET_IVOR(7, 0x100) /* FP Unavailable */
  1127. SET_IVOR(8, 0x120) /* System Call */
  1128. SET_IVOR(9, 0x140) /* Auxiliary Processor Unavailable */
  1129. SET_IVOR(10, 0x160) /* Decrementer */
  1130. SET_IVOR(11, 0x180) /* Fixed Interval Timer */
  1131. SET_IVOR(12, 0x1a0) /* Watchdog Timer */
  1132. SET_IVOR(13, 0x1c0) /* Data TLB Error */
  1133. SET_IVOR(14, 0x1e0) /* Instruction TLB Error */
  1134. SET_IVOR(15, 0x040) /* Debug */
  1135. sync
  1136. blr
  1137. _GLOBAL(setup_perfmon_ivor)
  1138. SET_IVOR(35, 0x260) /* Performance Monitor */
  1139. blr
  1140. _GLOBAL(setup_doorbell_ivors)
  1141. SET_IVOR(36, 0x280) /* Processor Doorbell */
  1142. SET_IVOR(37, 0x2a0) /* Processor Doorbell Crit */
  1143. /* Check MMUCFG[LPIDSIZE] to determine if we have category E.HV */
  1144. mfspr r10,SPRN_MMUCFG
  1145. rlwinm. r10,r10,0,MMUCFG_LPIDSIZE
  1146. beqlr
  1147. SET_IVOR(38, 0x2c0) /* Guest Processor Doorbell */
  1148. SET_IVOR(39, 0x2e0) /* Guest Processor Doorbell Crit/MC */
  1149. blr
  1150. _GLOBAL(setup_ehv_ivors)
  1151. /*
  1152. * We may be running as a guest and lack E.HV even on a chip
  1153. * that normally has it.
  1154. */
  1155. mfspr r10,SPRN_MMUCFG
  1156. rlwinm. r10,r10,0,MMUCFG_LPIDSIZE
  1157. beqlr
  1158. SET_IVOR(40, 0x300) /* Embedded Hypervisor System Call */
  1159. SET_IVOR(41, 0x320) /* Embedded Hypervisor Privilege */
  1160. blr