asic-cronus.c 4.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102
  1. /*
  2. * Locations of devices in the Cronus ASIC
  3. *
  4. * Copyright (C) 2005-2009 Scientific-Atlanta, Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  19. *
  20. * Author: Ken Eppinett
  21. * David Schleef <ds@schleef.org>
  22. *
  23. * Description: Defines the platform resources for the SA settop.
  24. */
  25. #include <linux/init.h>
  26. #include <asm/mach-powertv/asic.h>
  27. #define CRONUS_ADDR(x) (CRONUS_IO_BASE + (x))
  28. const struct register_map cronus_register_map __initdata = {
  29. .eic_slow0_strt_add = {.phys = CRONUS_ADDR(0x000000)},
  30. .eic_cfg_bits = {.phys = CRONUS_ADDR(0x000038)},
  31. .eic_ready_status = {.phys = CRONUS_ADDR(0x00004C)},
  32. .chipver3 = {.phys = CRONUS_ADDR(0x2A0800)},
  33. .chipver2 = {.phys = CRONUS_ADDR(0x2A0804)},
  34. .chipver1 = {.phys = CRONUS_ADDR(0x2A0808)},
  35. .chipver0 = {.phys = CRONUS_ADDR(0x2A080C)},
  36. /* The registers of IRBlaster */
  37. .uart1_intstat = {.phys = CRONUS_ADDR(0x2A1800)},
  38. .uart1_inten = {.phys = CRONUS_ADDR(0x2A1804)},
  39. .uart1_config1 = {.phys = CRONUS_ADDR(0x2A1808)},
  40. .uart1_config2 = {.phys = CRONUS_ADDR(0x2A180C)},
  41. .uart1_divisorhi = {.phys = CRONUS_ADDR(0x2A1810)},
  42. .uart1_divisorlo = {.phys = CRONUS_ADDR(0x2A1814)},
  43. .uart1_data = {.phys = CRONUS_ADDR(0x2A1818)},
  44. .uart1_status = {.phys = CRONUS_ADDR(0x2A181C)},
  45. .int_stat_3 = {.phys = CRONUS_ADDR(0x2A2800)},
  46. .int_stat_2 = {.phys = CRONUS_ADDR(0x2A2804)},
  47. .int_stat_1 = {.phys = CRONUS_ADDR(0x2A2808)},
  48. .int_stat_0 = {.phys = CRONUS_ADDR(0x2A280C)},
  49. .int_config = {.phys = CRONUS_ADDR(0x2A2810)},
  50. .int_int_scan = {.phys = CRONUS_ADDR(0x2A2818)},
  51. .ien_int_3 = {.phys = CRONUS_ADDR(0x2A2830)},
  52. .ien_int_2 = {.phys = CRONUS_ADDR(0x2A2834)},
  53. .ien_int_1 = {.phys = CRONUS_ADDR(0x2A2838)},
  54. .ien_int_0 = {.phys = CRONUS_ADDR(0x2A283C)},
  55. .int_level_3_3 = {.phys = CRONUS_ADDR(0x2A2880)},
  56. .int_level_3_2 = {.phys = CRONUS_ADDR(0x2A2884)},
  57. .int_level_3_1 = {.phys = CRONUS_ADDR(0x2A2888)},
  58. .int_level_3_0 = {.phys = CRONUS_ADDR(0x2A288C)},
  59. .int_level_2_3 = {.phys = CRONUS_ADDR(0x2A2890)},
  60. .int_level_2_2 = {.phys = CRONUS_ADDR(0x2A2894)},
  61. .int_level_2_1 = {.phys = CRONUS_ADDR(0x2A2898)},
  62. .int_level_2_0 = {.phys = CRONUS_ADDR(0x2A289C)},
  63. .int_level_1_3 = {.phys = CRONUS_ADDR(0x2A28A0)},
  64. .int_level_1_2 = {.phys = CRONUS_ADDR(0x2A28A4)},
  65. .int_level_1_1 = {.phys = CRONUS_ADDR(0x2A28A8)},
  66. .int_level_1_0 = {.phys = CRONUS_ADDR(0x2A28AC)},
  67. .int_level_0_3 = {.phys = CRONUS_ADDR(0x2A28B0)},
  68. .int_level_0_2 = {.phys = CRONUS_ADDR(0x2A28B4)},
  69. .int_level_0_1 = {.phys = CRONUS_ADDR(0x2A28B8)},
  70. .int_level_0_0 = {.phys = CRONUS_ADDR(0x2A28BC)},
  71. .int_docsis_en = {.phys = CRONUS_ADDR(0x2A28F4)},
  72. .mips_pll_setup = {.phys = CRONUS_ADDR(0x1C0000)},
  73. .fs432x4b4_usb_ctl = {.phys = CRONUS_ADDR(0x1C0028)},
  74. .test_bus = {.phys = CRONUS_ADDR(0x1C00CC)},
  75. .crt_spare = {.phys = CRONUS_ADDR(0x1c00d4)},
  76. .usb2_ohci_int_mask = {.phys = CRONUS_ADDR(0x20000C)},
  77. .usb2_strap = {.phys = CRONUS_ADDR(0x200014)},
  78. .ehci_hcapbase = {.phys = CRONUS_ADDR(0x21FE00)},
  79. .ohci_hc_revision = {.phys = CRONUS_ADDR(0x21fc00)},
  80. .bcm1_bs_lmi_steer = {.phys = CRONUS_ADDR(0x2E0008)},
  81. .usb2_control = {.phys = CRONUS_ADDR(0x2E004C)},
  82. .usb2_stbus_obc = {.phys = CRONUS_ADDR(0x21FF00)},
  83. .usb2_stbus_mess_size = {.phys = CRONUS_ADDR(0x21FF04)},
  84. .usb2_stbus_chunk_size = {.phys = CRONUS_ADDR(0x21FF08)},
  85. .pcie_regs = {.phys = CRONUS_ADDR(0x220000)},
  86. .tim_ch = {.phys = CRONUS_ADDR(0x2A2C10)},
  87. .tim_cl = {.phys = CRONUS_ADDR(0x2A2C14)},
  88. .gpio_dout = {.phys = CRONUS_ADDR(0x2A2C20)},
  89. .gpio_din = {.phys = CRONUS_ADDR(0x2A2C24)},
  90. .gpio_dir = {.phys = CRONUS_ADDR(0x2A2C2C)},
  91. .watchdog = {.phys = CRONUS_ADDR(0x2A2C30)},
  92. .front_panel = {.phys = CRONUS_ADDR(0x2A3800)},
  93. };