int.c 6.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237
  1. /*
  2. *
  3. * Copyright (C) 2005 Embedded Alley Solutions, Inc
  4. * Ported to 2.6.
  5. *
  6. * Per Hallsmark, per.hallsmark@mvista.com
  7. * Copyright (C) 2000, 2001 MIPS Technologies, Inc.
  8. * Copyright (C) 2001 Ralf Baechle
  9. *
  10. * Cleaned up and bug fixing: Pete Popov, ppopov@embeddedalley.com
  11. *
  12. * This program is free software; you can distribute it and/or modify it
  13. * under the terms of the GNU General Public License (Version 2) as
  14. * published by the Free Software Foundation.
  15. *
  16. * This program is distributed in the hope it will be useful, but WITHOUT
  17. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  18. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  19. * for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License along
  22. * with this program; if not, write to the Free Software Foundation, Inc.,
  23. * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
  24. *
  25. */
  26. #include <linux/compiler.h>
  27. #include <linux/init.h>
  28. #include <linux/irq.h>
  29. #include <linux/sched.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/kernel_stat.h>
  32. #include <linux/random.h>
  33. #include <linux/module.h>
  34. #include <asm/io.h>
  35. #include <int.h>
  36. #include <uart.h>
  37. /* default prio for interrupts */
  38. /* first one is a no-no so therefore always prio 0 (disabled) */
  39. static char gic_prio[PNX8550_INT_GIC_TOTINT] = {
  40. 0, 1, 1, 1, 1, 15, 1, 1, 1, 1, // 0 - 9
  41. 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, // 10 - 19
  42. 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, // 20 - 29
  43. 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, // 30 - 39
  44. 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, // 40 - 49
  45. 1, 1, 1, 1, 1, 1, 1, 1, 2, 1, // 50 - 59
  46. 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, // 60 - 69
  47. 1 // 70
  48. };
  49. static void hw0_irqdispatch(int irq)
  50. {
  51. /* find out which interrupt */
  52. irq = PNX8550_GIC_VECTOR_0 >> 3;
  53. if (irq == 0) {
  54. printk("hw0_irqdispatch: irq 0, spurious interrupt?\n");
  55. return;
  56. }
  57. do_IRQ(PNX8550_INT_GIC_MIN + irq);
  58. }
  59. static void timer_irqdispatch(int irq)
  60. {
  61. irq = (0x01c0 & read_c0_config7()) >> 6;
  62. if (unlikely(irq == 0)) {
  63. printk("timer_irqdispatch: irq 0, spurious interrupt?\n");
  64. return;
  65. }
  66. if (irq & 0x1)
  67. do_IRQ(PNX8550_INT_TIMER1);
  68. if (irq & 0x2)
  69. do_IRQ(PNX8550_INT_TIMER2);
  70. if (irq & 0x4)
  71. do_IRQ(PNX8550_INT_TIMER3);
  72. }
  73. asmlinkage void plat_irq_dispatch(void)
  74. {
  75. unsigned int pending = read_c0_status() & read_c0_cause() & ST0_IM;
  76. if (pending & STATUSF_IP2)
  77. hw0_irqdispatch(2);
  78. else if (pending & STATUSF_IP7) {
  79. if (read_c0_config7() & 0x01c0)
  80. timer_irqdispatch(7);
  81. } else
  82. spurious_interrupt();
  83. }
  84. static inline void modify_cp0_intmask(unsigned clr_mask, unsigned set_mask)
  85. {
  86. unsigned long status = read_c0_status();
  87. status &= ~((clr_mask & 0xFF) << 8);
  88. status |= (set_mask & 0xFF) << 8;
  89. write_c0_status(status);
  90. }
  91. static inline void mask_gic_int(unsigned int irq_nr)
  92. {
  93. /* interrupt disabled, bit 26(WE_ENABLE)=1 and bit 16(enable)=0 */
  94. PNX8550_GIC_REQ(irq_nr) = 1<<28; /* set priority to 0 */
  95. }
  96. static inline void unmask_gic_int(unsigned int irq_nr)
  97. {
  98. /* set prio mask to lower four bits and enable interrupt */
  99. PNX8550_GIC_REQ(irq_nr) = (1<<26 | 1<<16) | (1<<28) | gic_prio[irq_nr];
  100. }
  101. static inline void mask_irq(struct irq_data *d)
  102. {
  103. unsigned int irq_nr = d->irq;
  104. if ((PNX8550_INT_CP0_MIN <= irq_nr) && (irq_nr <= PNX8550_INT_CP0_MAX)) {
  105. modify_cp0_intmask(1 << irq_nr, 0);
  106. } else if ((PNX8550_INT_GIC_MIN <= irq_nr) &&
  107. (irq_nr <= PNX8550_INT_GIC_MAX)) {
  108. mask_gic_int(irq_nr - PNX8550_INT_GIC_MIN);
  109. } else if ((PNX8550_INT_TIMER_MIN <= irq_nr) &&
  110. (irq_nr <= PNX8550_INT_TIMER_MAX)) {
  111. modify_cp0_intmask(1 << 7, 0);
  112. } else {
  113. printk("mask_irq: irq %d doesn't exist!\n", irq_nr);
  114. }
  115. }
  116. static inline void unmask_irq(struct irq_data *d)
  117. {
  118. unsigned int irq_nr = d->irq;
  119. if ((PNX8550_INT_CP0_MIN <= irq_nr) && (irq_nr <= PNX8550_INT_CP0_MAX)) {
  120. modify_cp0_intmask(0, 1 << irq_nr);
  121. } else if ((PNX8550_INT_GIC_MIN <= irq_nr) &&
  122. (irq_nr <= PNX8550_INT_GIC_MAX)) {
  123. unmask_gic_int(irq_nr - PNX8550_INT_GIC_MIN);
  124. } else if ((PNX8550_INT_TIMER_MIN <= irq_nr) &&
  125. (irq_nr <= PNX8550_INT_TIMER_MAX)) {
  126. modify_cp0_intmask(0, 1 << 7);
  127. } else {
  128. printk("mask_irq: irq %d doesn't exist!\n", irq_nr);
  129. }
  130. }
  131. int pnx8550_set_gic_priority(int irq, int priority)
  132. {
  133. int gic_irq = irq-PNX8550_INT_GIC_MIN;
  134. int prev_priority = PNX8550_GIC_REQ(gic_irq) & 0xf;
  135. gic_prio[gic_irq] = priority;
  136. PNX8550_GIC_REQ(gic_irq) |= (0x10000000 | gic_prio[gic_irq]);
  137. return prev_priority;
  138. }
  139. static struct irq_chip level_irq_type = {
  140. .name = "PNX Level IRQ",
  141. .irq_mask = mask_irq,
  142. .irq_unmask = unmask_irq,
  143. };
  144. static struct irqaction gic_action = {
  145. .handler = no_action,
  146. .flags = IRQF_NO_THREAD,
  147. .name = "GIC",
  148. };
  149. static struct irqaction timer_action = {
  150. .handler = no_action,
  151. .flags = IRQF_TIMER,
  152. .name = "Timer",
  153. };
  154. void __init arch_init_irq(void)
  155. {
  156. int i;
  157. int configPR;
  158. for (i = 0; i < PNX8550_INT_CP0_TOTINT; i++)
  159. irq_set_chip_and_handler(i, &level_irq_type, handle_level_irq);
  160. /* init of GIC/IPC interrupts */
  161. /* should be done before cp0 since cp0 init enables the GIC int */
  162. for (i = PNX8550_INT_GIC_MIN; i <= PNX8550_INT_GIC_MAX; i++) {
  163. int gic_int_line = i - PNX8550_INT_GIC_MIN;
  164. if (gic_int_line == 0 )
  165. continue; // don't fiddle with int 0
  166. /*
  167. * enable change of TARGET, ENABLE and ACTIVE_LOW bits
  168. * set TARGET 0 to route through hw0 interrupt
  169. * set ACTIVE_LOW 0 active high (correct?)
  170. *
  171. * We really should setup an interrupt description table
  172. * to do this nicely.
  173. * Note, PCI INTA is active low on the bus, but inverted
  174. * in the GIC, so to us it's active high.
  175. */
  176. PNX8550_GIC_REQ(i - PNX8550_INT_GIC_MIN) = 0x1E000000;
  177. /* mask/priority is still 0 so we will not get any
  178. * interrupts until it is unmasked */
  179. irq_set_chip_and_handler(i, &level_irq_type, handle_level_irq);
  180. }
  181. /* Priority level 0 */
  182. PNX8550_GIC_PRIMASK_0 = PNX8550_GIC_PRIMASK_1 = 0;
  183. /* Set int vector table address */
  184. PNX8550_GIC_VECTOR_0 = PNX8550_GIC_VECTOR_1 = 0;
  185. irq_set_chip_and_handler(MIPS_CPU_GIC_IRQ, &level_irq_type,
  186. handle_level_irq);
  187. setup_irq(MIPS_CPU_GIC_IRQ, &gic_action);
  188. /* init of Timer interrupts */
  189. for (i = PNX8550_INT_TIMER_MIN; i <= PNX8550_INT_TIMER_MAX; i++)
  190. irq_set_chip_and_handler(i, &level_irq_type, handle_level_irq);
  191. /* Stop Timer 1-3 */
  192. configPR = read_c0_config7();
  193. configPR |= 0x00000038;
  194. write_c0_config7(configPR);
  195. irq_set_chip_and_handler(MIPS_CPU_TIMER_IRQ, &level_irq_type,
  196. handle_level_irq);
  197. setup_irq(MIPS_CPU_TIMER_IRQ, &timer_action);
  198. }
  199. EXPORT_SYMBOL(pnx8550_set_gic_priority);