gpio_stp.c 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158
  1. /*
  2. * This program is free software; you can redistribute it and/or modify it
  3. * under the terms of the GNU General Public License version 2 as published
  4. * by the Free Software Foundation.
  5. *
  6. * Copyright (C) 2007 John Crispin <blogic@openwrt.org>
  7. *
  8. */
  9. #include <linux/slab.h>
  10. #include <linux/init.h>
  11. #include <linux/export.h>
  12. #include <linux/types.h>
  13. #include <linux/platform_device.h>
  14. #include <linux/mutex.h>
  15. #include <linux/io.h>
  16. #include <linux/gpio.h>
  17. #include <lantiq_soc.h>
  18. #define LTQ_STP_CON0 0x00
  19. #define LTQ_STP_CON1 0x04
  20. #define LTQ_STP_CPU0 0x08
  21. #define LTQ_STP_CPU1 0x0C
  22. #define LTQ_STP_AR 0x10
  23. #define LTQ_STP_CON_SWU (1 << 31)
  24. #define LTQ_STP_2HZ 0
  25. #define LTQ_STP_4HZ (1 << 23)
  26. #define LTQ_STP_8HZ (2 << 23)
  27. #define LTQ_STP_10HZ (3 << 23)
  28. #define LTQ_STP_SPEED_MASK (0xf << 23)
  29. #define LTQ_STP_UPD_FPI (1 << 31)
  30. #define LTQ_STP_UPD_MASK (3 << 30)
  31. #define LTQ_STP_ADSL_SRC (3 << 24)
  32. #define LTQ_STP_GROUP0 (1 << 0)
  33. #define LTQ_STP_RISING 0
  34. #define LTQ_STP_FALLING (1 << 26)
  35. #define LTQ_STP_EDGE_MASK (1 << 26)
  36. #define ltq_stp_r32(reg) __raw_readl(ltq_stp_membase + reg)
  37. #define ltq_stp_w32(val, reg) __raw_writel(val, ltq_stp_membase + reg)
  38. #define ltq_stp_w32_mask(clear, set, reg) \
  39. ltq_w32((ltq_r32(ltq_stp_membase + reg) & ~(clear)) | (set), \
  40. ltq_stp_membase + (reg))
  41. static int ltq_stp_shadow = 0xffff;
  42. static void __iomem *ltq_stp_membase;
  43. static void ltq_stp_set(struct gpio_chip *chip, unsigned offset, int value)
  44. {
  45. if (value)
  46. ltq_stp_shadow |= (1 << offset);
  47. else
  48. ltq_stp_shadow &= ~(1 << offset);
  49. ltq_stp_w32(ltq_stp_shadow, LTQ_STP_CPU0);
  50. }
  51. static int ltq_stp_direction_output(struct gpio_chip *chip, unsigned offset,
  52. int value)
  53. {
  54. ltq_stp_set(chip, offset, value);
  55. return 0;
  56. }
  57. static struct gpio_chip ltq_stp_chip = {
  58. .label = "ltq_stp",
  59. .direction_output = ltq_stp_direction_output,
  60. .set = ltq_stp_set,
  61. .base = 48,
  62. .ngpio = 24,
  63. .can_sleep = 1,
  64. .owner = THIS_MODULE,
  65. };
  66. static int ltq_stp_hw_init(void)
  67. {
  68. /* the 3 pins used to control the external stp */
  69. ltq_gpio_request(4, 1, 0, 1, "stp-st");
  70. ltq_gpio_request(5, 1, 0, 1, "stp-d");
  71. ltq_gpio_request(6, 1, 0, 1, "stp-sh");
  72. /* sane defaults */
  73. ltq_stp_w32(0, LTQ_STP_AR);
  74. ltq_stp_w32(0, LTQ_STP_CPU0);
  75. ltq_stp_w32(0, LTQ_STP_CPU1);
  76. ltq_stp_w32(LTQ_STP_CON_SWU, LTQ_STP_CON0);
  77. ltq_stp_w32(0, LTQ_STP_CON1);
  78. /* rising or falling edge */
  79. ltq_stp_w32_mask(LTQ_STP_EDGE_MASK, LTQ_STP_FALLING, LTQ_STP_CON0);
  80. /* per default stp 15-0 are set */
  81. ltq_stp_w32_mask(0, LTQ_STP_GROUP0, LTQ_STP_CON1);
  82. /* stp are update periodically by the FPI bus */
  83. ltq_stp_w32_mask(LTQ_STP_UPD_MASK, LTQ_STP_UPD_FPI, LTQ_STP_CON1);
  84. /* set stp update speed */
  85. ltq_stp_w32_mask(LTQ_STP_SPEED_MASK, LTQ_STP_8HZ, LTQ_STP_CON1);
  86. /* tell the hardware that pin (led) 0 and 1 are controlled
  87. * by the dsl arc
  88. */
  89. ltq_stp_w32_mask(0, LTQ_STP_ADSL_SRC, LTQ_STP_CON0);
  90. ltq_pmu_enable(PMU_LED);
  91. return 0;
  92. }
  93. static int __devinit ltq_stp_probe(struct platform_device *pdev)
  94. {
  95. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  96. int ret = 0;
  97. if (!res)
  98. return -ENOENT;
  99. res = devm_request_mem_region(&pdev->dev, res->start,
  100. resource_size(res), dev_name(&pdev->dev));
  101. if (!res) {
  102. dev_err(&pdev->dev, "failed to request STP memory\n");
  103. return -EBUSY;
  104. }
  105. ltq_stp_membase = devm_ioremap_nocache(&pdev->dev, res->start,
  106. resource_size(res));
  107. if (!ltq_stp_membase) {
  108. dev_err(&pdev->dev, "failed to remap STP memory\n");
  109. return -ENOMEM;
  110. }
  111. ret = gpiochip_add(&ltq_stp_chip);
  112. if (!ret)
  113. ret = ltq_stp_hw_init();
  114. return ret;
  115. }
  116. static struct platform_driver ltq_stp_driver = {
  117. .probe = ltq_stp_probe,
  118. .driver = {
  119. .name = "ltq_stp",
  120. .owner = THIS_MODULE,
  121. },
  122. };
  123. int __init ltq_stp_init(void)
  124. {
  125. int ret = platform_driver_register(&ltq_stp_driver);
  126. if (ret)
  127. pr_info("ltq_stp: error registering platfom driver");
  128. return ret;
  129. }
  130. postcore_initcall(ltq_stp_init);