setup.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 2004-2007 Cavium Networks
  7. * Copyright (C) 2008 Wind River Systems
  8. */
  9. #include <linux/init.h>
  10. #include <linux/console.h>
  11. #include <linux/delay.h>
  12. #include <linux/interrupt.h>
  13. #include <linux/io.h>
  14. #include <linux/serial.h>
  15. #include <linux/smp.h>
  16. #include <linux/types.h>
  17. #include <linux/string.h> /* for memset */
  18. #include <linux/tty.h>
  19. #include <linux/time.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/serial_core.h>
  22. #include <linux/serial_8250.h>
  23. #include <asm/processor.h>
  24. #include <asm/reboot.h>
  25. #include <asm/smp-ops.h>
  26. #include <asm/irq_cpu.h>
  27. #include <asm/mipsregs.h>
  28. #include <asm/bootinfo.h>
  29. #include <asm/sections.h>
  30. #include <asm/time.h>
  31. #include <asm/octeon/octeon.h>
  32. #include <asm/octeon/pci-octeon.h>
  33. #include <asm/octeon/cvmx-mio-defs.h>
  34. #ifdef CONFIG_CAVIUM_DECODE_RSL
  35. extern void cvmx_interrupt_rsl_decode(void);
  36. extern int __cvmx_interrupt_ecc_report_single_bit_errors;
  37. extern void cvmx_interrupt_rsl_enable(void);
  38. #endif
  39. extern struct plat_smp_ops octeon_smp_ops;
  40. #ifdef CONFIG_PCI
  41. extern void pci_console_init(const char *arg);
  42. #endif
  43. static unsigned long long MAX_MEMORY = 512ull << 20;
  44. struct octeon_boot_descriptor *octeon_boot_desc_ptr;
  45. struct cvmx_bootinfo *octeon_bootinfo;
  46. EXPORT_SYMBOL(octeon_bootinfo);
  47. #ifdef CONFIG_CAVIUM_RESERVE32
  48. uint64_t octeon_reserve32_memory;
  49. EXPORT_SYMBOL(octeon_reserve32_memory);
  50. #endif
  51. static int octeon_uart;
  52. extern asmlinkage void handle_int(void);
  53. extern asmlinkage void plat_irq_dispatch(void);
  54. /**
  55. * Return non zero if we are currently running in the Octeon simulator
  56. *
  57. * Returns
  58. */
  59. int octeon_is_simulation(void)
  60. {
  61. return octeon_bootinfo->board_type == CVMX_BOARD_TYPE_SIM;
  62. }
  63. EXPORT_SYMBOL(octeon_is_simulation);
  64. /**
  65. * Return true if Octeon is in PCI Host mode. This means
  66. * Linux can control the PCI bus.
  67. *
  68. * Returns Non zero if Octeon in host mode.
  69. */
  70. int octeon_is_pci_host(void)
  71. {
  72. #ifdef CONFIG_PCI
  73. return octeon_bootinfo->config_flags & CVMX_BOOTINFO_CFG_FLAG_PCI_HOST;
  74. #else
  75. return 0;
  76. #endif
  77. }
  78. /**
  79. * Get the clock rate of Octeon
  80. *
  81. * Returns Clock rate in HZ
  82. */
  83. uint64_t octeon_get_clock_rate(void)
  84. {
  85. struct cvmx_sysinfo *sysinfo = cvmx_sysinfo_get();
  86. return sysinfo->cpu_clock_hz;
  87. }
  88. EXPORT_SYMBOL(octeon_get_clock_rate);
  89. static u64 octeon_io_clock_rate;
  90. u64 octeon_get_io_clock_rate(void)
  91. {
  92. return octeon_io_clock_rate;
  93. }
  94. EXPORT_SYMBOL(octeon_get_io_clock_rate);
  95. /**
  96. * Write to the LCD display connected to the bootbus. This display
  97. * exists on most Cavium evaluation boards. If it doesn't exist, then
  98. * this function doesn't do anything.
  99. *
  100. * @s: String to write
  101. */
  102. void octeon_write_lcd(const char *s)
  103. {
  104. if (octeon_bootinfo->led_display_base_addr) {
  105. void __iomem *lcd_address =
  106. ioremap_nocache(octeon_bootinfo->led_display_base_addr,
  107. 8);
  108. int i;
  109. for (i = 0; i < 8; i++, s++) {
  110. if (*s)
  111. iowrite8(*s, lcd_address + i);
  112. else
  113. iowrite8(' ', lcd_address + i);
  114. }
  115. iounmap(lcd_address);
  116. }
  117. }
  118. /**
  119. * Return the console uart passed by the bootloader
  120. *
  121. * Returns uart (0 or 1)
  122. */
  123. int octeon_get_boot_uart(void)
  124. {
  125. int uart;
  126. #ifdef CONFIG_CAVIUM_OCTEON_2ND_KERNEL
  127. uart = 1;
  128. #else
  129. uart = (octeon_boot_desc_ptr->flags & OCTEON_BL_FLAG_CONSOLE_UART1) ?
  130. 1 : 0;
  131. #endif
  132. return uart;
  133. }
  134. /**
  135. * Get the coremask Linux was booted on.
  136. *
  137. * Returns Core mask
  138. */
  139. int octeon_get_boot_coremask(void)
  140. {
  141. return octeon_boot_desc_ptr->core_mask;
  142. }
  143. /**
  144. * Check the hardware BIST results for a CPU
  145. */
  146. void octeon_check_cpu_bist(void)
  147. {
  148. const int coreid = cvmx_get_core_num();
  149. unsigned long long mask;
  150. unsigned long long bist_val;
  151. /* Check BIST results for COP0 registers */
  152. mask = 0x1f00000000ull;
  153. bist_val = read_octeon_c0_icacheerr();
  154. if (bist_val & mask)
  155. pr_err("Core%d BIST Failure: CacheErr(icache) = 0x%llx\n",
  156. coreid, bist_val);
  157. bist_val = read_octeon_c0_dcacheerr();
  158. if (bist_val & 1)
  159. pr_err("Core%d L1 Dcache parity error: "
  160. "CacheErr(dcache) = 0x%llx\n",
  161. coreid, bist_val);
  162. mask = 0xfc00000000000000ull;
  163. bist_val = read_c0_cvmmemctl();
  164. if (bist_val & mask)
  165. pr_err("Core%d BIST Failure: COP0_CVM_MEM_CTL = 0x%llx\n",
  166. coreid, bist_val);
  167. write_octeon_c0_dcacheerr(0);
  168. }
  169. /**
  170. * Reboot Octeon
  171. *
  172. * @command: Command to pass to the bootloader. Currently ignored.
  173. */
  174. static void octeon_restart(char *command)
  175. {
  176. /* Disable all watchdogs before soft reset. They don't get cleared */
  177. #ifdef CONFIG_SMP
  178. int cpu;
  179. for_each_online_cpu(cpu)
  180. cvmx_write_csr(CVMX_CIU_WDOGX(cpu_logical_map(cpu)), 0);
  181. #else
  182. cvmx_write_csr(CVMX_CIU_WDOGX(cvmx_get_core_num()), 0);
  183. #endif
  184. mb();
  185. while (1)
  186. cvmx_write_csr(CVMX_CIU_SOFT_RST, 1);
  187. }
  188. /**
  189. * Permanently stop a core.
  190. *
  191. * @arg: Ignored.
  192. */
  193. static void octeon_kill_core(void *arg)
  194. {
  195. mb();
  196. if (octeon_is_simulation()) {
  197. /* The simulator needs the watchdog to stop for dead cores */
  198. cvmx_write_csr(CVMX_CIU_WDOGX(cvmx_get_core_num()), 0);
  199. /* A break instruction causes the simulator stop a core */
  200. asm volatile ("sync\nbreak");
  201. }
  202. }
  203. /**
  204. * Halt the system
  205. */
  206. static void octeon_halt(void)
  207. {
  208. smp_call_function(octeon_kill_core, NULL, 0);
  209. switch (octeon_bootinfo->board_type) {
  210. case CVMX_BOARD_TYPE_NAO38:
  211. /* Driving a 1 to GPIO 12 shuts off this board */
  212. cvmx_write_csr(CVMX_GPIO_BIT_CFGX(12), 1);
  213. cvmx_write_csr(CVMX_GPIO_TX_SET, 0x1000);
  214. break;
  215. default:
  216. octeon_write_lcd("PowerOff");
  217. break;
  218. }
  219. octeon_kill_core(NULL);
  220. }
  221. /**
  222. * Handle all the error condition interrupts that might occur.
  223. *
  224. */
  225. #ifdef CONFIG_CAVIUM_DECODE_RSL
  226. static irqreturn_t octeon_rlm_interrupt(int cpl, void *dev_id)
  227. {
  228. cvmx_interrupt_rsl_decode();
  229. return IRQ_HANDLED;
  230. }
  231. #endif
  232. static char __read_mostly octeon_system_type[80];
  233. static int __init init_octeon_system_type(void)
  234. {
  235. snprintf(octeon_system_type, sizeof(octeon_system_type), "%s (%s)",
  236. cvmx_board_type_to_string(octeon_bootinfo->board_type),
  237. octeon_model_get_string(read_c0_prid()));
  238. return 0;
  239. }
  240. early_initcall(init_octeon_system_type);
  241. /**
  242. * Return a string representing the system type
  243. *
  244. * Returns
  245. */
  246. const char *octeon_board_type_string(void)
  247. {
  248. return octeon_system_type;
  249. }
  250. const char *get_system_type(void)
  251. __attribute__ ((alias("octeon_board_type_string")));
  252. void octeon_user_io_init(void)
  253. {
  254. union octeon_cvmemctl cvmmemctl;
  255. union cvmx_iob_fau_timeout fau_timeout;
  256. union cvmx_pow_nw_tim nm_tim;
  257. /* Get the current settings for CP0_CVMMEMCTL_REG */
  258. cvmmemctl.u64 = read_c0_cvmmemctl();
  259. /* R/W If set, marked write-buffer entries time out the same
  260. * as as other entries; if clear, marked write-buffer entries
  261. * use the maximum timeout. */
  262. cvmmemctl.s.dismarkwblongto = 1;
  263. /* R/W If set, a merged store does not clear the write-buffer
  264. * entry timeout state. */
  265. cvmmemctl.s.dismrgclrwbto = 0;
  266. /* R/W Two bits that are the MSBs of the resultant CVMSEG LM
  267. * word location for an IOBDMA. The other 8 bits come from the
  268. * SCRADDR field of the IOBDMA. */
  269. cvmmemctl.s.iobdmascrmsb = 0;
  270. /* R/W If set, SYNCWS and SYNCS only order marked stores; if
  271. * clear, SYNCWS and SYNCS only order unmarked
  272. * stores. SYNCWSMARKED has no effect when DISSYNCWS is
  273. * set. */
  274. cvmmemctl.s.syncwsmarked = 0;
  275. /* R/W If set, SYNCWS acts as SYNCW and SYNCS acts as SYNC. */
  276. cvmmemctl.s.dissyncws = 0;
  277. /* R/W If set, no stall happens on write buffer full. */
  278. if (OCTEON_IS_MODEL(OCTEON_CN38XX_PASS2))
  279. cvmmemctl.s.diswbfst = 1;
  280. else
  281. cvmmemctl.s.diswbfst = 0;
  282. /* R/W If set (and SX set), supervisor-level loads/stores can
  283. * use XKPHYS addresses with <48>==0 */
  284. cvmmemctl.s.xkmemenas = 0;
  285. /* R/W If set (and UX set), user-level loads/stores can use
  286. * XKPHYS addresses with VA<48>==0 */
  287. cvmmemctl.s.xkmemenau = 0;
  288. /* R/W If set (and SX set), supervisor-level loads/stores can
  289. * use XKPHYS addresses with VA<48>==1 */
  290. cvmmemctl.s.xkioenas = 0;
  291. /* R/W If set (and UX set), user-level loads/stores can use
  292. * XKPHYS addresses with VA<48>==1 */
  293. cvmmemctl.s.xkioenau = 0;
  294. /* R/W If set, all stores act as SYNCW (NOMERGE must be set
  295. * when this is set) RW, reset to 0. */
  296. cvmmemctl.s.allsyncw = 0;
  297. /* R/W If set, no stores merge, and all stores reach the
  298. * coherent bus in order. */
  299. cvmmemctl.s.nomerge = 0;
  300. /* R/W Selects the bit in the counter used for DID time-outs 0
  301. * = 231, 1 = 230, 2 = 229, 3 = 214. Actual time-out is
  302. * between 1x and 2x this interval. For example, with
  303. * DIDTTO=3, expiration interval is between 16K and 32K. */
  304. cvmmemctl.s.didtto = 0;
  305. /* R/W If set, the (mem) CSR clock never turns off. */
  306. cvmmemctl.s.csrckalwys = 0;
  307. /* R/W If set, mclk never turns off. */
  308. cvmmemctl.s.mclkalwys = 0;
  309. /* R/W Selects the bit in the counter used for write buffer
  310. * flush time-outs (WBFLT+11) is the bit position in an
  311. * internal counter used to determine expiration. The write
  312. * buffer expires between 1x and 2x this interval. For
  313. * example, with WBFLT = 0, a write buffer expires between 2K
  314. * and 4K cycles after the write buffer entry is allocated. */
  315. cvmmemctl.s.wbfltime = 0;
  316. /* R/W If set, do not put Istream in the L2 cache. */
  317. cvmmemctl.s.istrnol2 = 0;
  318. /*
  319. * R/W The write buffer threshold. As per erratum Core-14752
  320. * for CN63XX, a sc/scd might fail if the write buffer is
  321. * full. Lowering WBTHRESH greatly lowers the chances of the
  322. * write buffer ever being full and triggering the erratum.
  323. */
  324. if (OCTEON_IS_MODEL(OCTEON_CN63XX_PASS1_X))
  325. cvmmemctl.s.wbthresh = 4;
  326. else
  327. cvmmemctl.s.wbthresh = 10;
  328. /* R/W If set, CVMSEG is available for loads/stores in
  329. * kernel/debug mode. */
  330. #if CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE > 0
  331. cvmmemctl.s.cvmsegenak = 1;
  332. #else
  333. cvmmemctl.s.cvmsegenak = 0;
  334. #endif
  335. /* R/W If set, CVMSEG is available for loads/stores in
  336. * supervisor mode. */
  337. cvmmemctl.s.cvmsegenas = 0;
  338. /* R/W If set, CVMSEG is available for loads/stores in user
  339. * mode. */
  340. cvmmemctl.s.cvmsegenau = 0;
  341. /* R/W Size of local memory in cache blocks, 54 (6912 bytes)
  342. * is max legal value. */
  343. cvmmemctl.s.lmemsz = CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE;
  344. write_c0_cvmmemctl(cvmmemctl.u64);
  345. if (smp_processor_id() == 0)
  346. pr_notice("CVMSEG size: %d cache lines (%d bytes)\n",
  347. CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE,
  348. CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE * 128);
  349. /* Set a default for the hardware timeouts */
  350. fau_timeout.u64 = 0;
  351. fau_timeout.s.tout_val = 0xfff;
  352. /* Disable tagwait FAU timeout */
  353. fau_timeout.s.tout_enb = 0;
  354. cvmx_write_csr(CVMX_IOB_FAU_TIMEOUT, fau_timeout.u64);
  355. nm_tim.u64 = 0;
  356. /* 4096 cycles */
  357. nm_tim.s.nw_tim = 3;
  358. cvmx_write_csr(CVMX_POW_NW_TIM, nm_tim.u64);
  359. write_octeon_c0_icacheerr(0);
  360. write_c0_derraddr1(0);
  361. }
  362. /**
  363. * Early entry point for arch setup
  364. */
  365. void __init prom_init(void)
  366. {
  367. struct cvmx_sysinfo *sysinfo;
  368. int i;
  369. int argc;
  370. #ifdef CONFIG_CAVIUM_RESERVE32
  371. int64_t addr = -1;
  372. #endif
  373. /*
  374. * The bootloader passes a pointer to the boot descriptor in
  375. * $a3, this is available as fw_arg3.
  376. */
  377. octeon_boot_desc_ptr = (struct octeon_boot_descriptor *)fw_arg3;
  378. octeon_bootinfo =
  379. cvmx_phys_to_ptr(octeon_boot_desc_ptr->cvmx_desc_vaddr);
  380. cvmx_bootmem_init(cvmx_phys_to_ptr(octeon_bootinfo->phy_mem_desc_addr));
  381. sysinfo = cvmx_sysinfo_get();
  382. memset(sysinfo, 0, sizeof(*sysinfo));
  383. sysinfo->system_dram_size = octeon_bootinfo->dram_size << 20;
  384. sysinfo->phy_mem_desc_ptr =
  385. cvmx_phys_to_ptr(octeon_bootinfo->phy_mem_desc_addr);
  386. sysinfo->core_mask = octeon_bootinfo->core_mask;
  387. sysinfo->exception_base_addr = octeon_bootinfo->exception_base_addr;
  388. sysinfo->cpu_clock_hz = octeon_bootinfo->eclock_hz;
  389. sysinfo->dram_data_rate_hz = octeon_bootinfo->dclock_hz * 2;
  390. sysinfo->board_type = octeon_bootinfo->board_type;
  391. sysinfo->board_rev_major = octeon_bootinfo->board_rev_major;
  392. sysinfo->board_rev_minor = octeon_bootinfo->board_rev_minor;
  393. memcpy(sysinfo->mac_addr_base, octeon_bootinfo->mac_addr_base,
  394. sizeof(sysinfo->mac_addr_base));
  395. sysinfo->mac_addr_count = octeon_bootinfo->mac_addr_count;
  396. memcpy(sysinfo->board_serial_number,
  397. octeon_bootinfo->board_serial_number,
  398. sizeof(sysinfo->board_serial_number));
  399. sysinfo->compact_flash_common_base_addr =
  400. octeon_bootinfo->compact_flash_common_base_addr;
  401. sysinfo->compact_flash_attribute_base_addr =
  402. octeon_bootinfo->compact_flash_attribute_base_addr;
  403. sysinfo->led_display_base_addr = octeon_bootinfo->led_display_base_addr;
  404. sysinfo->dfa_ref_clock_hz = octeon_bootinfo->dfa_ref_clock_hz;
  405. sysinfo->bootloader_config_flags = octeon_bootinfo->config_flags;
  406. if (OCTEON_IS_MODEL(OCTEON_CN6XXX)) {
  407. /* I/O clock runs at a different rate than the CPU. */
  408. union cvmx_mio_rst_boot rst_boot;
  409. rst_boot.u64 = cvmx_read_csr(CVMX_MIO_RST_BOOT);
  410. octeon_io_clock_rate = 50000000 * rst_boot.s.pnr_mul;
  411. } else {
  412. octeon_io_clock_rate = sysinfo->cpu_clock_hz;
  413. }
  414. /*
  415. * Only enable the LED controller if we're running on a CN38XX, CN58XX,
  416. * or CN56XX. The CN30XX and CN31XX don't have an LED controller.
  417. */
  418. if (!octeon_is_simulation() &&
  419. octeon_has_feature(OCTEON_FEATURE_LED_CONTROLLER)) {
  420. cvmx_write_csr(CVMX_LED_EN, 0);
  421. cvmx_write_csr(CVMX_LED_PRT, 0);
  422. cvmx_write_csr(CVMX_LED_DBG, 0);
  423. cvmx_write_csr(CVMX_LED_PRT_FMT, 0);
  424. cvmx_write_csr(CVMX_LED_UDD_CNTX(0), 32);
  425. cvmx_write_csr(CVMX_LED_UDD_CNTX(1), 32);
  426. cvmx_write_csr(CVMX_LED_UDD_DATX(0), 0);
  427. cvmx_write_csr(CVMX_LED_UDD_DATX(1), 0);
  428. cvmx_write_csr(CVMX_LED_EN, 1);
  429. }
  430. #ifdef CONFIG_CAVIUM_RESERVE32
  431. /*
  432. * We need to temporarily allocate all memory in the reserve32
  433. * region. This makes sure the kernel doesn't allocate this
  434. * memory when it is getting memory from the
  435. * bootloader. Later, after the memory allocations are
  436. * complete, the reserve32 will be freed.
  437. *
  438. * Allocate memory for RESERVED32 aligned on 2MB boundary. This
  439. * is in case we later use hugetlb entries with it.
  440. */
  441. addr = cvmx_bootmem_phy_named_block_alloc(CONFIG_CAVIUM_RESERVE32 << 20,
  442. 0, 0, 2 << 20,
  443. "CAVIUM_RESERVE32", 0);
  444. if (addr < 0)
  445. pr_err("Failed to allocate CAVIUM_RESERVE32 memory area\n");
  446. else
  447. octeon_reserve32_memory = addr;
  448. #endif
  449. #ifdef CONFIG_CAVIUM_OCTEON_LOCK_L2
  450. if (cvmx_read_csr(CVMX_L2D_FUS3) & (3ull << 34)) {
  451. pr_info("Skipping L2 locking due to reduced L2 cache size\n");
  452. } else {
  453. uint32_t ebase = read_c0_ebase() & 0x3ffff000;
  454. #ifdef CONFIG_CAVIUM_OCTEON_LOCK_L2_TLB
  455. /* TLB refill */
  456. cvmx_l2c_lock_mem_region(ebase, 0x100);
  457. #endif
  458. #ifdef CONFIG_CAVIUM_OCTEON_LOCK_L2_EXCEPTION
  459. /* General exception */
  460. cvmx_l2c_lock_mem_region(ebase + 0x180, 0x80);
  461. #endif
  462. #ifdef CONFIG_CAVIUM_OCTEON_LOCK_L2_LOW_LEVEL_INTERRUPT
  463. /* Interrupt handler */
  464. cvmx_l2c_lock_mem_region(ebase + 0x200, 0x80);
  465. #endif
  466. #ifdef CONFIG_CAVIUM_OCTEON_LOCK_L2_INTERRUPT
  467. cvmx_l2c_lock_mem_region(__pa_symbol(handle_int), 0x100);
  468. cvmx_l2c_lock_mem_region(__pa_symbol(plat_irq_dispatch), 0x80);
  469. #endif
  470. #ifdef CONFIG_CAVIUM_OCTEON_LOCK_L2_MEMCPY
  471. cvmx_l2c_lock_mem_region(__pa_symbol(memcpy), 0x480);
  472. #endif
  473. }
  474. #endif
  475. octeon_check_cpu_bist();
  476. octeon_uart = octeon_get_boot_uart();
  477. #ifdef CONFIG_SMP
  478. octeon_write_lcd("LinuxSMP");
  479. #else
  480. octeon_write_lcd("Linux");
  481. #endif
  482. #ifdef CONFIG_CAVIUM_GDB
  483. /*
  484. * When debugging the linux kernel, force the cores to enter
  485. * the debug exception handler to break in.
  486. */
  487. if (octeon_get_boot_debug_flag()) {
  488. cvmx_write_csr(CVMX_CIU_DINT, 1 << cvmx_get_core_num());
  489. cvmx_read_csr(CVMX_CIU_DINT);
  490. }
  491. #endif
  492. /*
  493. * BIST should always be enabled when doing a soft reset. L2
  494. * Cache locking for instance is not cleared unless BIST is
  495. * enabled. Unfortunately due to a chip errata G-200 for
  496. * Cn38XX and CN31XX, BIST msut be disabled on these parts.
  497. */
  498. if (OCTEON_IS_MODEL(OCTEON_CN38XX_PASS2) ||
  499. OCTEON_IS_MODEL(OCTEON_CN31XX))
  500. cvmx_write_csr(CVMX_CIU_SOFT_BIST, 0);
  501. else
  502. cvmx_write_csr(CVMX_CIU_SOFT_BIST, 1);
  503. /* Default to 64MB in the simulator to speed things up */
  504. if (octeon_is_simulation())
  505. MAX_MEMORY = 64ull << 20;
  506. arcs_cmdline[0] = 0;
  507. argc = octeon_boot_desc_ptr->argc;
  508. for (i = 0; i < argc; i++) {
  509. const char *arg =
  510. cvmx_phys_to_ptr(octeon_boot_desc_ptr->argv[i]);
  511. if ((strncmp(arg, "MEM=", 4) == 0) ||
  512. (strncmp(arg, "mem=", 4) == 0)) {
  513. sscanf(arg + 4, "%llu", &MAX_MEMORY);
  514. MAX_MEMORY <<= 20;
  515. if (MAX_MEMORY == 0)
  516. MAX_MEMORY = 32ull << 30;
  517. } else if (strcmp(arg, "ecc_verbose") == 0) {
  518. #ifdef CONFIG_CAVIUM_REPORT_SINGLE_BIT_ECC
  519. __cvmx_interrupt_ecc_report_single_bit_errors = 1;
  520. pr_notice("Reporting of single bit ECC errors is "
  521. "turned on\n");
  522. #endif
  523. } else if (strlen(arcs_cmdline) + strlen(arg) + 1 <
  524. sizeof(arcs_cmdline) - 1) {
  525. strcat(arcs_cmdline, " ");
  526. strcat(arcs_cmdline, arg);
  527. }
  528. }
  529. if (strstr(arcs_cmdline, "console=") == NULL) {
  530. #ifdef CONFIG_CAVIUM_OCTEON_2ND_KERNEL
  531. strcat(arcs_cmdline, " console=ttyS0,115200");
  532. #else
  533. if (octeon_uart == 1)
  534. strcat(arcs_cmdline, " console=ttyS1,115200");
  535. else
  536. strcat(arcs_cmdline, " console=ttyS0,115200");
  537. #endif
  538. }
  539. if (octeon_is_simulation()) {
  540. /*
  541. * The simulator uses a mtdram device pre filled with
  542. * the filesystem. Also specify the calibration delay
  543. * to avoid calculating it every time.
  544. */
  545. strcat(arcs_cmdline, " rw root=1f00 slram=root,0x40000000,+1073741824");
  546. }
  547. mips_hpt_frequency = octeon_get_clock_rate();
  548. octeon_init_cvmcount();
  549. octeon_setup_delays();
  550. _machine_restart = octeon_restart;
  551. _machine_halt = octeon_halt;
  552. octeon_user_io_init();
  553. register_smp_ops(&octeon_smp_ops);
  554. }
  555. /* Exclude a single page from the regions obtained in plat_mem_setup. */
  556. static __init void memory_exclude_page(u64 addr, u64 *mem, u64 *size)
  557. {
  558. if (addr > *mem && addr < *mem + *size) {
  559. u64 inc = addr - *mem;
  560. add_memory_region(*mem, inc, BOOT_MEM_RAM);
  561. *mem += inc;
  562. *size -= inc;
  563. }
  564. if (addr == *mem && *size > PAGE_SIZE) {
  565. *mem += PAGE_SIZE;
  566. *size -= PAGE_SIZE;
  567. }
  568. }
  569. void __init plat_mem_setup(void)
  570. {
  571. uint64_t mem_alloc_size;
  572. uint64_t total;
  573. int64_t memory;
  574. total = 0;
  575. /*
  576. * The Mips memory init uses the first memory location for
  577. * some memory vectors. When SPARSEMEM is in use, it doesn't
  578. * verify that the size is big enough for the final
  579. * vectors. Making the smallest chuck 4MB seems to be enough
  580. * to consistently work.
  581. */
  582. mem_alloc_size = 4 << 20;
  583. if (mem_alloc_size > MAX_MEMORY)
  584. mem_alloc_size = MAX_MEMORY;
  585. /*
  586. * When allocating memory, we want incrementing addresses from
  587. * bootmem_alloc so the code in add_memory_region can merge
  588. * regions next to each other.
  589. */
  590. cvmx_bootmem_lock();
  591. while ((boot_mem_map.nr_map < BOOT_MEM_MAP_MAX)
  592. && (total < MAX_MEMORY)) {
  593. #if defined(CONFIG_64BIT) || defined(CONFIG_64BIT_PHYS_ADDR)
  594. memory = cvmx_bootmem_phy_alloc(mem_alloc_size,
  595. __pa_symbol(&__init_end), -1,
  596. 0x100000,
  597. CVMX_BOOTMEM_FLAG_NO_LOCKING);
  598. #elif defined(CONFIG_HIGHMEM)
  599. memory = cvmx_bootmem_phy_alloc(mem_alloc_size, 0, 1ull << 31,
  600. 0x100000,
  601. CVMX_BOOTMEM_FLAG_NO_LOCKING);
  602. #else
  603. memory = cvmx_bootmem_phy_alloc(mem_alloc_size, 0, 512 << 20,
  604. 0x100000,
  605. CVMX_BOOTMEM_FLAG_NO_LOCKING);
  606. #endif
  607. if (memory >= 0) {
  608. u64 size = mem_alloc_size;
  609. /*
  610. * exclude a page at the beginning and end of
  611. * the 256MB PCIe 'hole' so the kernel will not
  612. * try to allocate multi-page buffers that
  613. * span the discontinuity.
  614. */
  615. memory_exclude_page(CVMX_PCIE_BAR1_PHYS_BASE,
  616. &memory, &size);
  617. memory_exclude_page(CVMX_PCIE_BAR1_PHYS_BASE +
  618. CVMX_PCIE_BAR1_PHYS_SIZE,
  619. &memory, &size);
  620. /*
  621. * This function automatically merges address
  622. * regions next to each other if they are
  623. * received in incrementing order.
  624. */
  625. if (size)
  626. add_memory_region(memory, size, BOOT_MEM_RAM);
  627. total += mem_alloc_size;
  628. } else {
  629. break;
  630. }
  631. }
  632. cvmx_bootmem_unlock();
  633. #ifdef CONFIG_CAVIUM_RESERVE32
  634. /*
  635. * Now that we've allocated the kernel memory it is safe to
  636. * free the reserved region. We free it here so that builtin
  637. * drivers can use the memory.
  638. */
  639. if (octeon_reserve32_memory)
  640. cvmx_bootmem_free_named("CAVIUM_RESERVE32");
  641. #endif /* CONFIG_CAVIUM_RESERVE32 */
  642. if (total == 0)
  643. panic("Unable to allocate memory from "
  644. "cvmx_bootmem_phy_alloc\n");
  645. }
  646. /*
  647. * Emit one character to the boot UART. Exported for use by the
  648. * watchdog timer.
  649. */
  650. int prom_putchar(char c)
  651. {
  652. uint64_t lsrval;
  653. /* Spin until there is room */
  654. do {
  655. lsrval = cvmx_read_csr(CVMX_MIO_UARTX_LSR(octeon_uart));
  656. } while ((lsrval & 0x20) == 0);
  657. /* Write the byte */
  658. cvmx_write_csr(CVMX_MIO_UARTX_THR(octeon_uart), c & 0xffull);
  659. return 1;
  660. }
  661. EXPORT_SYMBOL(prom_putchar);
  662. void prom_free_prom_memory(void)
  663. {
  664. if (OCTEON_IS_MODEL(OCTEON_CN63XX_PASS1_X)) {
  665. /* Check for presence of Core-14449 fix. */
  666. u32 insn;
  667. u32 *foo;
  668. foo = &insn;
  669. asm volatile("# before" : : : "memory");
  670. prefetch(foo);
  671. asm volatile(
  672. ".set push\n\t"
  673. ".set noreorder\n\t"
  674. "bal 1f\n\t"
  675. "nop\n"
  676. "1:\tlw %0,-12($31)\n\t"
  677. ".set pop\n\t"
  678. : "=r" (insn) : : "$31", "memory");
  679. if ((insn >> 26) != 0x33)
  680. panic("No PREF instruction at Core-14449 probe point.");
  681. if (((insn >> 16) & 0x1f) != 28)
  682. panic("Core-14449 WAR not in place (%04x).\n"
  683. "Please build kernel with proper options (CONFIG_CAVIUM_CN63XXP1).", insn);
  684. }
  685. #ifdef CONFIG_CAVIUM_DECODE_RSL
  686. cvmx_interrupt_rsl_enable();
  687. /* Add an interrupt handler for general failures. */
  688. if (request_irq(OCTEON_IRQ_RML, octeon_rlm_interrupt, IRQF_SHARED,
  689. "RML/RSL", octeon_rlm_interrupt)) {
  690. panic("Unable to request_irq(OCTEON_IRQ_RML)");
  691. }
  692. #endif
  693. }