boot.h 3.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121
  1. /*
  2. * This file is part of wl1271
  3. *
  4. * Copyright (C) 2008-2009 Nokia Corporation
  5. *
  6. * Contact: Luciano Coelho <luciano.coelho@nokia.com>
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License
  10. * version 2 as published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but
  13. * WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  15. * General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  20. * 02110-1301 USA
  21. *
  22. */
  23. #ifndef __BOOT_H__
  24. #define __BOOT_H__
  25. #include "wl12xx.h"
  26. int wl1271_boot(struct wl1271 *wl);
  27. int wl1271_load_firmware(struct wl1271 *wl);
  28. #define WL1271_NO_SUBBANDS 8
  29. #define WL1271_NO_POWER_LEVELS 4
  30. #define WL1271_FW_VERSION_MAX_LEN 20
  31. struct wl1271_static_data {
  32. u8 mac_address[ETH_ALEN];
  33. u8 padding[2];
  34. u8 fw_version[WL1271_FW_VERSION_MAX_LEN];
  35. u32 hw_version;
  36. u8 tx_power_table[WL1271_NO_SUBBANDS][WL1271_NO_POWER_LEVELS];
  37. };
  38. /* number of times we try to read the INIT interrupt */
  39. #define INIT_LOOP 20000
  40. /* delay between retries */
  41. #define INIT_LOOP_DELAY 50
  42. #define WU_COUNTER_PAUSE_VAL 0x3FF
  43. #define WELP_ARM_COMMAND_VAL 0x4
  44. #define OCP_REG_POLARITY 0x0064
  45. #define OCP_REG_CLK_TYPE 0x0448
  46. #define OCP_REG_CLK_POLARITY 0x0cb2
  47. #define OCP_REG_CLK_PULL 0x0cb4
  48. #define CMD_MBOX_ADDRESS 0x407B4
  49. #define POLARITY_LOW BIT(1)
  50. #define NO_PULL (BIT(14) | BIT(15))
  51. #define FREF_CLK_TYPE_BITS 0xfffffe7f
  52. #define CLK_REQ_PRCM 0x100
  53. #define FREF_CLK_POLARITY_BITS 0xfffff8ff
  54. #define CLK_REQ_OUTN_SEL 0x700
  55. /* PLL configuration algorithm for wl128x */
  56. #define SYS_CLK_CFG_REG 0x2200
  57. /* Bit[0] - 0-TCXO, 1-FREF */
  58. #define MCS_PLL_CLK_SEL_FREF BIT(0)
  59. /* Bit[3:2] - 01-TCXO, 10-FREF */
  60. #define WL_CLK_REQ_TYPE_FREF BIT(3)
  61. #define WL_CLK_REQ_TYPE_PG2 (BIT(3) | BIT(2))
  62. /* Bit[4] - 0-TCXO, 1-FREF */
  63. #define PRCM_CM_EN_MUX_WLAN_FREF BIT(4)
  64. #define TCXO_ILOAD_INT_REG 0x2264
  65. #define TCXO_CLK_DETECT_REG 0x2266
  66. #define TCXO_DET_FAILED BIT(4)
  67. #define FREF_ILOAD_INT_REG 0x2084
  68. #define FREF_CLK_DETECT_REG 0x2086
  69. #define FREF_CLK_DETECT_FAIL BIT(4)
  70. /* Use this reg for masking during driver access */
  71. #define WL_SPARE_REG 0x2320
  72. #define WL_SPARE_VAL BIT(2)
  73. /* Bit[6:5:3] - mask wl write SYS_CLK_CFG[8:5:2:4] */
  74. #define WL_SPARE_MASK_8526 (BIT(6) | BIT(5) | BIT(3))
  75. #define PLL_LOCK_COUNTERS_REG 0xD8C
  76. #define PLL_LOCK_COUNTERS_COEX 0x0F
  77. #define PLL_LOCK_COUNTERS_MCS 0xF0
  78. #define MCS_PLL_OVERRIDE_REG 0xD90
  79. #define MCS_PLL_CONFIG_REG 0xD92
  80. #define MCS_SEL_IN_FREQ_MASK 0x0070
  81. #define MCS_SEL_IN_FREQ_SHIFT 4
  82. #define MCS_PLL_CONFIG_REG_VAL 0x73
  83. #define MCS_PLL_ENABLE_HP (BIT(0) | BIT(1))
  84. #define MCS_PLL_M_REG 0xD94
  85. #define MCS_PLL_N_REG 0xD96
  86. #define MCS_PLL_M_REG_VAL 0xC8
  87. #define MCS_PLL_N_REG_VAL 0x07
  88. #define SDIO_IO_DS 0xd14
  89. /* SDIO/wSPI DS configuration values */
  90. enum {
  91. HCI_IO_DS_8MA = 0,
  92. HCI_IO_DS_4MA = 1, /* default */
  93. HCI_IO_DS_6MA = 2,
  94. HCI_IO_DS_2MA = 3,
  95. };
  96. /* end PLL configuration algorithm for wl128x */
  97. #endif