phy_common.c 55 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2012 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #include <linux/export.h>
  30. #include "../wifi.h"
  31. #include "../rtl8192ce/reg.h"
  32. #include "../rtl8192ce/def.h"
  33. #include "dm_common.h"
  34. #include "phy_common.h"
  35. /* Define macro to shorten lines */
  36. #define MCS_TXPWR mcs_txpwrlevel_origoffset
  37. u32 rtl92c_phy_query_bb_reg(struct ieee80211_hw *hw, u32 regaddr, u32 bitmask)
  38. {
  39. struct rtl_priv *rtlpriv = rtl_priv(hw);
  40. u32 returnvalue, originalvalue, bitshift;
  41. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE, "regaddr(%#x), bitmask(%#x)\n",
  42. regaddr, bitmask);
  43. originalvalue = rtl_read_dword(rtlpriv, regaddr);
  44. bitshift = _rtl92c_phy_calculate_bit_shift(bitmask);
  45. returnvalue = (originalvalue & bitmask) >> bitshift;
  46. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  47. "BBR MASK=0x%x Addr[0x%x]=0x%x\n",
  48. bitmask, regaddr, originalvalue);
  49. return returnvalue;
  50. }
  51. EXPORT_SYMBOL(rtl92c_phy_query_bb_reg);
  52. void rtl92c_phy_set_bb_reg(struct ieee80211_hw *hw,
  53. u32 regaddr, u32 bitmask, u32 data)
  54. {
  55. struct rtl_priv *rtlpriv = rtl_priv(hw);
  56. u32 originalvalue, bitshift;
  57. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  58. "regaddr(%#x), bitmask(%#x), data(%#x)\n",
  59. regaddr, bitmask, data);
  60. if (bitmask != MASKDWORD) {
  61. originalvalue = rtl_read_dword(rtlpriv, regaddr);
  62. bitshift = _rtl92c_phy_calculate_bit_shift(bitmask);
  63. data = ((originalvalue & (~bitmask)) | (data << bitshift));
  64. }
  65. rtl_write_dword(rtlpriv, regaddr, data);
  66. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  67. "regaddr(%#x), bitmask(%#x), data(%#x)\n",
  68. regaddr, bitmask, data);
  69. }
  70. EXPORT_SYMBOL(rtl92c_phy_set_bb_reg);
  71. u32 _rtl92c_phy_fw_rf_serial_read(struct ieee80211_hw *hw,
  72. enum radio_path rfpath, u32 offset)
  73. {
  74. RT_ASSERT(false, "deprecated!\n");
  75. return 0;
  76. }
  77. EXPORT_SYMBOL(_rtl92c_phy_fw_rf_serial_read);
  78. void _rtl92c_phy_fw_rf_serial_write(struct ieee80211_hw *hw,
  79. enum radio_path rfpath, u32 offset,
  80. u32 data)
  81. {
  82. RT_ASSERT(false, "deprecated!\n");
  83. }
  84. EXPORT_SYMBOL(_rtl92c_phy_fw_rf_serial_write);
  85. u32 _rtl92c_phy_rf_serial_read(struct ieee80211_hw *hw,
  86. enum radio_path rfpath, u32 offset)
  87. {
  88. struct rtl_priv *rtlpriv = rtl_priv(hw);
  89. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  90. struct bb_reg_def *pphyreg = &rtlphy->phyreg_def[rfpath];
  91. u32 newoffset;
  92. u32 tmplong, tmplong2;
  93. u8 rfpi_enable = 0;
  94. u32 retvalue;
  95. offset &= 0x3f;
  96. newoffset = offset;
  97. if (RT_CANNOT_IO(hw)) {
  98. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "return all one\n");
  99. return 0xFFFFFFFF;
  100. }
  101. tmplong = rtl_get_bbreg(hw, RFPGA0_XA_HSSIPARAMETER2, MASKDWORD);
  102. if (rfpath == RF90_PATH_A)
  103. tmplong2 = tmplong;
  104. else
  105. tmplong2 = rtl_get_bbreg(hw, pphyreg->rfhssi_para2, MASKDWORD);
  106. tmplong2 = (tmplong2 & (~BLSSIREADADDRESS)) |
  107. (newoffset << 23) | BLSSIREADEDGE;
  108. rtl_set_bbreg(hw, RFPGA0_XA_HSSIPARAMETER2, MASKDWORD,
  109. tmplong & (~BLSSIREADEDGE));
  110. mdelay(1);
  111. rtl_set_bbreg(hw, pphyreg->rfhssi_para2, MASKDWORD, tmplong2);
  112. mdelay(1);
  113. rtl_set_bbreg(hw, RFPGA0_XA_HSSIPARAMETER2, MASKDWORD,
  114. tmplong | BLSSIREADEDGE);
  115. mdelay(1);
  116. if (rfpath == RF90_PATH_A)
  117. rfpi_enable = (u8) rtl_get_bbreg(hw, RFPGA0_XA_HSSIPARAMETER1,
  118. BIT(8));
  119. else if (rfpath == RF90_PATH_B)
  120. rfpi_enable = (u8) rtl_get_bbreg(hw, RFPGA0_XB_HSSIPARAMETER1,
  121. BIT(8));
  122. if (rfpi_enable)
  123. retvalue = rtl_get_bbreg(hw, pphyreg->rflssi_readbackpi,
  124. BLSSIREADBACKDATA);
  125. else
  126. retvalue = rtl_get_bbreg(hw, pphyreg->rflssi_readback,
  127. BLSSIREADBACKDATA);
  128. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE, "RFR-%d Addr[0x%x]=0x%x\n",
  129. rfpath, pphyreg->rflssi_readback, retvalue);
  130. return retvalue;
  131. }
  132. EXPORT_SYMBOL(_rtl92c_phy_rf_serial_read);
  133. void _rtl92c_phy_rf_serial_write(struct ieee80211_hw *hw,
  134. enum radio_path rfpath, u32 offset,
  135. u32 data)
  136. {
  137. u32 data_and_addr;
  138. u32 newoffset;
  139. struct rtl_priv *rtlpriv = rtl_priv(hw);
  140. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  141. struct bb_reg_def *pphyreg = &rtlphy->phyreg_def[rfpath];
  142. if (RT_CANNOT_IO(hw)) {
  143. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "stop\n");
  144. return;
  145. }
  146. offset &= 0x3f;
  147. newoffset = offset;
  148. data_and_addr = ((newoffset << 20) | (data & 0x000fffff)) & 0x0fffffff;
  149. rtl_set_bbreg(hw, pphyreg->rf3wire_offset, MASKDWORD, data_and_addr);
  150. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE, "RFW-%d Addr[0x%x]=0x%x\n",
  151. rfpath, pphyreg->rf3wire_offset, data_and_addr);
  152. }
  153. EXPORT_SYMBOL(_rtl92c_phy_rf_serial_write);
  154. u32 _rtl92c_phy_calculate_bit_shift(u32 bitmask)
  155. {
  156. u32 i;
  157. for (i = 0; i <= 31; i++) {
  158. if ((bitmask >> i) & 0x1)
  159. break;
  160. }
  161. return i;
  162. }
  163. EXPORT_SYMBOL(_rtl92c_phy_calculate_bit_shift);
  164. static void _rtl92c_phy_bb_config_1t(struct ieee80211_hw *hw)
  165. {
  166. rtl_set_bbreg(hw, RFPGA0_TXINFO, 0x3, 0x2);
  167. rtl_set_bbreg(hw, RFPGA1_TXINFO, 0x300033, 0x200022);
  168. rtl_set_bbreg(hw, RCCK0_AFESETTING, MASKBYTE3, 0x45);
  169. rtl_set_bbreg(hw, ROFDM0_TRXPATHENABLE, MASKBYTE0, 0x23);
  170. rtl_set_bbreg(hw, ROFDM0_AGCPARAMETER1, 0x30, 0x1);
  171. rtl_set_bbreg(hw, 0xe74, 0x0c000000, 0x2);
  172. rtl_set_bbreg(hw, 0xe78, 0x0c000000, 0x2);
  173. rtl_set_bbreg(hw, 0xe7c, 0x0c000000, 0x2);
  174. rtl_set_bbreg(hw, 0xe80, 0x0c000000, 0x2);
  175. rtl_set_bbreg(hw, 0xe88, 0x0c000000, 0x2);
  176. }
  177. bool rtl92c_phy_rf_config(struct ieee80211_hw *hw)
  178. {
  179. struct rtl_priv *rtlpriv = rtl_priv(hw);
  180. return rtlpriv->cfg->ops->phy_rf6052_config(hw);
  181. }
  182. EXPORT_SYMBOL(rtl92c_phy_rf_config);
  183. bool _rtl92c_phy_bb8192c_config_parafile(struct ieee80211_hw *hw)
  184. {
  185. struct rtl_priv *rtlpriv = rtl_priv(hw);
  186. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  187. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  188. bool rtstatus;
  189. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "==>\n");
  190. rtstatus = rtlpriv->cfg->ops->config_bb_with_headerfile(hw,
  191. BASEBAND_CONFIG_PHY_REG);
  192. if (!rtstatus) {
  193. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Write BB Reg Fail!!\n");
  194. return false;
  195. }
  196. if (rtlphy->rf_type == RF_1T2R) {
  197. _rtl92c_phy_bb_config_1t(hw);
  198. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "Config to 1T!!\n");
  199. }
  200. if (rtlefuse->autoload_failflag == false) {
  201. rtlphy->pwrgroup_cnt = 0;
  202. rtstatus = rtlpriv->cfg->ops->config_bb_with_pgheaderfile(hw,
  203. BASEBAND_CONFIG_PHY_REG);
  204. }
  205. if (!rtstatus) {
  206. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "BB_PG Reg Fail!!\n");
  207. return false;
  208. }
  209. rtstatus = rtlpriv->cfg->ops->config_bb_with_headerfile(hw,
  210. BASEBAND_CONFIG_AGC_TAB);
  211. if (!rtstatus) {
  212. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "AGC Table Fail\n");
  213. return false;
  214. }
  215. rtlphy->cck_high_power = (bool) (rtl_get_bbreg(hw,
  216. RFPGA0_XA_HSSIPARAMETER2,
  217. 0x200));
  218. return true;
  219. }
  220. EXPORT_SYMBOL(_rtl92c_phy_bb8192c_config_parafile);
  221. void _rtl92c_store_pwrIndex_diffrate_offset(struct ieee80211_hw *hw,
  222. u32 regaddr, u32 bitmask,
  223. u32 data)
  224. {
  225. struct rtl_priv *rtlpriv = rtl_priv(hw);
  226. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  227. int index;
  228. if (regaddr == RTXAGC_A_RATE18_06)
  229. index = 0;
  230. else if (regaddr == RTXAGC_A_RATE54_24)
  231. index = 1;
  232. else if (regaddr == RTXAGC_A_CCK1_MCS32)
  233. index = 6;
  234. else if (regaddr == RTXAGC_B_CCK11_A_CCK2_11 && bitmask == 0xffffff00)
  235. index = 7;
  236. else if (regaddr == RTXAGC_A_MCS03_MCS00)
  237. index = 2;
  238. else if (regaddr == RTXAGC_A_MCS07_MCS04)
  239. index = 3;
  240. else if (regaddr == RTXAGC_A_MCS11_MCS08)
  241. index = 4;
  242. else if (regaddr == RTXAGC_A_MCS15_MCS12)
  243. index = 5;
  244. else if (regaddr == RTXAGC_B_RATE18_06)
  245. index = 8;
  246. else if (regaddr == RTXAGC_B_RATE54_24)
  247. index = 9;
  248. else if (regaddr == RTXAGC_B_CCK1_55_MCS32)
  249. index = 14;
  250. else if (regaddr == RTXAGC_B_CCK11_A_CCK2_11 && bitmask == 0x000000ff)
  251. index = 15;
  252. else if (regaddr == RTXAGC_B_MCS03_MCS00)
  253. index = 10;
  254. else if (regaddr == RTXAGC_B_MCS07_MCS04)
  255. index = 11;
  256. else if (regaddr == RTXAGC_B_MCS11_MCS08)
  257. index = 12;
  258. else if (regaddr == RTXAGC_B_MCS15_MCS12)
  259. index = 13;
  260. else
  261. return;
  262. rtlphy->MCS_TXPWR[rtlphy->pwrgroup_cnt][index] = data;
  263. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  264. "MCSTxPowerLevelOriginalOffset[%d][%d] = 0x%x\n",
  265. rtlphy->pwrgroup_cnt, index,
  266. rtlphy->MCS_TXPWR[rtlphy->pwrgroup_cnt][index]);
  267. if (index == 13)
  268. rtlphy->pwrgroup_cnt++;
  269. }
  270. EXPORT_SYMBOL(_rtl92c_store_pwrIndex_diffrate_offset);
  271. void rtl92c_phy_get_hw_reg_originalvalue(struct ieee80211_hw *hw)
  272. {
  273. struct rtl_priv *rtlpriv = rtl_priv(hw);
  274. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  275. rtlphy->default_initialgain[0] =
  276. (u8) rtl_get_bbreg(hw, ROFDM0_XAAGCCORE1, MASKBYTE0);
  277. rtlphy->default_initialgain[1] =
  278. (u8) rtl_get_bbreg(hw, ROFDM0_XBAGCCORE1, MASKBYTE0);
  279. rtlphy->default_initialgain[2] =
  280. (u8) rtl_get_bbreg(hw, ROFDM0_XCAGCCORE1, MASKBYTE0);
  281. rtlphy->default_initialgain[3] =
  282. (u8) rtl_get_bbreg(hw, ROFDM0_XDAGCCORE1, MASKBYTE0);
  283. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  284. "Default initial gain (c50=0x%x, c58=0x%x, c60=0x%x, c68=0x%x\n",
  285. rtlphy->default_initialgain[0],
  286. rtlphy->default_initialgain[1],
  287. rtlphy->default_initialgain[2],
  288. rtlphy->default_initialgain[3]);
  289. rtlphy->framesync = (u8) rtl_get_bbreg(hw,
  290. ROFDM0_RXDETECTOR3, MASKBYTE0);
  291. rtlphy->framesync_c34 = rtl_get_bbreg(hw,
  292. ROFDM0_RXDETECTOR2, MASKDWORD);
  293. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  294. "Default framesync (0x%x) = 0x%x\n",
  295. ROFDM0_RXDETECTOR3, rtlphy->framesync);
  296. }
  297. void _rtl92c_phy_init_bb_rf_register_definition(struct ieee80211_hw *hw)
  298. {
  299. struct rtl_priv *rtlpriv = rtl_priv(hw);
  300. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  301. rtlphy->phyreg_def[RF90_PATH_A].rfintfs = RFPGA0_XAB_RFINTERFACESW;
  302. rtlphy->phyreg_def[RF90_PATH_B].rfintfs = RFPGA0_XAB_RFINTERFACESW;
  303. rtlphy->phyreg_def[RF90_PATH_C].rfintfs = RFPGA0_XCD_RFINTERFACESW;
  304. rtlphy->phyreg_def[RF90_PATH_D].rfintfs = RFPGA0_XCD_RFINTERFACESW;
  305. rtlphy->phyreg_def[RF90_PATH_A].rfintfi = RFPGA0_XAB_RFINTERFACERB;
  306. rtlphy->phyreg_def[RF90_PATH_B].rfintfi = RFPGA0_XAB_RFINTERFACERB;
  307. rtlphy->phyreg_def[RF90_PATH_C].rfintfi = RFPGA0_XCD_RFINTERFACERB;
  308. rtlphy->phyreg_def[RF90_PATH_D].rfintfi = RFPGA0_XCD_RFINTERFACERB;
  309. rtlphy->phyreg_def[RF90_PATH_A].rfintfo = RFPGA0_XA_RFINTERFACEOE;
  310. rtlphy->phyreg_def[RF90_PATH_B].rfintfo = RFPGA0_XB_RFINTERFACEOE;
  311. rtlphy->phyreg_def[RF90_PATH_A].rfintfe = RFPGA0_XA_RFINTERFACEOE;
  312. rtlphy->phyreg_def[RF90_PATH_B].rfintfe = RFPGA0_XB_RFINTERFACEOE;
  313. rtlphy->phyreg_def[RF90_PATH_A].rf3wire_offset =
  314. RFPGA0_XA_LSSIPARAMETER;
  315. rtlphy->phyreg_def[RF90_PATH_B].rf3wire_offset =
  316. RFPGA0_XB_LSSIPARAMETER;
  317. rtlphy->phyreg_def[RF90_PATH_A].rflssi_select = rFPGA0_XAB_RFPARAMETER;
  318. rtlphy->phyreg_def[RF90_PATH_B].rflssi_select = rFPGA0_XAB_RFPARAMETER;
  319. rtlphy->phyreg_def[RF90_PATH_C].rflssi_select = rFPGA0_XCD_RFPARAMETER;
  320. rtlphy->phyreg_def[RF90_PATH_D].rflssi_select = rFPGA0_XCD_RFPARAMETER;
  321. rtlphy->phyreg_def[RF90_PATH_A].rftxgain_stage = RFPGA0_TXGAINSTAGE;
  322. rtlphy->phyreg_def[RF90_PATH_B].rftxgain_stage = RFPGA0_TXGAINSTAGE;
  323. rtlphy->phyreg_def[RF90_PATH_C].rftxgain_stage = RFPGA0_TXGAINSTAGE;
  324. rtlphy->phyreg_def[RF90_PATH_D].rftxgain_stage = RFPGA0_TXGAINSTAGE;
  325. rtlphy->phyreg_def[RF90_PATH_A].rfhssi_para1 = RFPGA0_XA_HSSIPARAMETER1;
  326. rtlphy->phyreg_def[RF90_PATH_B].rfhssi_para1 = RFPGA0_XB_HSSIPARAMETER1;
  327. rtlphy->phyreg_def[RF90_PATH_A].rfhssi_para2 = RFPGA0_XA_HSSIPARAMETER2;
  328. rtlphy->phyreg_def[RF90_PATH_B].rfhssi_para2 = RFPGA0_XB_HSSIPARAMETER2;
  329. rtlphy->phyreg_def[RF90_PATH_A].rfswitch_control =
  330. RFPGA0_XAB_SWITCHCONTROL;
  331. rtlphy->phyreg_def[RF90_PATH_B].rfswitch_control =
  332. RFPGA0_XAB_SWITCHCONTROL;
  333. rtlphy->phyreg_def[RF90_PATH_C].rfswitch_control =
  334. RFPGA0_XCD_SWITCHCONTROL;
  335. rtlphy->phyreg_def[RF90_PATH_D].rfswitch_control =
  336. RFPGA0_XCD_SWITCHCONTROL;
  337. rtlphy->phyreg_def[RF90_PATH_A].rfagc_control1 = ROFDM0_XAAGCCORE1;
  338. rtlphy->phyreg_def[RF90_PATH_B].rfagc_control1 = ROFDM0_XBAGCCORE1;
  339. rtlphy->phyreg_def[RF90_PATH_C].rfagc_control1 = ROFDM0_XCAGCCORE1;
  340. rtlphy->phyreg_def[RF90_PATH_D].rfagc_control1 = ROFDM0_XDAGCCORE1;
  341. rtlphy->phyreg_def[RF90_PATH_A].rfagc_control2 = ROFDM0_XAAGCCORE2;
  342. rtlphy->phyreg_def[RF90_PATH_B].rfagc_control2 = ROFDM0_XBAGCCORE2;
  343. rtlphy->phyreg_def[RF90_PATH_C].rfagc_control2 = ROFDM0_XCAGCCORE2;
  344. rtlphy->phyreg_def[RF90_PATH_D].rfagc_control2 = ROFDM0_XDAGCCORE2;
  345. rtlphy->phyreg_def[RF90_PATH_A].rfrxiq_imbalance =
  346. ROFDM0_XARXIQIMBALANCE;
  347. rtlphy->phyreg_def[RF90_PATH_B].rfrxiq_imbalance =
  348. ROFDM0_XBRXIQIMBALANCE;
  349. rtlphy->phyreg_def[RF90_PATH_C].rfrxiq_imbalance =
  350. ROFDM0_XCRXIQIMBANLANCE;
  351. rtlphy->phyreg_def[RF90_PATH_D].rfrxiq_imbalance =
  352. ROFDM0_XDRXIQIMBALANCE;
  353. rtlphy->phyreg_def[RF90_PATH_A].rfrx_afe = ROFDM0_XARXAFE;
  354. rtlphy->phyreg_def[RF90_PATH_B].rfrx_afe = ROFDM0_XBRXAFE;
  355. rtlphy->phyreg_def[RF90_PATH_C].rfrx_afe = ROFDM0_XCRXAFE;
  356. rtlphy->phyreg_def[RF90_PATH_D].rfrx_afe = ROFDM0_XDRXAFE;
  357. rtlphy->phyreg_def[RF90_PATH_A].rftxiq_imbalance =
  358. ROFDM0_XATXIQIMBALANCE;
  359. rtlphy->phyreg_def[RF90_PATH_B].rftxiq_imbalance =
  360. ROFDM0_XBTXIQIMBALANCE;
  361. rtlphy->phyreg_def[RF90_PATH_C].rftxiq_imbalance =
  362. ROFDM0_XCTXIQIMBALANCE;
  363. rtlphy->phyreg_def[RF90_PATH_D].rftxiq_imbalance =
  364. ROFDM0_XDTXIQIMBALANCE;
  365. rtlphy->phyreg_def[RF90_PATH_A].rftx_afe = ROFDM0_XATXAFE;
  366. rtlphy->phyreg_def[RF90_PATH_B].rftx_afe = ROFDM0_XBTXAFE;
  367. rtlphy->phyreg_def[RF90_PATH_C].rftx_afe = ROFDM0_XCTXAFE;
  368. rtlphy->phyreg_def[RF90_PATH_D].rftx_afe = ROFDM0_XDTXAFE;
  369. rtlphy->phyreg_def[RF90_PATH_A].rflssi_readback =
  370. RFPGA0_XA_LSSIREADBACK;
  371. rtlphy->phyreg_def[RF90_PATH_B].rflssi_readback =
  372. RFPGA0_XB_LSSIREADBACK;
  373. rtlphy->phyreg_def[RF90_PATH_C].rflssi_readback =
  374. RFPGA0_XC_LSSIREADBACK;
  375. rtlphy->phyreg_def[RF90_PATH_D].rflssi_readback =
  376. RFPGA0_XD_LSSIREADBACK;
  377. rtlphy->phyreg_def[RF90_PATH_A].rflssi_readbackpi =
  378. TRANSCEIVEA_HSPI_READBACK;
  379. rtlphy->phyreg_def[RF90_PATH_B].rflssi_readbackpi =
  380. TRANSCEIVEB_HSPI_READBACK;
  381. }
  382. EXPORT_SYMBOL(_rtl92c_phy_init_bb_rf_register_definition);
  383. void rtl92c_phy_get_txpower_level(struct ieee80211_hw *hw, long *powerlevel)
  384. {
  385. struct rtl_priv *rtlpriv = rtl_priv(hw);
  386. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  387. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  388. u8 txpwr_level;
  389. long txpwr_dbm;
  390. txpwr_level = rtlphy->cur_cck_txpwridx;
  391. txpwr_dbm = _rtl92c_phy_txpwr_idx_to_dbm(hw,
  392. WIRELESS_MODE_B, txpwr_level);
  393. txpwr_level = rtlphy->cur_ofdm24g_txpwridx +
  394. rtlefuse->legacy_ht_txpowerdiff;
  395. if (_rtl92c_phy_txpwr_idx_to_dbm(hw,
  396. WIRELESS_MODE_G,
  397. txpwr_level) > txpwr_dbm)
  398. txpwr_dbm =
  399. _rtl92c_phy_txpwr_idx_to_dbm(hw, WIRELESS_MODE_G,
  400. txpwr_level);
  401. txpwr_level = rtlphy->cur_ofdm24g_txpwridx;
  402. if (_rtl92c_phy_txpwr_idx_to_dbm(hw,
  403. WIRELESS_MODE_N_24G,
  404. txpwr_level) > txpwr_dbm)
  405. txpwr_dbm =
  406. _rtl92c_phy_txpwr_idx_to_dbm(hw, WIRELESS_MODE_N_24G,
  407. txpwr_level);
  408. *powerlevel = txpwr_dbm;
  409. }
  410. static void _rtl92c_get_txpower_index(struct ieee80211_hw *hw, u8 channel,
  411. u8 *cckpowerlevel, u8 *ofdmpowerlevel)
  412. {
  413. struct rtl_priv *rtlpriv = rtl_priv(hw);
  414. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  415. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  416. u8 index = (channel - 1);
  417. cckpowerlevel[RF90_PATH_A] =
  418. rtlefuse->txpwrlevel_cck[RF90_PATH_A][index];
  419. cckpowerlevel[RF90_PATH_B] =
  420. rtlefuse->txpwrlevel_cck[RF90_PATH_B][index];
  421. if (get_rf_type(rtlphy) == RF_1T2R || get_rf_type(rtlphy) == RF_1T1R) {
  422. ofdmpowerlevel[RF90_PATH_A] =
  423. rtlefuse->txpwrlevel_ht40_1s[RF90_PATH_A][index];
  424. ofdmpowerlevel[RF90_PATH_B] =
  425. rtlefuse->txpwrlevel_ht40_1s[RF90_PATH_B][index];
  426. } else if (get_rf_type(rtlphy) == RF_2T2R) {
  427. ofdmpowerlevel[RF90_PATH_A] =
  428. rtlefuse->txpwrlevel_ht40_2s[RF90_PATH_A][index];
  429. ofdmpowerlevel[RF90_PATH_B] =
  430. rtlefuse->txpwrlevel_ht40_2s[RF90_PATH_B][index];
  431. }
  432. }
  433. static void _rtl92c_ccxpower_index_check(struct ieee80211_hw *hw,
  434. u8 channel, u8 *cckpowerlevel,
  435. u8 *ofdmpowerlevel)
  436. {
  437. struct rtl_priv *rtlpriv = rtl_priv(hw);
  438. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  439. rtlphy->cur_cck_txpwridx = cckpowerlevel[0];
  440. rtlphy->cur_ofdm24g_txpwridx = ofdmpowerlevel[0];
  441. }
  442. void rtl92c_phy_set_txpower_level(struct ieee80211_hw *hw, u8 channel)
  443. {
  444. struct rtl_priv *rtlpriv = rtl_priv(hw);
  445. struct rtl_efuse *rtlefuse = rtl_efuse(rtlpriv);
  446. u8 cckpowerlevel[2], ofdmpowerlevel[2];
  447. if (!rtlefuse->txpwr_fromeprom)
  448. return;
  449. _rtl92c_get_txpower_index(hw, channel,
  450. &cckpowerlevel[0], &ofdmpowerlevel[0]);
  451. _rtl92c_ccxpower_index_check(hw,
  452. channel, &cckpowerlevel[0],
  453. &ofdmpowerlevel[0]);
  454. rtlpriv->cfg->ops->phy_rf6052_set_cck_txpower(hw, &cckpowerlevel[0]);
  455. rtlpriv->cfg->ops->phy_rf6052_set_ofdm_txpower(hw, &ofdmpowerlevel[0],
  456. channel);
  457. }
  458. EXPORT_SYMBOL(rtl92c_phy_set_txpower_level);
  459. bool rtl92c_phy_update_txpower_dbm(struct ieee80211_hw *hw, long power_indbm)
  460. {
  461. struct rtl_priv *rtlpriv = rtl_priv(hw);
  462. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  463. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  464. u8 idx;
  465. u8 rf_path;
  466. u8 ccktxpwridx = _rtl92c_phy_dbm_to_txpwr_Idx(hw,
  467. WIRELESS_MODE_B,
  468. power_indbm);
  469. u8 ofdmtxpwridx = _rtl92c_phy_dbm_to_txpwr_Idx(hw,
  470. WIRELESS_MODE_N_24G,
  471. power_indbm);
  472. if (ofdmtxpwridx - rtlefuse->legacy_ht_txpowerdiff > 0)
  473. ofdmtxpwridx -= rtlefuse->legacy_ht_txpowerdiff;
  474. else
  475. ofdmtxpwridx = 0;
  476. RT_TRACE(rtlpriv, COMP_TXAGC, DBG_TRACE,
  477. "%lx dBm, ccktxpwridx = %d, ofdmtxpwridx = %d\n",
  478. power_indbm, ccktxpwridx, ofdmtxpwridx);
  479. for (idx = 0; idx < 14; idx++) {
  480. for (rf_path = 0; rf_path < 2; rf_path++) {
  481. rtlefuse->txpwrlevel_cck[rf_path][idx] = ccktxpwridx;
  482. rtlefuse->txpwrlevel_ht40_1s[rf_path][idx] =
  483. ofdmtxpwridx;
  484. rtlefuse->txpwrlevel_ht40_2s[rf_path][idx] =
  485. ofdmtxpwridx;
  486. }
  487. }
  488. rtl92c_phy_set_txpower_level(hw, rtlphy->current_channel);
  489. return true;
  490. }
  491. EXPORT_SYMBOL(rtl92c_phy_update_txpower_dbm);
  492. u8 _rtl92c_phy_dbm_to_txpwr_Idx(struct ieee80211_hw *hw,
  493. enum wireless_mode wirelessmode,
  494. long power_indbm)
  495. {
  496. u8 txpwridx;
  497. long offset;
  498. switch (wirelessmode) {
  499. case WIRELESS_MODE_B:
  500. offset = -7;
  501. break;
  502. case WIRELESS_MODE_G:
  503. case WIRELESS_MODE_N_24G:
  504. offset = -8;
  505. break;
  506. default:
  507. offset = -8;
  508. break;
  509. }
  510. if ((power_indbm - offset) > 0)
  511. txpwridx = (u8) ((power_indbm - offset) * 2);
  512. else
  513. txpwridx = 0;
  514. if (txpwridx > MAX_TXPWR_IDX_NMODE_92S)
  515. txpwridx = MAX_TXPWR_IDX_NMODE_92S;
  516. return txpwridx;
  517. }
  518. EXPORT_SYMBOL(_rtl92c_phy_dbm_to_txpwr_Idx);
  519. long _rtl92c_phy_txpwr_idx_to_dbm(struct ieee80211_hw *hw,
  520. enum wireless_mode wirelessmode,
  521. u8 txpwridx)
  522. {
  523. long offset;
  524. long pwrout_dbm;
  525. switch (wirelessmode) {
  526. case WIRELESS_MODE_B:
  527. offset = -7;
  528. break;
  529. case WIRELESS_MODE_G:
  530. case WIRELESS_MODE_N_24G:
  531. offset = -8;
  532. break;
  533. default:
  534. offset = -8;
  535. break;
  536. }
  537. pwrout_dbm = txpwridx / 2 + offset;
  538. return pwrout_dbm;
  539. }
  540. EXPORT_SYMBOL(_rtl92c_phy_txpwr_idx_to_dbm);
  541. void rtl92c_phy_scan_operation_backup(struct ieee80211_hw *hw, u8 operation)
  542. {
  543. struct rtl_priv *rtlpriv = rtl_priv(hw);
  544. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  545. enum io_type iotype;
  546. if (!is_hal_stop(rtlhal)) {
  547. switch (operation) {
  548. case SCAN_OPT_BACKUP:
  549. iotype = IO_CMD_PAUSE_DM_BY_SCAN;
  550. rtlpriv->cfg->ops->set_hw_reg(hw,
  551. HW_VAR_IO_CMD,
  552. (u8 *)&iotype);
  553. break;
  554. case SCAN_OPT_RESTORE:
  555. iotype = IO_CMD_RESUME_DM_BY_SCAN;
  556. rtlpriv->cfg->ops->set_hw_reg(hw,
  557. HW_VAR_IO_CMD,
  558. (u8 *)&iotype);
  559. break;
  560. default:
  561. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  562. "Unknown Scan Backup operation\n");
  563. break;
  564. }
  565. }
  566. }
  567. EXPORT_SYMBOL(rtl92c_phy_scan_operation_backup);
  568. void rtl92c_phy_set_bw_mode(struct ieee80211_hw *hw,
  569. enum nl80211_channel_type ch_type)
  570. {
  571. struct rtl_priv *rtlpriv = rtl_priv(hw);
  572. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  573. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  574. u8 tmp_bw = rtlphy->current_chan_bw;
  575. if (rtlphy->set_bwmode_inprogress)
  576. return;
  577. rtlphy->set_bwmode_inprogress = true;
  578. if ((!is_hal_stop(rtlhal)) && !(RT_CANNOT_IO(hw))) {
  579. rtlpriv->cfg->ops->phy_set_bw_mode_callback(hw);
  580. } else {
  581. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  582. "FALSE driver sleep or unload\n");
  583. rtlphy->set_bwmode_inprogress = false;
  584. rtlphy->current_chan_bw = tmp_bw;
  585. }
  586. }
  587. EXPORT_SYMBOL(rtl92c_phy_set_bw_mode);
  588. void rtl92c_phy_sw_chnl_callback(struct ieee80211_hw *hw)
  589. {
  590. struct rtl_priv *rtlpriv = rtl_priv(hw);
  591. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  592. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  593. u32 delay;
  594. RT_TRACE(rtlpriv, COMP_SCAN, DBG_TRACE,
  595. "switch to channel%d\n", rtlphy->current_channel);
  596. if (is_hal_stop(rtlhal))
  597. return;
  598. do {
  599. if (!rtlphy->sw_chnl_inprogress)
  600. break;
  601. if (!_rtl92c_phy_sw_chnl_step_by_step
  602. (hw, rtlphy->current_channel, &rtlphy->sw_chnl_stage,
  603. &rtlphy->sw_chnl_step, &delay)) {
  604. if (delay > 0)
  605. mdelay(delay);
  606. else
  607. continue;
  608. } else {
  609. rtlphy->sw_chnl_inprogress = false;
  610. }
  611. break;
  612. } while (true);
  613. RT_TRACE(rtlpriv, COMP_SCAN, DBG_TRACE, "<==\n");
  614. }
  615. EXPORT_SYMBOL(rtl92c_phy_sw_chnl_callback);
  616. u8 rtl92c_phy_sw_chnl(struct ieee80211_hw *hw)
  617. {
  618. struct rtl_priv *rtlpriv = rtl_priv(hw);
  619. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  620. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  621. if (rtlphy->sw_chnl_inprogress)
  622. return 0;
  623. if (rtlphy->set_bwmode_inprogress)
  624. return 0;
  625. RT_ASSERT((rtlphy->current_channel <= 14),
  626. "WIRELESS_MODE_G but channel>14\n");
  627. rtlphy->sw_chnl_inprogress = true;
  628. rtlphy->sw_chnl_stage = 0;
  629. rtlphy->sw_chnl_step = 0;
  630. if (!(is_hal_stop(rtlhal)) && !(RT_CANNOT_IO(hw))) {
  631. rtl92c_phy_sw_chnl_callback(hw);
  632. RT_TRACE(rtlpriv, COMP_CHAN, DBG_LOUD,
  633. "sw_chnl_inprogress false schdule workitem\n");
  634. rtlphy->sw_chnl_inprogress = false;
  635. } else {
  636. RT_TRACE(rtlpriv, COMP_CHAN, DBG_LOUD,
  637. "sw_chnl_inprogress false driver sleep or unload\n");
  638. rtlphy->sw_chnl_inprogress = false;
  639. }
  640. return 1;
  641. }
  642. EXPORT_SYMBOL(rtl92c_phy_sw_chnl);
  643. static bool _rtl92c_phy_set_sw_chnl_cmdarray(struct swchnlcmd *cmdtable,
  644. u32 cmdtableidx, u32 cmdtablesz,
  645. enum swchnlcmd_id cmdid,
  646. u32 para1, u32 para2, u32 msdelay)
  647. {
  648. struct swchnlcmd *pcmd;
  649. if (cmdtable == NULL) {
  650. RT_ASSERT(false, "cmdtable cannot be NULL\n");
  651. return false;
  652. }
  653. if (cmdtableidx >= cmdtablesz)
  654. return false;
  655. pcmd = cmdtable + cmdtableidx;
  656. pcmd->cmdid = cmdid;
  657. pcmd->para1 = para1;
  658. pcmd->para2 = para2;
  659. pcmd->msdelay = msdelay;
  660. return true;
  661. }
  662. bool _rtl92c_phy_sw_chnl_step_by_step(struct ieee80211_hw *hw,
  663. u8 channel, u8 *stage, u8 *step,
  664. u32 *delay)
  665. {
  666. struct rtl_priv *rtlpriv = rtl_priv(hw);
  667. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  668. struct swchnlcmd precommoncmd[MAX_PRECMD_CNT];
  669. u32 precommoncmdcnt;
  670. struct swchnlcmd postcommoncmd[MAX_POSTCMD_CNT];
  671. u32 postcommoncmdcnt;
  672. struct swchnlcmd rfdependcmd[MAX_RFDEPENDCMD_CNT];
  673. u32 rfdependcmdcnt;
  674. struct swchnlcmd *currentcmd = NULL;
  675. u8 rfpath;
  676. u8 num_total_rfpath = rtlphy->num_total_rfpath;
  677. precommoncmdcnt = 0;
  678. _rtl92c_phy_set_sw_chnl_cmdarray(precommoncmd, precommoncmdcnt++,
  679. MAX_PRECMD_CNT,
  680. CMDID_SET_TXPOWEROWER_LEVEL, 0, 0, 0);
  681. _rtl92c_phy_set_sw_chnl_cmdarray(precommoncmd, precommoncmdcnt++,
  682. MAX_PRECMD_CNT, CMDID_END, 0, 0, 0);
  683. postcommoncmdcnt = 0;
  684. _rtl92c_phy_set_sw_chnl_cmdarray(postcommoncmd, postcommoncmdcnt++,
  685. MAX_POSTCMD_CNT, CMDID_END, 0, 0, 0);
  686. rfdependcmdcnt = 0;
  687. RT_ASSERT((channel >= 1 && channel <= 14),
  688. "invalid channel for Zebra: %d\n", channel);
  689. _rtl92c_phy_set_sw_chnl_cmdarray(rfdependcmd, rfdependcmdcnt++,
  690. MAX_RFDEPENDCMD_CNT, CMDID_RF_WRITEREG,
  691. RF_CHNLBW, channel, 10);
  692. _rtl92c_phy_set_sw_chnl_cmdarray(rfdependcmd, rfdependcmdcnt++,
  693. MAX_RFDEPENDCMD_CNT, CMDID_END, 0, 0,
  694. 0);
  695. do {
  696. switch (*stage) {
  697. case 0:
  698. currentcmd = &precommoncmd[*step];
  699. break;
  700. case 1:
  701. currentcmd = &rfdependcmd[*step];
  702. break;
  703. case 2:
  704. currentcmd = &postcommoncmd[*step];
  705. break;
  706. }
  707. if (currentcmd->cmdid == CMDID_END) {
  708. if ((*stage) == 2) {
  709. return true;
  710. } else {
  711. (*stage)++;
  712. (*step) = 0;
  713. continue;
  714. }
  715. }
  716. switch (currentcmd->cmdid) {
  717. case CMDID_SET_TXPOWEROWER_LEVEL:
  718. rtl92c_phy_set_txpower_level(hw, channel);
  719. break;
  720. case CMDID_WRITEPORT_ULONG:
  721. rtl_write_dword(rtlpriv, currentcmd->para1,
  722. currentcmd->para2);
  723. break;
  724. case CMDID_WRITEPORT_USHORT:
  725. rtl_write_word(rtlpriv, currentcmd->para1,
  726. (u16) currentcmd->para2);
  727. break;
  728. case CMDID_WRITEPORT_UCHAR:
  729. rtl_write_byte(rtlpriv, currentcmd->para1,
  730. (u8) currentcmd->para2);
  731. break;
  732. case CMDID_RF_WRITEREG:
  733. for (rfpath = 0; rfpath < num_total_rfpath; rfpath++) {
  734. rtlphy->rfreg_chnlval[rfpath] =
  735. ((rtlphy->rfreg_chnlval[rfpath] &
  736. 0xfffffc00) | currentcmd->para2);
  737. rtl_set_rfreg(hw, (enum radio_path)rfpath,
  738. currentcmd->para1,
  739. RFREG_OFFSET_MASK,
  740. rtlphy->rfreg_chnlval[rfpath]);
  741. }
  742. break;
  743. default:
  744. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  745. "switch case not processed\n");
  746. break;
  747. }
  748. break;
  749. } while (true);
  750. (*delay) = currentcmd->msdelay;
  751. (*step)++;
  752. return false;
  753. }
  754. bool rtl8192_phy_check_is_legal_rfpath(struct ieee80211_hw *hw, u32 rfpath)
  755. {
  756. return true;
  757. }
  758. EXPORT_SYMBOL(rtl8192_phy_check_is_legal_rfpath);
  759. static u8 _rtl92c_phy_path_a_iqk(struct ieee80211_hw *hw, bool config_pathb)
  760. {
  761. u32 reg_eac, reg_e94, reg_e9c, reg_ea4;
  762. u8 result = 0x00;
  763. rtl_set_bbreg(hw, 0xe30, MASKDWORD, 0x10008c1f);
  764. rtl_set_bbreg(hw, 0xe34, MASKDWORD, 0x10008c1f);
  765. rtl_set_bbreg(hw, 0xe38, MASKDWORD, 0x82140102);
  766. rtl_set_bbreg(hw, 0xe3c, MASKDWORD,
  767. config_pathb ? 0x28160202 : 0x28160502);
  768. if (config_pathb) {
  769. rtl_set_bbreg(hw, 0xe50, MASKDWORD, 0x10008c22);
  770. rtl_set_bbreg(hw, 0xe54, MASKDWORD, 0x10008c22);
  771. rtl_set_bbreg(hw, 0xe58, MASKDWORD, 0x82140102);
  772. rtl_set_bbreg(hw, 0xe5c, MASKDWORD, 0x28160202);
  773. }
  774. rtl_set_bbreg(hw, 0xe4c, MASKDWORD, 0x001028d1);
  775. rtl_set_bbreg(hw, 0xe48, MASKDWORD, 0xf9000000);
  776. rtl_set_bbreg(hw, 0xe48, MASKDWORD, 0xf8000000);
  777. mdelay(IQK_DELAY_TIME);
  778. reg_eac = rtl_get_bbreg(hw, 0xeac, MASKDWORD);
  779. reg_e94 = rtl_get_bbreg(hw, 0xe94, MASKDWORD);
  780. reg_e9c = rtl_get_bbreg(hw, 0xe9c, MASKDWORD);
  781. reg_ea4 = rtl_get_bbreg(hw, 0xea4, MASKDWORD);
  782. if (!(reg_eac & BIT(28)) &&
  783. (((reg_e94 & 0x03FF0000) >> 16) != 0x142) &&
  784. (((reg_e9c & 0x03FF0000) >> 16) != 0x42))
  785. result |= 0x01;
  786. else
  787. return result;
  788. if (!(reg_eac & BIT(27)) &&
  789. (((reg_ea4 & 0x03FF0000) >> 16) != 0x132) &&
  790. (((reg_eac & 0x03FF0000) >> 16) != 0x36))
  791. result |= 0x02;
  792. return result;
  793. }
  794. static u8 _rtl92c_phy_path_b_iqk(struct ieee80211_hw *hw)
  795. {
  796. u32 reg_eac, reg_eb4, reg_ebc, reg_ec4, reg_ecc;
  797. u8 result = 0x00;
  798. rtl_set_bbreg(hw, 0xe60, MASKDWORD, 0x00000002);
  799. rtl_set_bbreg(hw, 0xe60, MASKDWORD, 0x00000000);
  800. mdelay(IQK_DELAY_TIME);
  801. reg_eac = rtl_get_bbreg(hw, 0xeac, MASKDWORD);
  802. reg_eb4 = rtl_get_bbreg(hw, 0xeb4, MASKDWORD);
  803. reg_ebc = rtl_get_bbreg(hw, 0xebc, MASKDWORD);
  804. reg_ec4 = rtl_get_bbreg(hw, 0xec4, MASKDWORD);
  805. reg_ecc = rtl_get_bbreg(hw, 0xecc, MASKDWORD);
  806. if (!(reg_eac & BIT(31)) &&
  807. (((reg_eb4 & 0x03FF0000) >> 16) != 0x142) &&
  808. (((reg_ebc & 0x03FF0000) >> 16) != 0x42))
  809. result |= 0x01;
  810. else
  811. return result;
  812. if (!(reg_eac & BIT(30)) &&
  813. (((reg_ec4 & 0x03FF0000) >> 16) != 0x132) &&
  814. (((reg_ecc & 0x03FF0000) >> 16) != 0x36))
  815. result |= 0x02;
  816. return result;
  817. }
  818. static void _rtl92c_phy_path_a_fill_iqk_matrix(struct ieee80211_hw *hw,
  819. bool iqk_ok, long result[][8],
  820. u8 final_candidate, bool btxonly)
  821. {
  822. u32 oldval_0, x, tx0_a, reg;
  823. long y, tx0_c;
  824. if (final_candidate == 0xFF) {
  825. return;
  826. } else if (iqk_ok) {
  827. oldval_0 = (rtl_get_bbreg(hw, ROFDM0_XATXIQIMBALANCE,
  828. MASKDWORD) >> 22) & 0x3FF;
  829. x = result[final_candidate][0];
  830. if ((x & 0x00000200) != 0)
  831. x = x | 0xFFFFFC00;
  832. tx0_a = (x * oldval_0) >> 8;
  833. rtl_set_bbreg(hw, ROFDM0_XATXIQIMBALANCE, 0x3FF, tx0_a);
  834. rtl_set_bbreg(hw, ROFDM0_ECCATHRESHOLD, BIT(31),
  835. ((x * oldval_0 >> 7) & 0x1));
  836. y = result[final_candidate][1];
  837. if ((y & 0x00000200) != 0)
  838. y = y | 0xFFFFFC00;
  839. tx0_c = (y * oldval_0) >> 8;
  840. rtl_set_bbreg(hw, ROFDM0_XCTXAFE, 0xF0000000,
  841. ((tx0_c & 0x3C0) >> 6));
  842. rtl_set_bbreg(hw, ROFDM0_XATXIQIMBALANCE, 0x003F0000,
  843. (tx0_c & 0x3F));
  844. rtl_set_bbreg(hw, ROFDM0_ECCATHRESHOLD, BIT(29),
  845. ((y * oldval_0 >> 7) & 0x1));
  846. if (btxonly)
  847. return;
  848. reg = result[final_candidate][2];
  849. rtl_set_bbreg(hw, ROFDM0_XARXIQIMBALANCE, 0x3FF, reg);
  850. reg = result[final_candidate][3] & 0x3F;
  851. rtl_set_bbreg(hw, ROFDM0_XARXIQIMBALANCE, 0xFC00, reg);
  852. reg = (result[final_candidate][3] >> 6) & 0xF;
  853. rtl_set_bbreg(hw, 0xca0, 0xF0000000, reg);
  854. }
  855. }
  856. static void _rtl92c_phy_path_b_fill_iqk_matrix(struct ieee80211_hw *hw,
  857. bool iqk_ok, long result[][8],
  858. u8 final_candidate, bool btxonly)
  859. {
  860. u32 oldval_1, x, tx1_a, reg;
  861. long y, tx1_c;
  862. if (final_candidate == 0xFF) {
  863. return;
  864. } else if (iqk_ok) {
  865. oldval_1 = (rtl_get_bbreg(hw, ROFDM0_XBTXIQIMBALANCE,
  866. MASKDWORD) >> 22) & 0x3FF;
  867. x = result[final_candidate][4];
  868. if ((x & 0x00000200) != 0)
  869. x = x | 0xFFFFFC00;
  870. tx1_a = (x * oldval_1) >> 8;
  871. rtl_set_bbreg(hw, ROFDM0_XBTXIQIMBALANCE, 0x3FF, tx1_a);
  872. rtl_set_bbreg(hw, ROFDM0_ECCATHRESHOLD, BIT(27),
  873. ((x * oldval_1 >> 7) & 0x1));
  874. y = result[final_candidate][5];
  875. if ((y & 0x00000200) != 0)
  876. y = y | 0xFFFFFC00;
  877. tx1_c = (y * oldval_1) >> 8;
  878. rtl_set_bbreg(hw, ROFDM0_XDTXAFE, 0xF0000000,
  879. ((tx1_c & 0x3C0) >> 6));
  880. rtl_set_bbreg(hw, ROFDM0_XBTXIQIMBALANCE, 0x003F0000,
  881. (tx1_c & 0x3F));
  882. rtl_set_bbreg(hw, ROFDM0_ECCATHRESHOLD, BIT(25),
  883. ((y * oldval_1 >> 7) & 0x1));
  884. if (btxonly)
  885. return;
  886. reg = result[final_candidate][6];
  887. rtl_set_bbreg(hw, ROFDM0_XBRXIQIMBALANCE, 0x3FF, reg);
  888. reg = result[final_candidate][7] & 0x3F;
  889. rtl_set_bbreg(hw, ROFDM0_XBRXIQIMBALANCE, 0xFC00, reg);
  890. reg = (result[final_candidate][7] >> 6) & 0xF;
  891. rtl_set_bbreg(hw, ROFDM0_AGCRSSITABLE, 0x0000F000, reg);
  892. }
  893. }
  894. static void _rtl92c_phy_save_adda_registers(struct ieee80211_hw *hw,
  895. u32 *addareg, u32 *addabackup,
  896. u32 registernum)
  897. {
  898. u32 i;
  899. for (i = 0; i < registernum; i++)
  900. addabackup[i] = rtl_get_bbreg(hw, addareg[i], MASKDWORD);
  901. }
  902. static void _rtl92c_phy_save_mac_registers(struct ieee80211_hw *hw,
  903. u32 *macreg, u32 *macbackup)
  904. {
  905. struct rtl_priv *rtlpriv = rtl_priv(hw);
  906. u32 i;
  907. for (i = 0; i < (IQK_MAC_REG_NUM - 1); i++)
  908. macbackup[i] = rtl_read_byte(rtlpriv, macreg[i]);
  909. macbackup[i] = rtl_read_dword(rtlpriv, macreg[i]);
  910. }
  911. static void _rtl92c_phy_reload_adda_registers(struct ieee80211_hw *hw,
  912. u32 *addareg, u32 *addabackup,
  913. u32 regiesternum)
  914. {
  915. u32 i;
  916. for (i = 0; i < regiesternum; i++)
  917. rtl_set_bbreg(hw, addareg[i], MASKDWORD, addabackup[i]);
  918. }
  919. static void _rtl92c_phy_reload_mac_registers(struct ieee80211_hw *hw,
  920. u32 *macreg, u32 *macbackup)
  921. {
  922. struct rtl_priv *rtlpriv = rtl_priv(hw);
  923. u32 i;
  924. for (i = 0; i < (IQK_MAC_REG_NUM - 1); i++)
  925. rtl_write_byte(rtlpriv, macreg[i], (u8) macbackup[i]);
  926. rtl_write_dword(rtlpriv, macreg[i], macbackup[i]);
  927. }
  928. static void _rtl92c_phy_path_adda_on(struct ieee80211_hw *hw,
  929. u32 *addareg, bool is_patha_on, bool is2t)
  930. {
  931. u32 pathOn;
  932. u32 i;
  933. pathOn = is_patha_on ? 0x04db25a4 : 0x0b1b25a4;
  934. if (false == is2t) {
  935. pathOn = 0x0bdb25a0;
  936. rtl_set_bbreg(hw, addareg[0], MASKDWORD, 0x0b1b25a0);
  937. } else {
  938. rtl_set_bbreg(hw, addareg[0], MASKDWORD, pathOn);
  939. }
  940. for (i = 1; i < IQK_ADDA_REG_NUM; i++)
  941. rtl_set_bbreg(hw, addareg[i], MASKDWORD, pathOn);
  942. }
  943. static void _rtl92c_phy_mac_setting_calibration(struct ieee80211_hw *hw,
  944. u32 *macreg, u32 *macbackup)
  945. {
  946. struct rtl_priv *rtlpriv = rtl_priv(hw);
  947. u32 i;
  948. rtl_write_byte(rtlpriv, macreg[0], 0x3F);
  949. for (i = 1; i < (IQK_MAC_REG_NUM - 1); i++)
  950. rtl_write_byte(rtlpriv, macreg[i],
  951. (u8) (macbackup[i] & (~BIT(3))));
  952. rtl_write_byte(rtlpriv, macreg[i], (u8) (macbackup[i] & (~BIT(5))));
  953. }
  954. static void _rtl92c_phy_path_a_standby(struct ieee80211_hw *hw)
  955. {
  956. rtl_set_bbreg(hw, 0xe28, MASKDWORD, 0x0);
  957. rtl_set_bbreg(hw, 0x840, MASKDWORD, 0x00010000);
  958. rtl_set_bbreg(hw, 0xe28, MASKDWORD, 0x80800000);
  959. }
  960. static void _rtl92c_phy_pi_mode_switch(struct ieee80211_hw *hw, bool pi_mode)
  961. {
  962. u32 mode;
  963. mode = pi_mode ? 0x01000100 : 0x01000000;
  964. rtl_set_bbreg(hw, 0x820, MASKDWORD, mode);
  965. rtl_set_bbreg(hw, 0x828, MASKDWORD, mode);
  966. }
  967. static bool _rtl92c_phy_simularity_compare(struct ieee80211_hw *hw,
  968. long result[][8], u8 c1, u8 c2)
  969. {
  970. u32 i, j, diff, simularity_bitmap, bound;
  971. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  972. u8 final_candidate[2] = { 0xFF, 0xFF };
  973. bool bresult = true, is2t = IS_92C_SERIAL(rtlhal->version);
  974. if (is2t)
  975. bound = 8;
  976. else
  977. bound = 4;
  978. simularity_bitmap = 0;
  979. for (i = 0; i < bound; i++) {
  980. diff = (result[c1][i] > result[c2][i]) ?
  981. (result[c1][i] - result[c2][i]) :
  982. (result[c2][i] - result[c1][i]);
  983. if (diff > MAX_TOLERANCE) {
  984. if ((i == 2 || i == 6) && !simularity_bitmap) {
  985. if (result[c1][i] + result[c1][i + 1] == 0)
  986. final_candidate[(i / 4)] = c2;
  987. else if (result[c2][i] + result[c2][i + 1] == 0)
  988. final_candidate[(i / 4)] = c1;
  989. else
  990. simularity_bitmap = simularity_bitmap |
  991. (1 << i);
  992. } else
  993. simularity_bitmap =
  994. simularity_bitmap | (1 << i);
  995. }
  996. }
  997. if (simularity_bitmap == 0) {
  998. for (i = 0; i < (bound / 4); i++) {
  999. if (final_candidate[i] != 0xFF) {
  1000. for (j = i * 4; j < (i + 1) * 4 - 2; j++)
  1001. result[3][j] =
  1002. result[final_candidate[i]][j];
  1003. bresult = false;
  1004. }
  1005. }
  1006. return bresult;
  1007. } else if (!(simularity_bitmap & 0x0F)) {
  1008. for (i = 0; i < 4; i++)
  1009. result[3][i] = result[c1][i];
  1010. return false;
  1011. } else if (!(simularity_bitmap & 0xF0) && is2t) {
  1012. for (i = 4; i < 8; i++)
  1013. result[3][i] = result[c1][i];
  1014. return false;
  1015. } else {
  1016. return false;
  1017. }
  1018. }
  1019. static void _rtl92c_phy_iq_calibrate(struct ieee80211_hw *hw,
  1020. long result[][8], u8 t, bool is2t)
  1021. {
  1022. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1023. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1024. u32 i;
  1025. u8 patha_ok, pathb_ok;
  1026. u32 adda_reg[IQK_ADDA_REG_NUM] = {
  1027. 0x85c, 0xe6c, 0xe70, 0xe74,
  1028. 0xe78, 0xe7c, 0xe80, 0xe84,
  1029. 0xe88, 0xe8c, 0xed0, 0xed4,
  1030. 0xed8, 0xedc, 0xee0, 0xeec
  1031. };
  1032. u32 iqk_mac_reg[IQK_MAC_REG_NUM] = {
  1033. 0x522, 0x550, 0x551, 0x040
  1034. };
  1035. const u32 retrycount = 2;
  1036. if (t == 0) {
  1037. /* dummy read */
  1038. rtl_get_bbreg(hw, 0x800, MASKDWORD);
  1039. _rtl92c_phy_save_adda_registers(hw, adda_reg,
  1040. rtlphy->adda_backup, 16);
  1041. _rtl92c_phy_save_mac_registers(hw, iqk_mac_reg,
  1042. rtlphy->iqk_mac_backup);
  1043. }
  1044. _rtl92c_phy_path_adda_on(hw, adda_reg, true, is2t);
  1045. if (t == 0) {
  1046. rtlphy->rfpi_enable = (u8) rtl_get_bbreg(hw,
  1047. RFPGA0_XA_HSSIPARAMETER1,
  1048. BIT(8));
  1049. }
  1050. if (!rtlphy->rfpi_enable)
  1051. _rtl92c_phy_pi_mode_switch(hw, true);
  1052. if (t == 0) {
  1053. rtlphy->reg_c04 = rtl_get_bbreg(hw, 0xc04, MASKDWORD);
  1054. rtlphy->reg_c08 = rtl_get_bbreg(hw, 0xc08, MASKDWORD);
  1055. rtlphy->reg_874 = rtl_get_bbreg(hw, 0x874, MASKDWORD);
  1056. }
  1057. rtl_set_bbreg(hw, 0xc04, MASKDWORD, 0x03a05600);
  1058. rtl_set_bbreg(hw, 0xc08, MASKDWORD, 0x000800e4);
  1059. rtl_set_bbreg(hw, 0x874, MASKDWORD, 0x22204000);
  1060. if (is2t) {
  1061. rtl_set_bbreg(hw, 0x840, MASKDWORD, 0x00010000);
  1062. rtl_set_bbreg(hw, 0x844, MASKDWORD, 0x00010000);
  1063. }
  1064. _rtl92c_phy_mac_setting_calibration(hw, iqk_mac_reg,
  1065. rtlphy->iqk_mac_backup);
  1066. rtl_set_bbreg(hw, 0xb68, MASKDWORD, 0x00080000);
  1067. if (is2t)
  1068. rtl_set_bbreg(hw, 0xb6c, MASKDWORD, 0x00080000);
  1069. rtl_set_bbreg(hw, 0xe28, MASKDWORD, 0x80800000);
  1070. rtl_set_bbreg(hw, 0xe40, MASKDWORD, 0x01007c00);
  1071. rtl_set_bbreg(hw, 0xe44, MASKDWORD, 0x01004800);
  1072. for (i = 0; i < retrycount; i++) {
  1073. patha_ok = _rtl92c_phy_path_a_iqk(hw, is2t);
  1074. if (patha_ok == 0x03) {
  1075. result[t][0] = (rtl_get_bbreg(hw, 0xe94, MASKDWORD) &
  1076. 0x3FF0000) >> 16;
  1077. result[t][1] = (rtl_get_bbreg(hw, 0xe9c, MASKDWORD) &
  1078. 0x3FF0000) >> 16;
  1079. result[t][2] = (rtl_get_bbreg(hw, 0xea4, MASKDWORD) &
  1080. 0x3FF0000) >> 16;
  1081. result[t][3] = (rtl_get_bbreg(hw, 0xeac, MASKDWORD) &
  1082. 0x3FF0000) >> 16;
  1083. break;
  1084. } else if (i == (retrycount - 1) && patha_ok == 0x01)
  1085. result[t][0] = (rtl_get_bbreg(hw, 0xe94,
  1086. MASKDWORD) & 0x3FF0000) >>
  1087. 16;
  1088. result[t][1] =
  1089. (rtl_get_bbreg(hw, 0xe9c, MASKDWORD) & 0x3FF0000) >> 16;
  1090. }
  1091. if (is2t) {
  1092. _rtl92c_phy_path_a_standby(hw);
  1093. _rtl92c_phy_path_adda_on(hw, adda_reg, false, is2t);
  1094. for (i = 0; i < retrycount; i++) {
  1095. pathb_ok = _rtl92c_phy_path_b_iqk(hw);
  1096. if (pathb_ok == 0x03) {
  1097. result[t][4] = (rtl_get_bbreg(hw,
  1098. 0xeb4,
  1099. MASKDWORD) &
  1100. 0x3FF0000) >> 16;
  1101. result[t][5] =
  1102. (rtl_get_bbreg(hw, 0xebc, MASKDWORD) &
  1103. 0x3FF0000) >> 16;
  1104. result[t][6] =
  1105. (rtl_get_bbreg(hw, 0xec4, MASKDWORD) &
  1106. 0x3FF0000) >> 16;
  1107. result[t][7] =
  1108. (rtl_get_bbreg(hw, 0xecc, MASKDWORD) &
  1109. 0x3FF0000) >> 16;
  1110. break;
  1111. } else if (i == (retrycount - 1) && pathb_ok == 0x01) {
  1112. result[t][4] = (rtl_get_bbreg(hw,
  1113. 0xeb4,
  1114. MASKDWORD) &
  1115. 0x3FF0000) >> 16;
  1116. }
  1117. result[t][5] = (rtl_get_bbreg(hw, 0xebc, MASKDWORD) &
  1118. 0x3FF0000) >> 16;
  1119. }
  1120. }
  1121. rtl_set_bbreg(hw, 0xc04, MASKDWORD, rtlphy->reg_c04);
  1122. rtl_set_bbreg(hw, 0x874, MASKDWORD, rtlphy->reg_874);
  1123. rtl_set_bbreg(hw, 0xc08, MASKDWORD, rtlphy->reg_c08);
  1124. rtl_set_bbreg(hw, 0xe28, MASKDWORD, 0);
  1125. rtl_set_bbreg(hw, 0x840, MASKDWORD, 0x00032ed3);
  1126. if (is2t)
  1127. rtl_set_bbreg(hw, 0x844, MASKDWORD, 0x00032ed3);
  1128. if (t != 0) {
  1129. if (!rtlphy->rfpi_enable)
  1130. _rtl92c_phy_pi_mode_switch(hw, false);
  1131. _rtl92c_phy_reload_adda_registers(hw, adda_reg,
  1132. rtlphy->adda_backup, 16);
  1133. _rtl92c_phy_reload_mac_registers(hw, iqk_mac_reg,
  1134. rtlphy->iqk_mac_backup);
  1135. }
  1136. }
  1137. static void _rtl92c_phy_ap_calibrate(struct ieee80211_hw *hw,
  1138. char delta, bool is2t)
  1139. {
  1140. #if 0 /* This routine is deliberately dummied out for later fixes */
  1141. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1142. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1143. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1144. u32 reg_d[PATH_NUM];
  1145. u32 tmpreg, index, offset, path, i, pathbound = PATH_NUM, apkbound;
  1146. u32 bb_backup[APK_BB_REG_NUM];
  1147. u32 bb_reg[APK_BB_REG_NUM] = {
  1148. 0x904, 0xc04, 0x800, 0xc08, 0x874
  1149. };
  1150. u32 bb_ap_mode[APK_BB_REG_NUM] = {
  1151. 0x00000020, 0x00a05430, 0x02040000,
  1152. 0x000800e4, 0x00204000
  1153. };
  1154. u32 bb_normal_ap_mode[APK_BB_REG_NUM] = {
  1155. 0x00000020, 0x00a05430, 0x02040000,
  1156. 0x000800e4, 0x22204000
  1157. };
  1158. u32 afe_backup[APK_AFE_REG_NUM];
  1159. u32 afe_reg[APK_AFE_REG_NUM] = {
  1160. 0x85c, 0xe6c, 0xe70, 0xe74, 0xe78,
  1161. 0xe7c, 0xe80, 0xe84, 0xe88, 0xe8c,
  1162. 0xed0, 0xed4, 0xed8, 0xedc, 0xee0,
  1163. 0xeec
  1164. };
  1165. u32 mac_backup[IQK_MAC_REG_NUM];
  1166. u32 mac_reg[IQK_MAC_REG_NUM] = {
  1167. 0x522, 0x550, 0x551, 0x040
  1168. };
  1169. u32 apk_rf_init_value[PATH_NUM][APK_BB_REG_NUM] = {
  1170. {0x0852c, 0x1852c, 0x5852c, 0x1852c, 0x5852c},
  1171. {0x2852e, 0x0852e, 0x3852e, 0x0852e, 0x0852e}
  1172. };
  1173. u32 apk_normal_rf_init_value[PATH_NUM][APK_BB_REG_NUM] = {
  1174. {0x0852c, 0x0a52c, 0x3a52c, 0x5a52c, 0x5a52c},
  1175. {0x0852c, 0x0a52c, 0x5a52c, 0x5a52c, 0x5a52c}
  1176. };
  1177. u32 apk_rf_value_0[PATH_NUM][APK_BB_REG_NUM] = {
  1178. {0x52019, 0x52014, 0x52013, 0x5200f, 0x5208d},
  1179. {0x5201a, 0x52019, 0x52016, 0x52033, 0x52050}
  1180. };
  1181. u32 apk_normal_rf_value_0[PATH_NUM][APK_BB_REG_NUM] = {
  1182. {0x52019, 0x52017, 0x52010, 0x5200d, 0x5206a},
  1183. {0x52019, 0x52017, 0x52010, 0x5200d, 0x5206a}
  1184. };
  1185. u32 afe_on_off[PATH_NUM] = {
  1186. 0x04db25a4, 0x0b1b25a4
  1187. };
  1188. const u32 apk_offset[PATH_NUM] = { 0xb68, 0xb6c };
  1189. u32 apk_normal_offset[PATH_NUM] = { 0xb28, 0xb98 };
  1190. u32 apk_value[PATH_NUM] = { 0x92fc0000, 0x12fc0000 };
  1191. u32 apk_normal_value[PATH_NUM] = { 0x92680000, 0x12680000 };
  1192. const char apk_delta_mapping[APK_BB_REG_NUM][13] = {
  1193. {-4, -3, -2, -2, -1, -1, 0, 1, 2, 3, 4, 5, 6},
  1194. {-4, -3, -2, -2, -1, -1, 0, 1, 2, 3, 4, 5, 6},
  1195. {-6, -4, -2, -2, -1, -1, 0, 1, 2, 3, 4, 5, 6},
  1196. {-1, -1, -1, -1, -1, -1, 0, 1, 2, 3, 4, 5, 6},
  1197. {-11, -9, -7, -5, -3, -1, 0, 0, 0, 0, 0, 0, 0}
  1198. };
  1199. const u32 apk_normal_setting_value_1[13] = {
  1200. 0x01017018, 0xf7ed8f84, 0x1b1a1816, 0x2522201e, 0x322e2b28,
  1201. 0x433f3a36, 0x5b544e49, 0x7b726a62, 0xa69a8f84, 0xdfcfc0b3,
  1202. 0x12680000, 0x00880000, 0x00880000
  1203. };
  1204. const u32 apk_normal_setting_value_2[16] = {
  1205. 0x01c7021d, 0x01670183, 0x01000123, 0x00bf00e2, 0x008d00a3,
  1206. 0x0068007b, 0x004d0059, 0x003a0042, 0x002b0031, 0x001f0025,
  1207. 0x0017001b, 0x00110014, 0x000c000f, 0x0009000b, 0x00070008,
  1208. 0x00050006
  1209. };
  1210. u32 apk_result[PATH_NUM][APK_BB_REG_NUM];
  1211. long bb_offset, delta_v, delta_offset;
  1212. if (!is2t)
  1213. pathbound = 1;
  1214. return;
  1215. for (index = 0; index < PATH_NUM; index++) {
  1216. apk_offset[index] = apk_normal_offset[index];
  1217. apk_value[index] = apk_normal_value[index];
  1218. afe_on_off[index] = 0x6fdb25a4;
  1219. }
  1220. for (index = 0; index < APK_BB_REG_NUM; index++) {
  1221. for (path = 0; path < pathbound; path++) {
  1222. apk_rf_init_value[path][index] =
  1223. apk_normal_rf_init_value[path][index];
  1224. apk_rf_value_0[path][index] =
  1225. apk_normal_rf_value_0[path][index];
  1226. }
  1227. bb_ap_mode[index] = bb_normal_ap_mode[index];
  1228. apkbound = 6;
  1229. }
  1230. for (index = 0; index < APK_BB_REG_NUM; index++) {
  1231. if (index == 0)
  1232. continue;
  1233. bb_backup[index] = rtl_get_bbreg(hw, bb_reg[index], MASKDWORD);
  1234. }
  1235. _rtl92c_phy_save_mac_registers(hw, mac_reg, mac_backup);
  1236. _rtl92c_phy_save_adda_registers(hw, afe_reg, afe_backup, 16);
  1237. for (path = 0; path < pathbound; path++) {
  1238. if (path == RF90_PATH_A) {
  1239. offset = 0xb00;
  1240. for (index = 0; index < 11; index++) {
  1241. rtl_set_bbreg(hw, offset, MASKDWORD,
  1242. apk_normal_setting_value_1
  1243. [index]);
  1244. offset += 0x04;
  1245. }
  1246. rtl_set_bbreg(hw, 0xb98, MASKDWORD, 0x12680000);
  1247. offset = 0xb68;
  1248. for (; index < 13; index++) {
  1249. rtl_set_bbreg(hw, offset, MASKDWORD,
  1250. apk_normal_setting_value_1
  1251. [index]);
  1252. offset += 0x04;
  1253. }
  1254. rtl_set_bbreg(hw, 0xe28, MASKDWORD, 0x40000000);
  1255. offset = 0xb00;
  1256. for (index = 0; index < 16; index++) {
  1257. rtl_set_bbreg(hw, offset, MASKDWORD,
  1258. apk_normal_setting_value_2
  1259. [index]);
  1260. offset += 0x04;
  1261. }
  1262. rtl_set_bbreg(hw, 0xe28, MASKDWORD, 0x00000000);
  1263. } else if (path == RF90_PATH_B) {
  1264. offset = 0xb70;
  1265. for (index = 0; index < 10; index++) {
  1266. rtl_set_bbreg(hw, offset, MASKDWORD,
  1267. apk_normal_setting_value_1
  1268. [index]);
  1269. offset += 0x04;
  1270. }
  1271. rtl_set_bbreg(hw, 0xb28, MASKDWORD, 0x12680000);
  1272. rtl_set_bbreg(hw, 0xb98, MASKDWORD, 0x12680000);
  1273. offset = 0xb68;
  1274. index = 11;
  1275. for (; index < 13; index++) {
  1276. rtl_set_bbreg(hw, offset, MASKDWORD,
  1277. apk_normal_setting_value_1
  1278. [index]);
  1279. offset += 0x04;
  1280. }
  1281. rtl_set_bbreg(hw, 0xe28, MASKDWORD, 0x40000000);
  1282. offset = 0xb60;
  1283. for (index = 0; index < 16; index++) {
  1284. rtl_set_bbreg(hw, offset, MASKDWORD,
  1285. apk_normal_setting_value_2
  1286. [index]);
  1287. offset += 0x04;
  1288. }
  1289. rtl_set_bbreg(hw, 0xe28, MASKDWORD, 0x00000000);
  1290. }
  1291. reg_d[path] = rtl_get_rfreg(hw, (enum radio_path)path,
  1292. 0xd, MASKDWORD);
  1293. for (index = 0; index < APK_AFE_REG_NUM; index++)
  1294. rtl_set_bbreg(hw, afe_reg[index], MASKDWORD,
  1295. afe_on_off[path]);
  1296. if (path == RF90_PATH_A) {
  1297. for (index = 0; index < APK_BB_REG_NUM; index++) {
  1298. if (index == 0)
  1299. continue;
  1300. rtl_set_bbreg(hw, bb_reg[index], MASKDWORD,
  1301. bb_ap_mode[index]);
  1302. }
  1303. }
  1304. _rtl92c_phy_mac_setting_calibration(hw, mac_reg, mac_backup);
  1305. if (path == 0) {
  1306. rtl_set_rfreg(hw, RF90_PATH_B, 0x0, MASKDWORD, 0x10000);
  1307. } else {
  1308. rtl_set_rfreg(hw, RF90_PATH_A, 0x00, MASKDWORD,
  1309. 0x10000);
  1310. rtl_set_rfreg(hw, RF90_PATH_A, 0x10, MASKDWORD,
  1311. 0x1000f);
  1312. rtl_set_rfreg(hw, RF90_PATH_A, 0x11, MASKDWORD,
  1313. 0x20103);
  1314. }
  1315. delta_offset = ((delta + 14) / 2);
  1316. if (delta_offset < 0)
  1317. delta_offset = 0;
  1318. else if (delta_offset > 12)
  1319. delta_offset = 12;
  1320. for (index = 0; index < APK_BB_REG_NUM; index++) {
  1321. if (index != 1)
  1322. continue;
  1323. tmpreg = apk_rf_init_value[path][index];
  1324. if (!rtlefuse->apk_thermalmeterignore) {
  1325. bb_offset = (tmpreg & 0xF0000) >> 16;
  1326. if (!(tmpreg & BIT(15)))
  1327. bb_offset = -bb_offset;
  1328. delta_v =
  1329. apk_delta_mapping[index][delta_offset];
  1330. bb_offset += delta_v;
  1331. if (bb_offset < 0) {
  1332. tmpreg = tmpreg & (~BIT(15));
  1333. bb_offset = -bb_offset;
  1334. } else {
  1335. tmpreg = tmpreg | BIT(15);
  1336. }
  1337. tmpreg =
  1338. (tmpreg & 0xFFF0FFFF) | (bb_offset << 16);
  1339. }
  1340. rtl_set_rfreg(hw, (enum radio_path)path, 0xc,
  1341. MASKDWORD, 0x8992e);
  1342. rtl_set_rfreg(hw, (enum radio_path)path, 0x0,
  1343. MASKDWORD, apk_rf_value_0[path][index]);
  1344. rtl_set_rfreg(hw, (enum radio_path)path, 0xd,
  1345. MASKDWORD, tmpreg);
  1346. i = 0;
  1347. do {
  1348. rtl_set_bbreg(hw, 0xe28, MASKDWORD, 0x80000000);
  1349. rtl_set_bbreg(hw, apk_offset[path],
  1350. MASKDWORD, apk_value[0]);
  1351. RTPRINT(rtlpriv, FINIT, INIT_IQK,
  1352. ("PHY_APCalibrate() offset 0x%x "
  1353. "value 0x%x\n",
  1354. apk_offset[path],
  1355. rtl_get_bbreg(hw, apk_offset[path],
  1356. MASKDWORD)));
  1357. mdelay(3);
  1358. rtl_set_bbreg(hw, apk_offset[path],
  1359. MASKDWORD, apk_value[1]);
  1360. RTPRINT(rtlpriv, FINIT, INIT_IQK,
  1361. ("PHY_APCalibrate() offset 0x%x "
  1362. "value 0x%x\n",
  1363. apk_offset[path],
  1364. rtl_get_bbreg(hw, apk_offset[path],
  1365. MASKDWORD)));
  1366. mdelay(20);
  1367. rtl_set_bbreg(hw, 0xe28, MASKDWORD, 0x00000000);
  1368. if (path == RF90_PATH_A)
  1369. tmpreg = rtl_get_bbreg(hw, 0xbd8,
  1370. 0x03E00000);
  1371. else
  1372. tmpreg = rtl_get_bbreg(hw, 0xbd8,
  1373. 0xF8000000);
  1374. RTPRINT(rtlpriv, FINIT, INIT_IQK,
  1375. ("PHY_APCalibrate() offset "
  1376. "0xbd8[25:21] %x\n", tmpreg));
  1377. i++;
  1378. } while (tmpreg > apkbound && i < 4);
  1379. apk_result[path][index] = tmpreg;
  1380. }
  1381. }
  1382. _rtl92c_phy_reload_mac_registers(hw, mac_reg, mac_backup);
  1383. for (index = 0; index < APK_BB_REG_NUM; index++) {
  1384. if (index == 0)
  1385. continue;
  1386. rtl_set_bbreg(hw, bb_reg[index], MASKDWORD, bb_backup[index]);
  1387. }
  1388. _rtl92c_phy_reload_adda_registers(hw, afe_reg, afe_backup, 16);
  1389. for (path = 0; path < pathbound; path++) {
  1390. rtl_set_rfreg(hw, (enum radio_path)path, 0xd,
  1391. MASKDWORD, reg_d[path]);
  1392. if (path == RF90_PATH_B) {
  1393. rtl_set_rfreg(hw, RF90_PATH_A, 0x10, MASKDWORD,
  1394. 0x1000f);
  1395. rtl_set_rfreg(hw, RF90_PATH_A, 0x11, MASKDWORD,
  1396. 0x20101);
  1397. }
  1398. if (apk_result[path][1] > 6)
  1399. apk_result[path][1] = 6;
  1400. }
  1401. for (path = 0; path < pathbound; path++) {
  1402. rtl_set_rfreg(hw, (enum radio_path)path, 0x3, MASKDWORD,
  1403. ((apk_result[path][1] << 15) |
  1404. (apk_result[path][1] << 10) |
  1405. (apk_result[path][1] << 5) |
  1406. apk_result[path][1]));
  1407. if (path == RF90_PATH_A)
  1408. rtl_set_rfreg(hw, (enum radio_path)path, 0x4, MASKDWORD,
  1409. ((apk_result[path][1] << 15) |
  1410. (apk_result[path][1] << 10) |
  1411. (0x00 << 5) | 0x05));
  1412. else
  1413. rtl_set_rfreg(hw, (enum radio_path)path, 0x4, MASKDWORD,
  1414. ((apk_result[path][1] << 15) |
  1415. (apk_result[path][1] << 10) |
  1416. (0x02 << 5) | 0x05));
  1417. rtl_set_rfreg(hw, (enum radio_path)path, 0xe, MASKDWORD,
  1418. ((0x08 << 15) | (0x08 << 10) | (0x08 << 5) |
  1419. 0x08));
  1420. }
  1421. rtlphy->b_apk_done = true;
  1422. #endif
  1423. }
  1424. static void _rtl92c_phy_set_rfpath_switch(struct ieee80211_hw *hw,
  1425. bool bmain, bool is2t)
  1426. {
  1427. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1428. if (is_hal_stop(rtlhal)) {
  1429. rtl_set_bbreg(hw, REG_LEDCFG0, BIT(23), 0x01);
  1430. rtl_set_bbreg(hw, rFPGA0_XAB_RFPARAMETER, BIT(13), 0x01);
  1431. }
  1432. if (is2t) {
  1433. if (bmain)
  1434. rtl_set_bbreg(hw, RFPGA0_XB_RFINTERFACEOE,
  1435. BIT(5) | BIT(6), 0x1);
  1436. else
  1437. rtl_set_bbreg(hw, RFPGA0_XB_RFINTERFACEOE,
  1438. BIT(5) | BIT(6), 0x2);
  1439. } else {
  1440. if (bmain)
  1441. rtl_set_bbreg(hw, RFPGA0_XA_RFINTERFACEOE, 0x300, 0x2);
  1442. else
  1443. rtl_set_bbreg(hw, RFPGA0_XA_RFINTERFACEOE, 0x300, 0x1);
  1444. }
  1445. }
  1446. #undef IQK_ADDA_REG_NUM
  1447. #undef IQK_DELAY_TIME
  1448. void rtl92c_phy_iq_calibrate(struct ieee80211_hw *hw, bool recovery)
  1449. {
  1450. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1451. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1452. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1453. long result[4][8];
  1454. u8 i, final_candidate;
  1455. bool patha_ok, pathb_ok;
  1456. long reg_e94, reg_e9c, reg_ea4, reg_eb4, reg_ebc, reg_ec4, reg_tmp = 0;
  1457. bool is12simular, is13simular, is23simular;
  1458. bool start_conttx = false, singletone = false;
  1459. u32 iqk_bb_reg[10] = {
  1460. ROFDM0_XARXIQIMBALANCE,
  1461. ROFDM0_XBRXIQIMBALANCE,
  1462. ROFDM0_ECCATHRESHOLD,
  1463. ROFDM0_AGCRSSITABLE,
  1464. ROFDM0_XATXIQIMBALANCE,
  1465. ROFDM0_XBTXIQIMBALANCE,
  1466. ROFDM0_XCTXIQIMBALANCE,
  1467. ROFDM0_XCTXAFE,
  1468. ROFDM0_XDTXAFE,
  1469. ROFDM0_RXIQEXTANTA
  1470. };
  1471. if (recovery) {
  1472. _rtl92c_phy_reload_adda_registers(hw,
  1473. iqk_bb_reg,
  1474. rtlphy->iqk_bb_backup, 10);
  1475. return;
  1476. }
  1477. if (start_conttx || singletone)
  1478. return;
  1479. for (i = 0; i < 8; i++) {
  1480. result[0][i] = 0;
  1481. result[1][i] = 0;
  1482. result[2][i] = 0;
  1483. result[3][i] = 0;
  1484. }
  1485. final_candidate = 0xff;
  1486. patha_ok = false;
  1487. pathb_ok = false;
  1488. is12simular = false;
  1489. is23simular = false;
  1490. is13simular = false;
  1491. for (i = 0; i < 3; i++) {
  1492. if (IS_92C_SERIAL(rtlhal->version))
  1493. _rtl92c_phy_iq_calibrate(hw, result, i, true);
  1494. else
  1495. _rtl92c_phy_iq_calibrate(hw, result, i, false);
  1496. if (i == 1) {
  1497. is12simular = _rtl92c_phy_simularity_compare(hw,
  1498. result, 0,
  1499. 1);
  1500. if (is12simular) {
  1501. final_candidate = 0;
  1502. break;
  1503. }
  1504. }
  1505. if (i == 2) {
  1506. is13simular = _rtl92c_phy_simularity_compare(hw,
  1507. result, 0,
  1508. 2);
  1509. if (is13simular) {
  1510. final_candidate = 0;
  1511. break;
  1512. }
  1513. is23simular = _rtl92c_phy_simularity_compare(hw,
  1514. result, 1,
  1515. 2);
  1516. if (is23simular)
  1517. final_candidate = 1;
  1518. else {
  1519. for (i = 0; i < 8; i++)
  1520. reg_tmp += result[3][i];
  1521. if (reg_tmp != 0)
  1522. final_candidate = 3;
  1523. else
  1524. final_candidate = 0xFF;
  1525. }
  1526. }
  1527. }
  1528. for (i = 0; i < 4; i++) {
  1529. reg_e94 = result[i][0];
  1530. reg_e9c = result[i][1];
  1531. reg_ea4 = result[i][2];
  1532. reg_eb4 = result[i][4];
  1533. reg_ebc = result[i][5];
  1534. reg_ec4 = result[i][6];
  1535. }
  1536. if (final_candidate != 0xff) {
  1537. rtlphy->reg_e94 = reg_e94 = result[final_candidate][0];
  1538. rtlphy->reg_e9c = reg_e9c = result[final_candidate][1];
  1539. reg_ea4 = result[final_candidate][2];
  1540. rtlphy->reg_eb4 = reg_eb4 = result[final_candidate][4];
  1541. rtlphy->reg_ebc = reg_ebc = result[final_candidate][5];
  1542. reg_ec4 = result[final_candidate][6];
  1543. patha_ok = pathb_ok = true;
  1544. } else {
  1545. rtlphy->reg_e94 = rtlphy->reg_eb4 = 0x100;
  1546. rtlphy->reg_e9c = rtlphy->reg_ebc = 0x0;
  1547. }
  1548. if (reg_e94 != 0) /*&&(reg_ea4 != 0) */
  1549. _rtl92c_phy_path_a_fill_iqk_matrix(hw, patha_ok, result,
  1550. final_candidate,
  1551. (reg_ea4 == 0));
  1552. if (IS_92C_SERIAL(rtlhal->version)) {
  1553. if (reg_eb4 != 0) /*&&(reg_ec4 != 0) */
  1554. _rtl92c_phy_path_b_fill_iqk_matrix(hw, pathb_ok,
  1555. result,
  1556. final_candidate,
  1557. (reg_ec4 == 0));
  1558. }
  1559. _rtl92c_phy_save_adda_registers(hw, iqk_bb_reg,
  1560. rtlphy->iqk_bb_backup, 10);
  1561. }
  1562. EXPORT_SYMBOL(rtl92c_phy_iq_calibrate);
  1563. void rtl92c_phy_lc_calibrate(struct ieee80211_hw *hw)
  1564. {
  1565. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1566. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1567. bool start_conttx = false, singletone = false;
  1568. if (start_conttx || singletone)
  1569. return;
  1570. if (IS_92C_SERIAL(rtlhal->version))
  1571. rtlpriv->cfg->ops->phy_lc_calibrate(hw, true);
  1572. else
  1573. rtlpriv->cfg->ops->phy_lc_calibrate(hw, false);
  1574. }
  1575. EXPORT_SYMBOL(rtl92c_phy_lc_calibrate);
  1576. void rtl92c_phy_ap_calibrate(struct ieee80211_hw *hw, char delta)
  1577. {
  1578. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1579. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1580. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1581. if (rtlphy->apk_done)
  1582. return;
  1583. if (IS_92C_SERIAL(rtlhal->version))
  1584. _rtl92c_phy_ap_calibrate(hw, delta, true);
  1585. else
  1586. _rtl92c_phy_ap_calibrate(hw, delta, false);
  1587. }
  1588. EXPORT_SYMBOL(rtl92c_phy_ap_calibrate);
  1589. void rtl92c_phy_set_rfpath_switch(struct ieee80211_hw *hw, bool bmain)
  1590. {
  1591. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1592. if (IS_92C_SERIAL(rtlhal->version))
  1593. _rtl92c_phy_set_rfpath_switch(hw, bmain, true);
  1594. else
  1595. _rtl92c_phy_set_rfpath_switch(hw, bmain, false);
  1596. }
  1597. EXPORT_SYMBOL(rtl92c_phy_set_rfpath_switch);
  1598. bool rtl92c_phy_set_io_cmd(struct ieee80211_hw *hw, enum io_type iotype)
  1599. {
  1600. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1601. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1602. bool postprocessing = false;
  1603. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE,
  1604. "-->IO Cmd(%#x), set_io_inprogress(%d)\n",
  1605. iotype, rtlphy->set_io_inprogress);
  1606. do {
  1607. switch (iotype) {
  1608. case IO_CMD_RESUME_DM_BY_SCAN:
  1609. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE,
  1610. "[IO CMD] Resume DM after scan\n");
  1611. postprocessing = true;
  1612. break;
  1613. case IO_CMD_PAUSE_DM_BY_SCAN:
  1614. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE,
  1615. "[IO CMD] Pause DM before scan\n");
  1616. postprocessing = true;
  1617. break;
  1618. default:
  1619. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1620. "switch case not processed\n");
  1621. break;
  1622. }
  1623. } while (false);
  1624. if (postprocessing && !rtlphy->set_io_inprogress) {
  1625. rtlphy->set_io_inprogress = true;
  1626. rtlphy->current_io_type = iotype;
  1627. } else {
  1628. return false;
  1629. }
  1630. rtl92c_phy_set_io(hw);
  1631. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE, "<--IO Type(%#x)\n", iotype);
  1632. return true;
  1633. }
  1634. EXPORT_SYMBOL(rtl92c_phy_set_io_cmd);
  1635. void rtl92c_phy_set_io(struct ieee80211_hw *hw)
  1636. {
  1637. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1638. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1639. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE,
  1640. "--->Cmd(%#x), set_io_inprogress(%d)\n",
  1641. rtlphy->current_io_type, rtlphy->set_io_inprogress);
  1642. switch (rtlphy->current_io_type) {
  1643. case IO_CMD_RESUME_DM_BY_SCAN:
  1644. dm_digtable.cur_igvalue = rtlphy->initgain_backup.xaagccore1;
  1645. rtl92c_dm_write_dig(hw);
  1646. rtl92c_phy_set_txpower_level(hw, rtlphy->current_channel);
  1647. break;
  1648. case IO_CMD_PAUSE_DM_BY_SCAN:
  1649. rtlphy->initgain_backup.xaagccore1 = dm_digtable.cur_igvalue;
  1650. dm_digtable.cur_igvalue = 0x37;
  1651. rtl92c_dm_write_dig(hw);
  1652. break;
  1653. default:
  1654. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1655. "switch case not processed\n");
  1656. break;
  1657. }
  1658. rtlphy->set_io_inprogress = false;
  1659. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE, "<---(%#x)\n",
  1660. rtlphy->current_io_type);
  1661. }
  1662. EXPORT_SYMBOL(rtl92c_phy_set_io);
  1663. void rtl92ce_phy_set_rf_on(struct ieee80211_hw *hw)
  1664. {
  1665. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1666. rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x2b);
  1667. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE3);
  1668. rtl_write_byte(rtlpriv, REG_APSD_CTRL, 0x00);
  1669. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE2);
  1670. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE3);
  1671. rtl_write_byte(rtlpriv, REG_TXPAUSE, 0x00);
  1672. }
  1673. EXPORT_SYMBOL(rtl92ce_phy_set_rf_on);
  1674. void _rtl92c_phy_set_rf_sleep(struct ieee80211_hw *hw)
  1675. {
  1676. u32 u4b_tmp;
  1677. u8 delay = 5;
  1678. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1679. rtl_write_byte(rtlpriv, REG_TXPAUSE, 0xFF);
  1680. rtl_set_rfreg(hw, RF90_PATH_A, 0x00, RFREG_OFFSET_MASK, 0x00);
  1681. rtl_write_byte(rtlpriv, REG_APSD_CTRL, 0x40);
  1682. u4b_tmp = rtl_get_rfreg(hw, RF90_PATH_A, 0, RFREG_OFFSET_MASK);
  1683. while (u4b_tmp != 0 && delay > 0) {
  1684. rtl_write_byte(rtlpriv, REG_APSD_CTRL, 0x0);
  1685. rtl_set_rfreg(hw, RF90_PATH_A, 0x00, RFREG_OFFSET_MASK, 0x00);
  1686. rtl_write_byte(rtlpriv, REG_APSD_CTRL, 0x40);
  1687. u4b_tmp = rtl_get_rfreg(hw, RF90_PATH_A, 0, RFREG_OFFSET_MASK);
  1688. delay--;
  1689. }
  1690. if (delay == 0) {
  1691. rtl_write_byte(rtlpriv, REG_APSD_CTRL, 0x00);
  1692. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE2);
  1693. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE3);
  1694. rtl_write_byte(rtlpriv, REG_TXPAUSE, 0x00);
  1695. RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
  1696. "Switch RF timeout !!!\n");
  1697. return;
  1698. }
  1699. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE2);
  1700. rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x22);
  1701. }
  1702. EXPORT_SYMBOL(_rtl92c_phy_set_rf_sleep);