iwl-eeprom.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323
  1. /******************************************************************************
  2. *
  3. * This file is provided under a dual BSD/GPLv2 license. When using or
  4. * redistributing this file, you may do so under either license.
  5. *
  6. * GPL LICENSE SUMMARY
  7. *
  8. * Copyright(c) 2008 - 2012 Intel Corporation. All rights reserved.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of version 2 of the GNU General Public License as
  12. * published by the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but
  15. * WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  17. * General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
  22. * USA
  23. *
  24. * The full GNU General Public License is included in this distribution
  25. * in the file called LICENSE.GPL.
  26. *
  27. * Contact Information:
  28. * Intel Linux Wireless <ilw@linux.intel.com>
  29. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  30. *
  31. * BSD LICENSE
  32. *
  33. * Copyright(c) 2005 - 2012 Intel Corporation. All rights reserved.
  34. * All rights reserved.
  35. *
  36. * Redistribution and use in source and binary forms, with or without
  37. * modification, are permitted provided that the following conditions
  38. * are met:
  39. *
  40. * * Redistributions of source code must retain the above copyright
  41. * notice, this list of conditions and the following disclaimer.
  42. * * Redistributions in binary form must reproduce the above copyright
  43. * notice, this list of conditions and the following disclaimer in
  44. * the documentation and/or other materials provided with the
  45. * distribution.
  46. * * Neither the name Intel Corporation nor the names of its
  47. * contributors may be used to endorse or promote products derived
  48. * from this software without specific prior written permission.
  49. *
  50. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  51. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  52. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
  53. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  54. * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
  55. * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
  56. * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
  57. * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
  58. * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  59. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  60. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  61. *****************************************************************************/
  62. #ifndef __iwl_eeprom_h__
  63. #define __iwl_eeprom_h__
  64. #include <net/mac80211.h>
  65. struct iwl_priv;
  66. struct iwl_shared;
  67. struct iwl_trans;
  68. /*
  69. * EEPROM access time values:
  70. *
  71. * Driver initiates EEPROM read by writing byte address << 1 to CSR_EEPROM_REG.
  72. * Driver then polls CSR_EEPROM_REG for CSR_EEPROM_REG_READ_VALID_MSK (0x1).
  73. * When polling, wait 10 uSec between polling loops, up to a maximum 5000 uSec.
  74. * Driver reads 16-bit value from bits 31-16 of CSR_EEPROM_REG.
  75. */
  76. #define IWL_EEPROM_ACCESS_TIMEOUT 5000 /* uSec */
  77. #define IWL_EEPROM_SEM_TIMEOUT 10 /* microseconds */
  78. #define IWL_EEPROM_SEM_RETRY_LIMIT 1000 /* number of attempts (not time) */
  79. /*
  80. * Regulatory channel usage flags in EEPROM struct iwl4965_eeprom_channel.flags.
  81. *
  82. * IBSS and/or AP operation is allowed *only* on those channels with
  83. * (VALID && IBSS && ACTIVE && !RADAR). This restriction is in place because
  84. * RADAR detection is not supported by the 4965 driver, but is a
  85. * requirement for establishing a new network for legal operation on channels
  86. * requiring RADAR detection or restricting ACTIVE scanning.
  87. *
  88. * NOTE: "WIDE" flag does not indicate anything about "HT40" 40 MHz channels.
  89. * It only indicates that 20 MHz channel use is supported; HT40 channel
  90. * usage is indicated by a separate set of regulatory flags for each
  91. * HT40 channel pair.
  92. *
  93. * NOTE: Using a channel inappropriately will result in a uCode error!
  94. */
  95. #define IWL_NUM_TX_CALIB_GROUPS 5
  96. enum {
  97. EEPROM_CHANNEL_VALID = (1 << 0), /* usable for this SKU/geo */
  98. EEPROM_CHANNEL_IBSS = (1 << 1), /* usable as an IBSS channel */
  99. /* Bit 2 Reserved */
  100. EEPROM_CHANNEL_ACTIVE = (1 << 3), /* active scanning allowed */
  101. EEPROM_CHANNEL_RADAR = (1 << 4), /* radar detection required */
  102. EEPROM_CHANNEL_WIDE = (1 << 5), /* 20 MHz channel okay */
  103. /* Bit 6 Reserved (was Narrow Channel) */
  104. EEPROM_CHANNEL_DFS = (1 << 7), /* dynamic freq selection candidate */
  105. };
  106. /* SKU Capabilities */
  107. #define EEPROM_SKU_CAP_BAND_24GHZ (1 << 4)
  108. #define EEPROM_SKU_CAP_BAND_52GHZ (1 << 5)
  109. #define EEPROM_SKU_CAP_11N_ENABLE (1 << 6)
  110. #define EEPROM_SKU_CAP_AMT_ENABLE (1 << 7)
  111. #define EEPROM_SKU_CAP_IPAN_ENABLE (1 << 8)
  112. /* *regulatory* channel data format in eeprom, one for each channel.
  113. * There are separate entries for HT40 (40 MHz) vs. normal (20 MHz) channels. */
  114. struct iwl_eeprom_channel {
  115. u8 flags; /* EEPROM_CHANNEL_* flags copied from EEPROM */
  116. s8 max_power_avg; /* max power (dBm) on this chnl, limit 31 */
  117. } __packed;
  118. enum iwl_eeprom_enhanced_txpwr_flags {
  119. IWL_EEPROM_ENH_TXP_FL_VALID = BIT(0),
  120. IWL_EEPROM_ENH_TXP_FL_BAND_52G = BIT(1),
  121. IWL_EEPROM_ENH_TXP_FL_OFDM = BIT(2),
  122. IWL_EEPROM_ENH_TXP_FL_40MHZ = BIT(3),
  123. IWL_EEPROM_ENH_TXP_FL_HT_AP = BIT(4),
  124. IWL_EEPROM_ENH_TXP_FL_RES1 = BIT(5),
  125. IWL_EEPROM_ENH_TXP_FL_RES2 = BIT(6),
  126. IWL_EEPROM_ENH_TXP_FL_COMMON_TYPE = BIT(7),
  127. };
  128. /**
  129. * iwl_eeprom_enhanced_txpwr structure
  130. * This structure presents the enhanced regulatory tx power limit layout
  131. * in eeprom image
  132. * Enhanced regulatory tx power portion of eeprom image can be broken down
  133. * into individual structures; each one is 8 bytes in size and contain the
  134. * following information
  135. * @flags: entry flags
  136. * @channel: channel number
  137. * @chain_a_max_pwr: chain a max power in 1/2 dBm
  138. * @chain_b_max_pwr: chain b max power in 1/2 dBm
  139. * @chain_c_max_pwr: chain c max power in 1/2 dBm
  140. * @delta_20_in_40: 20-in-40 deltas (hi/lo)
  141. * @mimo2_max_pwr: mimo2 max power in 1/2 dBm
  142. * @mimo3_max_pwr: mimo3 max power in 1/2 dBm
  143. *
  144. */
  145. struct iwl_eeprom_enhanced_txpwr {
  146. u8 flags;
  147. u8 channel;
  148. s8 chain_a_max;
  149. s8 chain_b_max;
  150. s8 chain_c_max;
  151. u8 delta_20_in_40;
  152. s8 mimo2_max;
  153. s8 mimo3_max;
  154. } __packed;
  155. /* calibration */
  156. struct iwl_eeprom_calib_hdr {
  157. u8 version;
  158. u8 pa_type;
  159. __le16 voltage;
  160. } __packed;
  161. #define EEPROM_CALIB_ALL (INDIRECT_ADDRESS | INDIRECT_CALIBRATION)
  162. #define EEPROM_XTAL ((2*0x128) | EEPROM_CALIB_ALL)
  163. /* temperature */
  164. #define EEPROM_KELVIN_TEMPERATURE ((2*0x12A) | EEPROM_CALIB_ALL)
  165. #define EEPROM_RAW_TEMPERATURE ((2*0x12B) | EEPROM_CALIB_ALL)
  166. /* agn links */
  167. #define EEPROM_LINK_HOST (2*0x64)
  168. #define EEPROM_LINK_GENERAL (2*0x65)
  169. #define EEPROM_LINK_REGULATORY (2*0x66)
  170. #define EEPROM_LINK_CALIBRATION (2*0x67)
  171. #define EEPROM_LINK_PROCESS_ADJST (2*0x68)
  172. #define EEPROM_LINK_OTHERS (2*0x69)
  173. #define EEPROM_LINK_TXP_LIMIT (2*0x6a)
  174. #define EEPROM_LINK_TXP_LIMIT_SIZE (2*0x6b)
  175. /* agn regulatory - indirect access */
  176. #define EEPROM_REG_BAND_1_CHANNELS ((0x08)\
  177. | INDIRECT_ADDRESS | INDIRECT_REGULATORY) /* 28 bytes */
  178. #define EEPROM_REG_BAND_2_CHANNELS ((0x26)\
  179. | INDIRECT_ADDRESS | INDIRECT_REGULATORY) /* 26 bytes */
  180. #define EEPROM_REG_BAND_3_CHANNELS ((0x42)\
  181. | INDIRECT_ADDRESS | INDIRECT_REGULATORY) /* 24 bytes */
  182. #define EEPROM_REG_BAND_4_CHANNELS ((0x5C)\
  183. | INDIRECT_ADDRESS | INDIRECT_REGULATORY) /* 22 bytes */
  184. #define EEPROM_REG_BAND_5_CHANNELS ((0x74)\
  185. | INDIRECT_ADDRESS | INDIRECT_REGULATORY) /* 12 bytes */
  186. #define EEPROM_REG_BAND_24_HT40_CHANNELS ((0x82)\
  187. | INDIRECT_ADDRESS | INDIRECT_REGULATORY) /* 14 bytes */
  188. #define EEPROM_REG_BAND_52_HT40_CHANNELS ((0x92)\
  189. | INDIRECT_ADDRESS | INDIRECT_REGULATORY) /* 22 bytes */
  190. /* 6000 regulatory - indirect access */
  191. #define EEPROM_6000_REG_BAND_24_HT40_CHANNELS ((0x80)\
  192. | INDIRECT_ADDRESS | INDIRECT_REGULATORY) /* 14 bytes */
  193. /* 5000 Specific */
  194. #define EEPROM_5000_TX_POWER_VERSION (4)
  195. #define EEPROM_5000_EEPROM_VERSION (0x11A)
  196. /* 5050 Specific */
  197. #define EEPROM_5050_TX_POWER_VERSION (4)
  198. #define EEPROM_5050_EEPROM_VERSION (0x21E)
  199. /* 1000 Specific */
  200. #define EEPROM_1000_TX_POWER_VERSION (4)
  201. #define EEPROM_1000_EEPROM_VERSION (0x15C)
  202. /* 6x00 Specific */
  203. #define EEPROM_6000_TX_POWER_VERSION (4)
  204. #define EEPROM_6000_EEPROM_VERSION (0x423)
  205. /* 6x50 Specific */
  206. #define EEPROM_6050_TX_POWER_VERSION (4)
  207. #define EEPROM_6050_EEPROM_VERSION (0x532)
  208. /* 6150 Specific */
  209. #define EEPROM_6150_TX_POWER_VERSION (6)
  210. #define EEPROM_6150_EEPROM_VERSION (0x553)
  211. /* 6x05 Specific */
  212. #define EEPROM_6005_TX_POWER_VERSION (6)
  213. #define EEPROM_6005_EEPROM_VERSION (0x709)
  214. /* 6x30 Specific */
  215. #define EEPROM_6030_TX_POWER_VERSION (6)
  216. #define EEPROM_6030_EEPROM_VERSION (0x709)
  217. /* 2x00 Specific */
  218. #define EEPROM_2000_TX_POWER_VERSION (6)
  219. #define EEPROM_2000_EEPROM_VERSION (0x805)
  220. /* 6x35 Specific */
  221. #define EEPROM_6035_TX_POWER_VERSION (6)
  222. #define EEPROM_6035_EEPROM_VERSION (0x753)
  223. /* OTP */
  224. /* lower blocks contain EEPROM image and calibration data */
  225. #define OTP_LOW_IMAGE_SIZE (2 * 512 * sizeof(u16)) /* 2 KB */
  226. /* high blocks contain PAPD data */
  227. #define OTP_HIGH_IMAGE_SIZE_6x00 (6 * 512 * sizeof(u16)) /* 6 KB */
  228. #define OTP_HIGH_IMAGE_SIZE_1000 (0x200 * sizeof(u16)) /* 1024 bytes */
  229. #define OTP_MAX_LL_ITEMS_1000 (3) /* OTP blocks for 1000 */
  230. #define OTP_MAX_LL_ITEMS_6x00 (4) /* OTP blocks for 6x00 */
  231. #define OTP_MAX_LL_ITEMS_6x50 (7) /* OTP blocks for 6x50 */
  232. #define OTP_MAX_LL_ITEMS_2x00 (4) /* OTP blocks for 2x00 */
  233. /* 2.4 GHz */
  234. extern const u8 iwl_eeprom_band_1[14];
  235. #define ADDRESS_MSK 0x0000FFFF
  236. #define INDIRECT_TYPE_MSK 0x000F0000
  237. #define INDIRECT_HOST 0x00010000
  238. #define INDIRECT_GENERAL 0x00020000
  239. #define INDIRECT_REGULATORY 0x00030000
  240. #define INDIRECT_CALIBRATION 0x00040000
  241. #define INDIRECT_PROCESS_ADJST 0x00050000
  242. #define INDIRECT_OTHERS 0x00060000
  243. #define INDIRECT_TXP_LIMIT 0x00070000
  244. #define INDIRECT_TXP_LIMIT_SIZE 0x00080000
  245. #define INDIRECT_ADDRESS 0x00100000
  246. /* General */
  247. #define EEPROM_DEVICE_ID (2*0x08) /* 2 bytes */
  248. #define EEPROM_SUBSYSTEM_ID (2*0x0A) /* 2 bytes */
  249. #define EEPROM_MAC_ADDRESS (2*0x15) /* 6 bytes */
  250. #define EEPROM_BOARD_REVISION (2*0x35) /* 2 bytes */
  251. #define EEPROM_BOARD_PBA_NUMBER (2*0x3B+1) /* 9 bytes */
  252. #define EEPROM_VERSION (2*0x44) /* 2 bytes */
  253. #define EEPROM_SKU_CAP (2*0x45) /* 2 bytes */
  254. #define EEPROM_OEM_MODE (2*0x46) /* 2 bytes */
  255. #define EEPROM_RADIO_CONFIG (2*0x48) /* 2 bytes */
  256. #define EEPROM_NUM_MAC_ADDRESS (2*0x4C) /* 2 bytes */
  257. /* The following masks are to be applied on EEPROM_RADIO_CONFIG */
  258. #define EEPROM_RF_CFG_TYPE_MSK(x) (x & 0x3) /* bits 0-1 */
  259. #define EEPROM_RF_CFG_STEP_MSK(x) ((x >> 2) & 0x3) /* bits 2-3 */
  260. #define EEPROM_RF_CFG_DASH_MSK(x) ((x >> 4) & 0x3) /* bits 4-5 */
  261. #define EEPROM_RF_CFG_PNUM_MSK(x) ((x >> 6) & 0x3) /* bits 6-7 */
  262. #define EEPROM_RF_CFG_TX_ANT_MSK(x) ((x >> 8) & 0xF) /* bits 8-11 */
  263. #define EEPROM_RF_CFG_RX_ANT_MSK(x) ((x >> 12) & 0xF) /* bits 12-15 */
  264. #define EEPROM_RF_CONFIG_TYPE_MAX 0x3
  265. #define EEPROM_REGULATORY_BAND_NO_HT40 (0)
  266. struct iwl_eeprom_ops {
  267. const u32 regulatory_bands[7];
  268. bool enhanced_txpower;
  269. };
  270. int iwl_eeprom_init(struct iwl_trans *trans, u32 hw_rev);
  271. void iwl_eeprom_free(struct iwl_shared *shrd);
  272. int iwl_eeprom_check_version(struct iwl_priv *priv);
  273. int iwl_eeprom_init_hw_params(struct iwl_priv *priv);
  274. const u8 *iwl_eeprom_query_addr(const struct iwl_shared *shrd, size_t offset);
  275. u16 iwl_eeprom_query16(const struct iwl_shared *shrd, size_t offset);
  276. int iwl_init_channel_map(struct iwl_priv *priv);
  277. void iwl_free_channel_map(struct iwl_priv *priv);
  278. const struct iwl_channel_info *iwl_get_channel_info(
  279. const struct iwl_priv *priv,
  280. enum ieee80211_band band, u16 channel);
  281. void iwl_rf_config(struct iwl_priv *priv);
  282. #endif /* __iwl_eeprom_h__ */