4965-mac.c 184 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2011 Intel Corporation. All rights reserved.
  4. *
  5. * Portions of this file are derived from the ipw3945 project, as well
  6. * as portions of the ieee80211 subsystem header files.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of version 2 of the GNU General Public License as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc.,
  19. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  20. *
  21. * The full GNU General Public License is included in this distribution in the
  22. * file called LICENSE.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *
  28. *****************************************************************************/
  29. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  30. #include <linux/kernel.h>
  31. #include <linux/module.h>
  32. #include <linux/init.h>
  33. #include <linux/pci.h>
  34. #include <linux/pci-aspm.h>
  35. #include <linux/slab.h>
  36. #include <linux/dma-mapping.h>
  37. #include <linux/delay.h>
  38. #include <linux/sched.h>
  39. #include <linux/skbuff.h>
  40. #include <linux/netdevice.h>
  41. #include <linux/firmware.h>
  42. #include <linux/etherdevice.h>
  43. #include <linux/if_arp.h>
  44. #include <net/mac80211.h>
  45. #include <asm/div64.h>
  46. #define DRV_NAME "iwl4965"
  47. #include "common.h"
  48. #include "4965.h"
  49. /******************************************************************************
  50. *
  51. * module boiler plate
  52. *
  53. ******************************************************************************/
  54. /*
  55. * module name, copyright, version, etc.
  56. */
  57. #define DRV_DESCRIPTION "Intel(R) Wireless WiFi 4965 driver for Linux"
  58. #ifdef CONFIG_IWLEGACY_DEBUG
  59. #define VD "d"
  60. #else
  61. #define VD
  62. #endif
  63. #define DRV_VERSION IWLWIFI_VERSION VD
  64. MODULE_DESCRIPTION(DRV_DESCRIPTION);
  65. MODULE_VERSION(DRV_VERSION);
  66. MODULE_AUTHOR(DRV_COPYRIGHT " " DRV_AUTHOR);
  67. MODULE_LICENSE("GPL");
  68. MODULE_ALIAS("iwl4965");
  69. void
  70. il4965_check_abort_status(struct il_priv *il, u8 frame_count, u32 status)
  71. {
  72. if (frame_count == 1 && status == TX_STATUS_FAIL_RFKILL_FLUSH) {
  73. IL_ERR("Tx flush command to flush out all frames\n");
  74. if (!test_bit(S_EXIT_PENDING, &il->status))
  75. queue_work(il->workqueue, &il->tx_flush);
  76. }
  77. }
  78. /*
  79. * EEPROM
  80. */
  81. struct il_mod_params il4965_mod_params = {
  82. .amsdu_size_8K = 1,
  83. .restart_fw = 1,
  84. /* the rest are 0 by default */
  85. };
  86. void
  87. il4965_rx_queue_reset(struct il_priv *il, struct il_rx_queue *rxq)
  88. {
  89. unsigned long flags;
  90. int i;
  91. spin_lock_irqsave(&rxq->lock, flags);
  92. INIT_LIST_HEAD(&rxq->rx_free);
  93. INIT_LIST_HEAD(&rxq->rx_used);
  94. /* Fill the rx_used queue with _all_ of the Rx buffers */
  95. for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
  96. /* In the reset function, these buffers may have been allocated
  97. * to an SKB, so we need to unmap and free potential storage */
  98. if (rxq->pool[i].page != NULL) {
  99. pci_unmap_page(il->pci_dev, rxq->pool[i].page_dma,
  100. PAGE_SIZE << il->hw_params.rx_page_order,
  101. PCI_DMA_FROMDEVICE);
  102. __il_free_pages(il, rxq->pool[i].page);
  103. rxq->pool[i].page = NULL;
  104. }
  105. list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
  106. }
  107. for (i = 0; i < RX_QUEUE_SIZE; i++)
  108. rxq->queue[i] = NULL;
  109. /* Set us so that we have processed and used all buffers, but have
  110. * not restocked the Rx queue with fresh buffers */
  111. rxq->read = rxq->write = 0;
  112. rxq->write_actual = 0;
  113. rxq->free_count = 0;
  114. spin_unlock_irqrestore(&rxq->lock, flags);
  115. }
  116. int
  117. il4965_rx_init(struct il_priv *il, struct il_rx_queue *rxq)
  118. {
  119. u32 rb_size;
  120. const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
  121. u32 rb_timeout = 0;
  122. if (il->cfg->mod_params->amsdu_size_8K)
  123. rb_size = FH49_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
  124. else
  125. rb_size = FH49_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
  126. /* Stop Rx DMA */
  127. il_wr(il, FH49_MEM_RCSR_CHNL0_CONFIG_REG, 0);
  128. /* Reset driver's Rx queue write idx */
  129. il_wr(il, FH49_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
  130. /* Tell device where to find RBD circular buffer in DRAM */
  131. il_wr(il, FH49_RSCSR_CHNL0_RBDCB_BASE_REG, (u32) (rxq->bd_dma >> 8));
  132. /* Tell device where in DRAM to update its Rx status */
  133. il_wr(il, FH49_RSCSR_CHNL0_STTS_WPTR_REG, rxq->rb_stts_dma >> 4);
  134. /* Enable Rx DMA
  135. * Direct rx interrupts to hosts
  136. * Rx buffer size 4 or 8k
  137. * RB timeout 0x10
  138. * 256 RBDs
  139. */
  140. il_wr(il, FH49_MEM_RCSR_CHNL0_CONFIG_REG,
  141. FH49_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
  142. FH49_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
  143. FH49_RCSR_CHNL0_RX_CONFIG_SINGLE_FRAME_MSK |
  144. rb_size |
  145. (rb_timeout << FH49_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS) |
  146. (rfdnlog << FH49_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
  147. /* Set interrupt coalescing timer to default (2048 usecs) */
  148. il_write8(il, CSR_INT_COALESCING, IL_HOST_INT_TIMEOUT_DEF);
  149. return 0;
  150. }
  151. static void
  152. il4965_set_pwr_vmain(struct il_priv *il)
  153. {
  154. /*
  155. * (for documentation purposes)
  156. * to set power to V_AUX, do:
  157. if (pci_pme_capable(il->pci_dev, PCI_D3cold))
  158. il_set_bits_mask_prph(il, APMG_PS_CTRL_REG,
  159. APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
  160. ~APMG_PS_CTRL_MSK_PWR_SRC);
  161. */
  162. il_set_bits_mask_prph(il, APMG_PS_CTRL_REG,
  163. APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
  164. ~APMG_PS_CTRL_MSK_PWR_SRC);
  165. }
  166. int
  167. il4965_hw_nic_init(struct il_priv *il)
  168. {
  169. unsigned long flags;
  170. struct il_rx_queue *rxq = &il->rxq;
  171. int ret;
  172. spin_lock_irqsave(&il->lock, flags);
  173. il_apm_init(il);
  174. /* Set interrupt coalescing calibration timer to default (512 usecs) */
  175. il_write8(il, CSR_INT_COALESCING, IL_HOST_INT_CALIB_TIMEOUT_DEF);
  176. spin_unlock_irqrestore(&il->lock, flags);
  177. il4965_set_pwr_vmain(il);
  178. il4965_nic_config(il);
  179. /* Allocate the RX queue, or reset if it is already allocated */
  180. if (!rxq->bd) {
  181. ret = il_rx_queue_alloc(il);
  182. if (ret) {
  183. IL_ERR("Unable to initialize Rx queue\n");
  184. return -ENOMEM;
  185. }
  186. } else
  187. il4965_rx_queue_reset(il, rxq);
  188. il4965_rx_replenish(il);
  189. il4965_rx_init(il, rxq);
  190. spin_lock_irqsave(&il->lock, flags);
  191. rxq->need_update = 1;
  192. il_rx_queue_update_write_ptr(il, rxq);
  193. spin_unlock_irqrestore(&il->lock, flags);
  194. /* Allocate or reset and init all Tx and Command queues */
  195. if (!il->txq) {
  196. ret = il4965_txq_ctx_alloc(il);
  197. if (ret)
  198. return ret;
  199. } else
  200. il4965_txq_ctx_reset(il);
  201. set_bit(S_INIT, &il->status);
  202. return 0;
  203. }
  204. /**
  205. * il4965_dma_addr2rbd_ptr - convert a DMA address to a uCode read buffer ptr
  206. */
  207. static inline __le32
  208. il4965_dma_addr2rbd_ptr(struct il_priv *il, dma_addr_t dma_addr)
  209. {
  210. return cpu_to_le32((u32) (dma_addr >> 8));
  211. }
  212. /**
  213. * il4965_rx_queue_restock - refill RX queue from pre-allocated pool
  214. *
  215. * If there are slots in the RX queue that need to be restocked,
  216. * and we have free pre-allocated buffers, fill the ranks as much
  217. * as we can, pulling from rx_free.
  218. *
  219. * This moves the 'write' idx forward to catch up with 'processed', and
  220. * also updates the memory address in the firmware to reference the new
  221. * target buffer.
  222. */
  223. void
  224. il4965_rx_queue_restock(struct il_priv *il)
  225. {
  226. struct il_rx_queue *rxq = &il->rxq;
  227. struct list_head *element;
  228. struct il_rx_buf *rxb;
  229. unsigned long flags;
  230. spin_lock_irqsave(&rxq->lock, flags);
  231. while (il_rx_queue_space(rxq) > 0 && rxq->free_count) {
  232. /* The overwritten rxb must be a used one */
  233. rxb = rxq->queue[rxq->write];
  234. BUG_ON(rxb && rxb->page);
  235. /* Get next free Rx buffer, remove from free list */
  236. element = rxq->rx_free.next;
  237. rxb = list_entry(element, struct il_rx_buf, list);
  238. list_del(element);
  239. /* Point to Rx buffer via next RBD in circular buffer */
  240. rxq->bd[rxq->write] =
  241. il4965_dma_addr2rbd_ptr(il, rxb->page_dma);
  242. rxq->queue[rxq->write] = rxb;
  243. rxq->write = (rxq->write + 1) & RX_QUEUE_MASK;
  244. rxq->free_count--;
  245. }
  246. spin_unlock_irqrestore(&rxq->lock, flags);
  247. /* If the pre-allocated buffer pool is dropping low, schedule to
  248. * refill it */
  249. if (rxq->free_count <= RX_LOW_WATERMARK)
  250. queue_work(il->workqueue, &il->rx_replenish);
  251. /* If we've added more space for the firmware to place data, tell it.
  252. * Increment device's write pointer in multiples of 8. */
  253. if (rxq->write_actual != (rxq->write & ~0x7)) {
  254. spin_lock_irqsave(&rxq->lock, flags);
  255. rxq->need_update = 1;
  256. spin_unlock_irqrestore(&rxq->lock, flags);
  257. il_rx_queue_update_write_ptr(il, rxq);
  258. }
  259. }
  260. /**
  261. * il4965_rx_replenish - Move all used packet from rx_used to rx_free
  262. *
  263. * When moving to rx_free an SKB is allocated for the slot.
  264. *
  265. * Also restock the Rx queue via il_rx_queue_restock.
  266. * This is called as a scheduled work item (except for during initialization)
  267. */
  268. static void
  269. il4965_rx_allocate(struct il_priv *il, gfp_t priority)
  270. {
  271. struct il_rx_queue *rxq = &il->rxq;
  272. struct list_head *element;
  273. struct il_rx_buf *rxb;
  274. struct page *page;
  275. unsigned long flags;
  276. gfp_t gfp_mask = priority;
  277. while (1) {
  278. spin_lock_irqsave(&rxq->lock, flags);
  279. if (list_empty(&rxq->rx_used)) {
  280. spin_unlock_irqrestore(&rxq->lock, flags);
  281. return;
  282. }
  283. spin_unlock_irqrestore(&rxq->lock, flags);
  284. if (rxq->free_count > RX_LOW_WATERMARK)
  285. gfp_mask |= __GFP_NOWARN;
  286. if (il->hw_params.rx_page_order > 0)
  287. gfp_mask |= __GFP_COMP;
  288. /* Alloc a new receive buffer */
  289. page = alloc_pages(gfp_mask, il->hw_params.rx_page_order);
  290. if (!page) {
  291. if (net_ratelimit())
  292. D_INFO("alloc_pages failed, " "order: %d\n",
  293. il->hw_params.rx_page_order);
  294. if (rxq->free_count <= RX_LOW_WATERMARK &&
  295. net_ratelimit())
  296. IL_ERR("Failed to alloc_pages with %s. "
  297. "Only %u free buffers remaining.\n",
  298. priority ==
  299. GFP_ATOMIC ? "GFP_ATOMIC" : "GFP_KERNEL",
  300. rxq->free_count);
  301. /* We don't reschedule replenish work here -- we will
  302. * call the restock method and if it still needs
  303. * more buffers it will schedule replenish */
  304. return;
  305. }
  306. spin_lock_irqsave(&rxq->lock, flags);
  307. if (list_empty(&rxq->rx_used)) {
  308. spin_unlock_irqrestore(&rxq->lock, flags);
  309. __free_pages(page, il->hw_params.rx_page_order);
  310. return;
  311. }
  312. element = rxq->rx_used.next;
  313. rxb = list_entry(element, struct il_rx_buf, list);
  314. list_del(element);
  315. spin_unlock_irqrestore(&rxq->lock, flags);
  316. BUG_ON(rxb->page);
  317. rxb->page = page;
  318. /* Get physical address of the RB */
  319. rxb->page_dma =
  320. pci_map_page(il->pci_dev, page, 0,
  321. PAGE_SIZE << il->hw_params.rx_page_order,
  322. PCI_DMA_FROMDEVICE);
  323. /* dma address must be no more than 36 bits */
  324. BUG_ON(rxb->page_dma & ~DMA_BIT_MASK(36));
  325. /* and also 256 byte aligned! */
  326. BUG_ON(rxb->page_dma & DMA_BIT_MASK(8));
  327. spin_lock_irqsave(&rxq->lock, flags);
  328. list_add_tail(&rxb->list, &rxq->rx_free);
  329. rxq->free_count++;
  330. il->alloc_rxb_page++;
  331. spin_unlock_irqrestore(&rxq->lock, flags);
  332. }
  333. }
  334. void
  335. il4965_rx_replenish(struct il_priv *il)
  336. {
  337. unsigned long flags;
  338. il4965_rx_allocate(il, GFP_KERNEL);
  339. spin_lock_irqsave(&il->lock, flags);
  340. il4965_rx_queue_restock(il);
  341. spin_unlock_irqrestore(&il->lock, flags);
  342. }
  343. void
  344. il4965_rx_replenish_now(struct il_priv *il)
  345. {
  346. il4965_rx_allocate(il, GFP_ATOMIC);
  347. il4965_rx_queue_restock(il);
  348. }
  349. /* Assumes that the skb field of the buffers in 'pool' is kept accurate.
  350. * If an SKB has been detached, the POOL needs to have its SKB set to NULL
  351. * This free routine walks the list of POOL entries and if SKB is set to
  352. * non NULL it is unmapped and freed
  353. */
  354. void
  355. il4965_rx_queue_free(struct il_priv *il, struct il_rx_queue *rxq)
  356. {
  357. int i;
  358. for (i = 0; i < RX_QUEUE_SIZE + RX_FREE_BUFFERS; i++) {
  359. if (rxq->pool[i].page != NULL) {
  360. pci_unmap_page(il->pci_dev, rxq->pool[i].page_dma,
  361. PAGE_SIZE << il->hw_params.rx_page_order,
  362. PCI_DMA_FROMDEVICE);
  363. __il_free_pages(il, rxq->pool[i].page);
  364. rxq->pool[i].page = NULL;
  365. }
  366. }
  367. dma_free_coherent(&il->pci_dev->dev, 4 * RX_QUEUE_SIZE, rxq->bd,
  368. rxq->bd_dma);
  369. dma_free_coherent(&il->pci_dev->dev, sizeof(struct il_rb_status),
  370. rxq->rb_stts, rxq->rb_stts_dma);
  371. rxq->bd = NULL;
  372. rxq->rb_stts = NULL;
  373. }
  374. int
  375. il4965_rxq_stop(struct il_priv *il)
  376. {
  377. int ret;
  378. _il_wr(il, FH49_MEM_RCSR_CHNL0_CONFIG_REG, 0);
  379. ret = _il_poll_bit(il, FH49_MEM_RSSR_RX_STATUS_REG,
  380. FH49_RSSR_CHNL0_RX_STATUS_CHNL_IDLE,
  381. FH49_RSSR_CHNL0_RX_STATUS_CHNL_IDLE,
  382. 1000);
  383. if (ret < 0)
  384. IL_ERR("Can't stop Rx DMA.\n");
  385. return 0;
  386. }
  387. int
  388. il4965_hwrate_to_mac80211_idx(u32 rate_n_flags, enum ieee80211_band band)
  389. {
  390. int idx = 0;
  391. int band_offset = 0;
  392. /* HT rate format: mac80211 wants an MCS number, which is just LSB */
  393. if (rate_n_flags & RATE_MCS_HT_MSK) {
  394. idx = (rate_n_flags & 0xff);
  395. return idx;
  396. /* Legacy rate format, search for match in table */
  397. } else {
  398. if (band == IEEE80211_BAND_5GHZ)
  399. band_offset = IL_FIRST_OFDM_RATE;
  400. for (idx = band_offset; idx < RATE_COUNT_LEGACY; idx++)
  401. if (il_rates[idx].plcp == (rate_n_flags & 0xFF))
  402. return idx - band_offset;
  403. }
  404. return -1;
  405. }
  406. static int
  407. il4965_calc_rssi(struct il_priv *il, struct il_rx_phy_res *rx_resp)
  408. {
  409. /* data from PHY/DSP regarding signal strength, etc.,
  410. * contents are always there, not configurable by host. */
  411. struct il4965_rx_non_cfg_phy *ncphy =
  412. (struct il4965_rx_non_cfg_phy *)rx_resp->non_cfg_phy_buf;
  413. u32 agc =
  414. (le16_to_cpu(ncphy->agc_info) & IL49_AGC_DB_MASK) >>
  415. IL49_AGC_DB_POS;
  416. u32 valid_antennae =
  417. (le16_to_cpu(rx_resp->phy_flags) & IL49_RX_PHY_FLAGS_ANTENNAE_MASK)
  418. >> IL49_RX_PHY_FLAGS_ANTENNAE_OFFSET;
  419. u8 max_rssi = 0;
  420. u32 i;
  421. /* Find max rssi among 3 possible receivers.
  422. * These values are measured by the digital signal processor (DSP).
  423. * They should stay fairly constant even as the signal strength varies,
  424. * if the radio's automatic gain control (AGC) is working right.
  425. * AGC value (see below) will provide the "interesting" info. */
  426. for (i = 0; i < 3; i++)
  427. if (valid_antennae & (1 << i))
  428. max_rssi = max(ncphy->rssi_info[i << 1], max_rssi);
  429. D_STATS("Rssi In A %d B %d C %d Max %d AGC dB %d\n",
  430. ncphy->rssi_info[0], ncphy->rssi_info[2], ncphy->rssi_info[4],
  431. max_rssi, agc);
  432. /* dBm = max_rssi dB - agc dB - constant.
  433. * Higher AGC (higher radio gain) means lower signal. */
  434. return max_rssi - agc - IL4965_RSSI_OFFSET;
  435. }
  436. static u32
  437. il4965_translate_rx_status(struct il_priv *il, u32 decrypt_in)
  438. {
  439. u32 decrypt_out = 0;
  440. if ((decrypt_in & RX_RES_STATUS_STATION_FOUND) ==
  441. RX_RES_STATUS_STATION_FOUND)
  442. decrypt_out |=
  443. (RX_RES_STATUS_STATION_FOUND |
  444. RX_RES_STATUS_NO_STATION_INFO_MISMATCH);
  445. decrypt_out |= (decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK);
  446. /* packet was not encrypted */
  447. if ((decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK) ==
  448. RX_RES_STATUS_SEC_TYPE_NONE)
  449. return decrypt_out;
  450. /* packet was encrypted with unknown alg */
  451. if ((decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK) ==
  452. RX_RES_STATUS_SEC_TYPE_ERR)
  453. return decrypt_out;
  454. /* decryption was not done in HW */
  455. if ((decrypt_in & RX_MPDU_RES_STATUS_DEC_DONE_MSK) !=
  456. RX_MPDU_RES_STATUS_DEC_DONE_MSK)
  457. return decrypt_out;
  458. switch (decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK) {
  459. case RX_RES_STATUS_SEC_TYPE_CCMP:
  460. /* alg is CCM: check MIC only */
  461. if (!(decrypt_in & RX_MPDU_RES_STATUS_MIC_OK))
  462. /* Bad MIC */
  463. decrypt_out |= RX_RES_STATUS_BAD_ICV_MIC;
  464. else
  465. decrypt_out |= RX_RES_STATUS_DECRYPT_OK;
  466. break;
  467. case RX_RES_STATUS_SEC_TYPE_TKIP:
  468. if (!(decrypt_in & RX_MPDU_RES_STATUS_TTAK_OK)) {
  469. /* Bad TTAK */
  470. decrypt_out |= RX_RES_STATUS_BAD_KEY_TTAK;
  471. break;
  472. }
  473. /* fall through if TTAK OK */
  474. default:
  475. if (!(decrypt_in & RX_MPDU_RES_STATUS_ICV_OK))
  476. decrypt_out |= RX_RES_STATUS_BAD_ICV_MIC;
  477. else
  478. decrypt_out |= RX_RES_STATUS_DECRYPT_OK;
  479. break;
  480. }
  481. D_RX("decrypt_in:0x%x decrypt_out = 0x%x\n", decrypt_in, decrypt_out);
  482. return decrypt_out;
  483. }
  484. static void
  485. il4965_pass_packet_to_mac80211(struct il_priv *il, struct ieee80211_hdr *hdr,
  486. u16 len, u32 ampdu_status, struct il_rx_buf *rxb,
  487. struct ieee80211_rx_status *stats)
  488. {
  489. struct sk_buff *skb;
  490. __le16 fc = hdr->frame_control;
  491. /* We only process data packets if the interface is open */
  492. if (unlikely(!il->is_open)) {
  493. D_DROP("Dropping packet while interface is not open.\n");
  494. return;
  495. }
  496. /* In case of HW accelerated crypto and bad decryption, drop */
  497. if (!il->cfg->mod_params->sw_crypto &&
  498. il_set_decrypted_flag(il, hdr, ampdu_status, stats))
  499. return;
  500. skb = dev_alloc_skb(128);
  501. if (!skb) {
  502. IL_ERR("dev_alloc_skb failed\n");
  503. return;
  504. }
  505. skb_add_rx_frag(skb, 0, rxb->page, (void *)hdr - rxb_addr(rxb), len,
  506. len);
  507. il_update_stats(il, false, fc, len);
  508. memcpy(IEEE80211_SKB_RXCB(skb), stats, sizeof(*stats));
  509. ieee80211_rx(il->hw, skb);
  510. il->alloc_rxb_page--;
  511. rxb->page = NULL;
  512. }
  513. /* Called for N_RX (legacy ABG frames), or
  514. * N_RX_MPDU (HT high-throughput N frames). */
  515. void
  516. il4965_hdl_rx(struct il_priv *il, struct il_rx_buf *rxb)
  517. {
  518. struct ieee80211_hdr *header;
  519. struct ieee80211_rx_status rx_status;
  520. struct il_rx_pkt *pkt = rxb_addr(rxb);
  521. struct il_rx_phy_res *phy_res;
  522. __le32 rx_pkt_status;
  523. struct il_rx_mpdu_res_start *amsdu;
  524. u32 len;
  525. u32 ampdu_status;
  526. u32 rate_n_flags;
  527. /**
  528. * N_RX and N_RX_MPDU are handled differently.
  529. * N_RX: physical layer info is in this buffer
  530. * N_RX_MPDU: physical layer info was sent in separate
  531. * command and cached in il->last_phy_res
  532. *
  533. * Here we set up local variables depending on which command is
  534. * received.
  535. */
  536. if (pkt->hdr.cmd == N_RX) {
  537. phy_res = (struct il_rx_phy_res *)pkt->u.raw;
  538. header =
  539. (struct ieee80211_hdr *)(pkt->u.raw + sizeof(*phy_res) +
  540. phy_res->cfg_phy_cnt);
  541. len = le16_to_cpu(phy_res->byte_count);
  542. rx_pkt_status =
  543. *(__le32 *) (pkt->u.raw + sizeof(*phy_res) +
  544. phy_res->cfg_phy_cnt + len);
  545. ampdu_status = le32_to_cpu(rx_pkt_status);
  546. } else {
  547. if (!il->_4965.last_phy_res_valid) {
  548. IL_ERR("MPDU frame without cached PHY data\n");
  549. return;
  550. }
  551. phy_res = &il->_4965.last_phy_res;
  552. amsdu = (struct il_rx_mpdu_res_start *)pkt->u.raw;
  553. header = (struct ieee80211_hdr *)(pkt->u.raw + sizeof(*amsdu));
  554. len = le16_to_cpu(amsdu->byte_count);
  555. rx_pkt_status = *(__le32 *) (pkt->u.raw + sizeof(*amsdu) + len);
  556. ampdu_status =
  557. il4965_translate_rx_status(il, le32_to_cpu(rx_pkt_status));
  558. }
  559. if ((unlikely(phy_res->cfg_phy_cnt > 20))) {
  560. D_DROP("dsp size out of range [0,20]: %d/n",
  561. phy_res->cfg_phy_cnt);
  562. return;
  563. }
  564. if (!(rx_pkt_status & RX_RES_STATUS_NO_CRC32_ERROR) ||
  565. !(rx_pkt_status & RX_RES_STATUS_NO_RXE_OVERFLOW)) {
  566. D_RX("Bad CRC or FIFO: 0x%08X.\n", le32_to_cpu(rx_pkt_status));
  567. return;
  568. }
  569. /* This will be used in several places later */
  570. rate_n_flags = le32_to_cpu(phy_res->rate_n_flags);
  571. /* rx_status carries information about the packet to mac80211 */
  572. rx_status.mactime = le64_to_cpu(phy_res->timestamp);
  573. rx_status.band =
  574. (phy_res->
  575. phy_flags & RX_RES_PHY_FLAGS_BAND_24_MSK) ? IEEE80211_BAND_2GHZ :
  576. IEEE80211_BAND_5GHZ;
  577. rx_status.freq =
  578. ieee80211_channel_to_frequency(le16_to_cpu(phy_res->channel),
  579. rx_status.band);
  580. rx_status.rate_idx =
  581. il4965_hwrate_to_mac80211_idx(rate_n_flags, rx_status.band);
  582. rx_status.flag = 0;
  583. /* TSF isn't reliable. In order to allow smooth user experience,
  584. * this W/A doesn't propagate it to the mac80211 */
  585. /*rx_status.flag |= RX_FLAG_MACTIME_MPDU; */
  586. il->ucode_beacon_time = le32_to_cpu(phy_res->beacon_time_stamp);
  587. /* Find max signal strength (dBm) among 3 antenna/receiver chains */
  588. rx_status.signal = il4965_calc_rssi(il, phy_res);
  589. D_STATS("Rssi %d, TSF %llu\n", rx_status.signal,
  590. (unsigned long long)rx_status.mactime);
  591. /*
  592. * "antenna number"
  593. *
  594. * It seems that the antenna field in the phy flags value
  595. * is actually a bit field. This is undefined by radiotap,
  596. * it wants an actual antenna number but I always get "7"
  597. * for most legacy frames I receive indicating that the
  598. * same frame was received on all three RX chains.
  599. *
  600. * I think this field should be removed in favor of a
  601. * new 802.11n radiotap field "RX chains" that is defined
  602. * as a bitmask.
  603. */
  604. rx_status.antenna =
  605. (le16_to_cpu(phy_res->phy_flags) & RX_RES_PHY_FLAGS_ANTENNA_MSK) >>
  606. RX_RES_PHY_FLAGS_ANTENNA_POS;
  607. /* set the preamble flag if appropriate */
  608. if (phy_res->phy_flags & RX_RES_PHY_FLAGS_SHORT_PREAMBLE_MSK)
  609. rx_status.flag |= RX_FLAG_SHORTPRE;
  610. /* Set up the HT phy flags */
  611. if (rate_n_flags & RATE_MCS_HT_MSK)
  612. rx_status.flag |= RX_FLAG_HT;
  613. if (rate_n_flags & RATE_MCS_HT40_MSK)
  614. rx_status.flag |= RX_FLAG_40MHZ;
  615. if (rate_n_flags & RATE_MCS_SGI_MSK)
  616. rx_status.flag |= RX_FLAG_SHORT_GI;
  617. il4965_pass_packet_to_mac80211(il, header, len, ampdu_status, rxb,
  618. &rx_status);
  619. }
  620. /* Cache phy data (Rx signal strength, etc) for HT frame (N_RX_PHY).
  621. * This will be used later in il_hdl_rx() for N_RX_MPDU. */
  622. void
  623. il4965_hdl_rx_phy(struct il_priv *il, struct il_rx_buf *rxb)
  624. {
  625. struct il_rx_pkt *pkt = rxb_addr(rxb);
  626. il->_4965.last_phy_res_valid = true;
  627. memcpy(&il->_4965.last_phy_res, pkt->u.raw,
  628. sizeof(struct il_rx_phy_res));
  629. }
  630. static int
  631. il4965_get_channels_for_scan(struct il_priv *il, struct ieee80211_vif *vif,
  632. enum ieee80211_band band, u8 is_active,
  633. u8 n_probes, struct il_scan_channel *scan_ch)
  634. {
  635. struct ieee80211_channel *chan;
  636. const struct ieee80211_supported_band *sband;
  637. const struct il_channel_info *ch_info;
  638. u16 passive_dwell = 0;
  639. u16 active_dwell = 0;
  640. int added, i;
  641. u16 channel;
  642. sband = il_get_hw_mode(il, band);
  643. if (!sband)
  644. return 0;
  645. active_dwell = il_get_active_dwell_time(il, band, n_probes);
  646. passive_dwell = il_get_passive_dwell_time(il, band, vif);
  647. if (passive_dwell <= active_dwell)
  648. passive_dwell = active_dwell + 1;
  649. for (i = 0, added = 0; i < il->scan_request->n_channels; i++) {
  650. chan = il->scan_request->channels[i];
  651. if (chan->band != band)
  652. continue;
  653. channel = chan->hw_value;
  654. scan_ch->channel = cpu_to_le16(channel);
  655. ch_info = il_get_channel_info(il, band, channel);
  656. if (!il_is_channel_valid(ch_info)) {
  657. D_SCAN("Channel %d is INVALID for this band.\n",
  658. channel);
  659. continue;
  660. }
  661. if (!is_active || il_is_channel_passive(ch_info) ||
  662. (chan->flags & IEEE80211_CHAN_PASSIVE_SCAN))
  663. scan_ch->type = SCAN_CHANNEL_TYPE_PASSIVE;
  664. else
  665. scan_ch->type = SCAN_CHANNEL_TYPE_ACTIVE;
  666. if (n_probes)
  667. scan_ch->type |= IL_SCAN_PROBE_MASK(n_probes);
  668. scan_ch->active_dwell = cpu_to_le16(active_dwell);
  669. scan_ch->passive_dwell = cpu_to_le16(passive_dwell);
  670. /* Set txpower levels to defaults */
  671. scan_ch->dsp_atten = 110;
  672. /* NOTE: if we were doing 6Mb OFDM for scans we'd use
  673. * power level:
  674. * scan_ch->tx_gain = ((1 << 5) | (2 << 3)) | 3;
  675. */
  676. if (band == IEEE80211_BAND_5GHZ)
  677. scan_ch->tx_gain = ((1 << 5) | (3 << 3)) | 3;
  678. else
  679. scan_ch->tx_gain = ((1 << 5) | (5 << 3));
  680. D_SCAN("Scanning ch=%d prob=0x%X [%s %d]\n", channel,
  681. le32_to_cpu(scan_ch->type),
  682. (scan_ch->
  683. type & SCAN_CHANNEL_TYPE_ACTIVE) ? "ACTIVE" : "PASSIVE",
  684. (scan_ch->
  685. type & SCAN_CHANNEL_TYPE_ACTIVE) ? active_dwell :
  686. passive_dwell);
  687. scan_ch++;
  688. added++;
  689. }
  690. D_SCAN("total channels to scan %d\n", added);
  691. return added;
  692. }
  693. static void
  694. il4965_toggle_tx_ant(struct il_priv *il, u8 *ant, u8 valid)
  695. {
  696. int i;
  697. u8 ind = *ant;
  698. for (i = 0; i < RATE_ANT_NUM - 1; i++) {
  699. ind = (ind + 1) < RATE_ANT_NUM ? ind + 1 : 0;
  700. if (valid & BIT(ind)) {
  701. *ant = ind;
  702. return;
  703. }
  704. }
  705. }
  706. int
  707. il4965_request_scan(struct il_priv *il, struct ieee80211_vif *vif)
  708. {
  709. struct il_host_cmd cmd = {
  710. .id = C_SCAN,
  711. .len = sizeof(struct il_scan_cmd),
  712. .flags = CMD_SIZE_HUGE,
  713. };
  714. struct il_scan_cmd *scan;
  715. u32 rate_flags = 0;
  716. u16 cmd_len;
  717. u16 rx_chain = 0;
  718. enum ieee80211_band band;
  719. u8 n_probes = 0;
  720. u8 rx_ant = il->hw_params.valid_rx_ant;
  721. u8 rate;
  722. bool is_active = false;
  723. int chan_mod;
  724. u8 active_chains;
  725. u8 scan_tx_antennas = il->hw_params.valid_tx_ant;
  726. int ret;
  727. lockdep_assert_held(&il->mutex);
  728. if (!il->scan_cmd) {
  729. il->scan_cmd =
  730. kmalloc(sizeof(struct il_scan_cmd) + IL_MAX_SCAN_SIZE,
  731. GFP_KERNEL);
  732. if (!il->scan_cmd) {
  733. D_SCAN("fail to allocate memory for scan\n");
  734. return -ENOMEM;
  735. }
  736. }
  737. scan = il->scan_cmd;
  738. memset(scan, 0, sizeof(struct il_scan_cmd) + IL_MAX_SCAN_SIZE);
  739. scan->quiet_plcp_th = IL_PLCP_QUIET_THRESH;
  740. scan->quiet_time = IL_ACTIVE_QUIET_TIME;
  741. if (il_is_any_associated(il)) {
  742. u16 interval;
  743. u32 extra;
  744. u32 suspend_time = 100;
  745. u32 scan_suspend_time = 100;
  746. D_INFO("Scanning while associated...\n");
  747. interval = vif->bss_conf.beacon_int;
  748. scan->suspend_time = 0;
  749. scan->max_out_time = cpu_to_le32(200 * 1024);
  750. if (!interval)
  751. interval = suspend_time;
  752. extra = (suspend_time / interval) << 22;
  753. scan_suspend_time =
  754. (extra | ((suspend_time % interval) * 1024));
  755. scan->suspend_time = cpu_to_le32(scan_suspend_time);
  756. D_SCAN("suspend_time 0x%X beacon interval %d\n",
  757. scan_suspend_time, interval);
  758. }
  759. if (il->scan_request->n_ssids) {
  760. int i, p = 0;
  761. D_SCAN("Kicking off active scan\n");
  762. for (i = 0; i < il->scan_request->n_ssids; i++) {
  763. /* always does wildcard anyway */
  764. if (!il->scan_request->ssids[i].ssid_len)
  765. continue;
  766. scan->direct_scan[p].id = WLAN_EID_SSID;
  767. scan->direct_scan[p].len =
  768. il->scan_request->ssids[i].ssid_len;
  769. memcpy(scan->direct_scan[p].ssid,
  770. il->scan_request->ssids[i].ssid,
  771. il->scan_request->ssids[i].ssid_len);
  772. n_probes++;
  773. p++;
  774. }
  775. is_active = true;
  776. } else
  777. D_SCAN("Start passive scan.\n");
  778. scan->tx_cmd.tx_flags = TX_CMD_FLG_SEQ_CTL_MSK;
  779. scan->tx_cmd.sta_id = il->hw_params.bcast_id;
  780. scan->tx_cmd.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  781. switch (il->scan_band) {
  782. case IEEE80211_BAND_2GHZ:
  783. scan->flags = RXON_FLG_BAND_24G_MSK | RXON_FLG_AUTO_DETECT_MSK;
  784. chan_mod =
  785. le32_to_cpu(il->active.flags & RXON_FLG_CHANNEL_MODE_MSK) >>
  786. RXON_FLG_CHANNEL_MODE_POS;
  787. if (chan_mod == CHANNEL_MODE_PURE_40) {
  788. rate = RATE_6M_PLCP;
  789. } else {
  790. rate = RATE_1M_PLCP;
  791. rate_flags = RATE_MCS_CCK_MSK;
  792. }
  793. break;
  794. case IEEE80211_BAND_5GHZ:
  795. rate = RATE_6M_PLCP;
  796. break;
  797. default:
  798. IL_WARN("Invalid scan band\n");
  799. return -EIO;
  800. }
  801. /*
  802. * If active scanning is requested but a certain channel is
  803. * marked passive, we can do active scanning if we detect
  804. * transmissions.
  805. *
  806. * There is an issue with some firmware versions that triggers
  807. * a sysassert on a "good CRC threshold" of zero (== disabled),
  808. * on a radar channel even though this means that we should NOT
  809. * send probes.
  810. *
  811. * The "good CRC threshold" is the number of frames that we
  812. * need to receive during our dwell time on a channel before
  813. * sending out probes -- setting this to a huge value will
  814. * mean we never reach it, but at the same time work around
  815. * the aforementioned issue. Thus use IL_GOOD_CRC_TH_NEVER
  816. * here instead of IL_GOOD_CRC_TH_DISABLED.
  817. */
  818. scan->good_CRC_th =
  819. is_active ? IL_GOOD_CRC_TH_DEFAULT : IL_GOOD_CRC_TH_NEVER;
  820. band = il->scan_band;
  821. if (il->cfg->scan_rx_antennas[band])
  822. rx_ant = il->cfg->scan_rx_antennas[band];
  823. il4965_toggle_tx_ant(il, &il->scan_tx_ant[band], scan_tx_antennas);
  824. rate_flags |= BIT(il->scan_tx_ant[band]) << RATE_MCS_ANT_POS;
  825. scan->tx_cmd.rate_n_flags = cpu_to_le32(rate | rate_flags);
  826. /* In power save mode use one chain, otherwise use all chains */
  827. if (test_bit(S_POWER_PMI, &il->status)) {
  828. /* rx_ant has been set to all valid chains previously */
  829. active_chains =
  830. rx_ant & ((u8) (il->chain_noise_data.active_chains));
  831. if (!active_chains)
  832. active_chains = rx_ant;
  833. D_SCAN("chain_noise_data.active_chains: %u\n",
  834. il->chain_noise_data.active_chains);
  835. rx_ant = il4965_first_antenna(active_chains);
  836. }
  837. /* MIMO is not used here, but value is required */
  838. rx_chain |= il->hw_params.valid_rx_ant << RXON_RX_CHAIN_VALID_POS;
  839. rx_chain |= rx_ant << RXON_RX_CHAIN_FORCE_MIMO_SEL_POS;
  840. rx_chain |= rx_ant << RXON_RX_CHAIN_FORCE_SEL_POS;
  841. rx_chain |= 0x1 << RXON_RX_CHAIN_DRIVER_FORCE_POS;
  842. scan->rx_chain = cpu_to_le16(rx_chain);
  843. cmd_len =
  844. il_fill_probe_req(il, (struct ieee80211_mgmt *)scan->data,
  845. vif->addr, il->scan_request->ie,
  846. il->scan_request->ie_len,
  847. IL_MAX_SCAN_SIZE - sizeof(*scan));
  848. scan->tx_cmd.len = cpu_to_le16(cmd_len);
  849. scan->filter_flags |=
  850. (RXON_FILTER_ACCEPT_GRP_MSK | RXON_FILTER_BCON_AWARE_MSK);
  851. scan->channel_count =
  852. il4965_get_channels_for_scan(il, vif, band, is_active, n_probes,
  853. (void *)&scan->data[cmd_len]);
  854. if (scan->channel_count == 0) {
  855. D_SCAN("channel count %d\n", scan->channel_count);
  856. return -EIO;
  857. }
  858. cmd.len +=
  859. le16_to_cpu(scan->tx_cmd.len) +
  860. scan->channel_count * sizeof(struct il_scan_channel);
  861. cmd.data = scan;
  862. scan->len = cpu_to_le16(cmd.len);
  863. set_bit(S_SCAN_HW, &il->status);
  864. ret = il_send_cmd_sync(il, &cmd);
  865. if (ret)
  866. clear_bit(S_SCAN_HW, &il->status);
  867. return ret;
  868. }
  869. int
  870. il4965_manage_ibss_station(struct il_priv *il, struct ieee80211_vif *vif,
  871. bool add)
  872. {
  873. struct il_vif_priv *vif_priv = (void *)vif->drv_priv;
  874. if (add)
  875. return il4965_add_bssid_station(il, vif->bss_conf.bssid,
  876. &vif_priv->ibss_bssid_sta_id);
  877. return il_remove_station(il, vif_priv->ibss_bssid_sta_id,
  878. vif->bss_conf.bssid);
  879. }
  880. void
  881. il4965_free_tfds_in_queue(struct il_priv *il, int sta_id, int tid, int freed)
  882. {
  883. lockdep_assert_held(&il->sta_lock);
  884. if (il->stations[sta_id].tid[tid].tfds_in_queue >= freed)
  885. il->stations[sta_id].tid[tid].tfds_in_queue -= freed;
  886. else {
  887. D_TX("free more than tfds_in_queue (%u:%d)\n",
  888. il->stations[sta_id].tid[tid].tfds_in_queue, freed);
  889. il->stations[sta_id].tid[tid].tfds_in_queue = 0;
  890. }
  891. }
  892. #define IL_TX_QUEUE_MSK 0xfffff
  893. static bool
  894. il4965_is_single_rx_stream(struct il_priv *il)
  895. {
  896. return il->current_ht_config.smps == IEEE80211_SMPS_STATIC ||
  897. il->current_ht_config.single_chain_sufficient;
  898. }
  899. #define IL_NUM_RX_CHAINS_MULTIPLE 3
  900. #define IL_NUM_RX_CHAINS_SINGLE 2
  901. #define IL_NUM_IDLE_CHAINS_DUAL 2
  902. #define IL_NUM_IDLE_CHAINS_SINGLE 1
  903. /*
  904. * Determine how many receiver/antenna chains to use.
  905. *
  906. * More provides better reception via diversity. Fewer saves power
  907. * at the expense of throughput, but only when not in powersave to
  908. * start with.
  909. *
  910. * MIMO (dual stream) requires at least 2, but works better with 3.
  911. * This does not determine *which* chains to use, just how many.
  912. */
  913. static int
  914. il4965_get_active_rx_chain_count(struct il_priv *il)
  915. {
  916. /* # of Rx chains to use when expecting MIMO. */
  917. if (il4965_is_single_rx_stream(il))
  918. return IL_NUM_RX_CHAINS_SINGLE;
  919. else
  920. return IL_NUM_RX_CHAINS_MULTIPLE;
  921. }
  922. /*
  923. * When we are in power saving mode, unless device support spatial
  924. * multiplexing power save, use the active count for rx chain count.
  925. */
  926. static int
  927. il4965_get_idle_rx_chain_count(struct il_priv *il, int active_cnt)
  928. {
  929. /* # Rx chains when idling, depending on SMPS mode */
  930. switch (il->current_ht_config.smps) {
  931. case IEEE80211_SMPS_STATIC:
  932. case IEEE80211_SMPS_DYNAMIC:
  933. return IL_NUM_IDLE_CHAINS_SINGLE;
  934. case IEEE80211_SMPS_OFF:
  935. return active_cnt;
  936. default:
  937. WARN(1, "invalid SMPS mode %d", il->current_ht_config.smps);
  938. return active_cnt;
  939. }
  940. }
  941. /* up to 4 chains */
  942. static u8
  943. il4965_count_chain_bitmap(u32 chain_bitmap)
  944. {
  945. u8 res;
  946. res = (chain_bitmap & BIT(0)) >> 0;
  947. res += (chain_bitmap & BIT(1)) >> 1;
  948. res += (chain_bitmap & BIT(2)) >> 2;
  949. res += (chain_bitmap & BIT(3)) >> 3;
  950. return res;
  951. }
  952. /**
  953. * il4965_set_rxon_chain - Set up Rx chain usage in "staging" RXON image
  954. *
  955. * Selects how many and which Rx receivers/antennas/chains to use.
  956. * This should not be used for scan command ... it puts data in wrong place.
  957. */
  958. void
  959. il4965_set_rxon_chain(struct il_priv *il)
  960. {
  961. bool is_single = il4965_is_single_rx_stream(il);
  962. bool is_cam = !test_bit(S_POWER_PMI, &il->status);
  963. u8 idle_rx_cnt, active_rx_cnt, valid_rx_cnt;
  964. u32 active_chains;
  965. u16 rx_chain;
  966. /* Tell uCode which antennas are actually connected.
  967. * Before first association, we assume all antennas are connected.
  968. * Just after first association, il4965_chain_noise_calibration()
  969. * checks which antennas actually *are* connected. */
  970. if (il->chain_noise_data.active_chains)
  971. active_chains = il->chain_noise_data.active_chains;
  972. else
  973. active_chains = il->hw_params.valid_rx_ant;
  974. rx_chain = active_chains << RXON_RX_CHAIN_VALID_POS;
  975. /* How many receivers should we use? */
  976. active_rx_cnt = il4965_get_active_rx_chain_count(il);
  977. idle_rx_cnt = il4965_get_idle_rx_chain_count(il, active_rx_cnt);
  978. /* correct rx chain count according hw settings
  979. * and chain noise calibration
  980. */
  981. valid_rx_cnt = il4965_count_chain_bitmap(active_chains);
  982. if (valid_rx_cnt < active_rx_cnt)
  983. active_rx_cnt = valid_rx_cnt;
  984. if (valid_rx_cnt < idle_rx_cnt)
  985. idle_rx_cnt = valid_rx_cnt;
  986. rx_chain |= active_rx_cnt << RXON_RX_CHAIN_MIMO_CNT_POS;
  987. rx_chain |= idle_rx_cnt << RXON_RX_CHAIN_CNT_POS;
  988. il->staging.rx_chain = cpu_to_le16(rx_chain);
  989. if (!is_single && active_rx_cnt >= IL_NUM_RX_CHAINS_SINGLE && is_cam)
  990. il->staging.rx_chain |= RXON_RX_CHAIN_MIMO_FORCE_MSK;
  991. else
  992. il->staging.rx_chain &= ~RXON_RX_CHAIN_MIMO_FORCE_MSK;
  993. D_ASSOC("rx_chain=0x%X active=%d idle=%d\n", il->staging.rx_chain,
  994. active_rx_cnt, idle_rx_cnt);
  995. WARN_ON(active_rx_cnt == 0 || idle_rx_cnt == 0 ||
  996. active_rx_cnt < idle_rx_cnt);
  997. }
  998. static const char *
  999. il4965_get_fh_string(int cmd)
  1000. {
  1001. switch (cmd) {
  1002. IL_CMD(FH49_RSCSR_CHNL0_STTS_WPTR_REG);
  1003. IL_CMD(FH49_RSCSR_CHNL0_RBDCB_BASE_REG);
  1004. IL_CMD(FH49_RSCSR_CHNL0_WPTR);
  1005. IL_CMD(FH49_MEM_RCSR_CHNL0_CONFIG_REG);
  1006. IL_CMD(FH49_MEM_RSSR_SHARED_CTRL_REG);
  1007. IL_CMD(FH49_MEM_RSSR_RX_STATUS_REG);
  1008. IL_CMD(FH49_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
  1009. IL_CMD(FH49_TSSR_TX_STATUS_REG);
  1010. IL_CMD(FH49_TSSR_TX_ERROR_REG);
  1011. default:
  1012. return "UNKNOWN";
  1013. }
  1014. }
  1015. int
  1016. il4965_dump_fh(struct il_priv *il, char **buf, bool display)
  1017. {
  1018. int i;
  1019. #ifdef CONFIG_IWLEGACY_DEBUG
  1020. int pos = 0;
  1021. size_t bufsz = 0;
  1022. #endif
  1023. static const u32 fh_tbl[] = {
  1024. FH49_RSCSR_CHNL0_STTS_WPTR_REG,
  1025. FH49_RSCSR_CHNL0_RBDCB_BASE_REG,
  1026. FH49_RSCSR_CHNL0_WPTR,
  1027. FH49_MEM_RCSR_CHNL0_CONFIG_REG,
  1028. FH49_MEM_RSSR_SHARED_CTRL_REG,
  1029. FH49_MEM_RSSR_RX_STATUS_REG,
  1030. FH49_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
  1031. FH49_TSSR_TX_STATUS_REG,
  1032. FH49_TSSR_TX_ERROR_REG
  1033. };
  1034. #ifdef CONFIG_IWLEGACY_DEBUG
  1035. if (display) {
  1036. bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
  1037. *buf = kmalloc(bufsz, GFP_KERNEL);
  1038. if (!*buf)
  1039. return -ENOMEM;
  1040. pos +=
  1041. scnprintf(*buf + pos, bufsz - pos, "FH register values:\n");
  1042. for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
  1043. pos +=
  1044. scnprintf(*buf + pos, bufsz - pos,
  1045. " %34s: 0X%08x\n",
  1046. il4965_get_fh_string(fh_tbl[i]),
  1047. il_rd(il, fh_tbl[i]));
  1048. }
  1049. return pos;
  1050. }
  1051. #endif
  1052. IL_ERR("FH register values:\n");
  1053. for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
  1054. IL_ERR(" %34s: 0X%08x\n", il4965_get_fh_string(fh_tbl[i]),
  1055. il_rd(il, fh_tbl[i]));
  1056. }
  1057. return 0;
  1058. }
  1059. void
  1060. il4965_hdl_missed_beacon(struct il_priv *il, struct il_rx_buf *rxb)
  1061. {
  1062. struct il_rx_pkt *pkt = rxb_addr(rxb);
  1063. struct il_missed_beacon_notif *missed_beacon;
  1064. missed_beacon = &pkt->u.missed_beacon;
  1065. if (le32_to_cpu(missed_beacon->consecutive_missed_beacons) >
  1066. il->missed_beacon_threshold) {
  1067. D_CALIB("missed bcn cnsq %d totl %d rcd %d expctd %d\n",
  1068. le32_to_cpu(missed_beacon->consecutive_missed_beacons),
  1069. le32_to_cpu(missed_beacon->total_missed_becons),
  1070. le32_to_cpu(missed_beacon->num_recvd_beacons),
  1071. le32_to_cpu(missed_beacon->num_expected_beacons));
  1072. if (!test_bit(S_SCANNING, &il->status))
  1073. il4965_init_sensitivity(il);
  1074. }
  1075. }
  1076. /* Calculate noise level, based on measurements during network silence just
  1077. * before arriving beacon. This measurement can be done only if we know
  1078. * exactly when to expect beacons, therefore only when we're associated. */
  1079. static void
  1080. il4965_rx_calc_noise(struct il_priv *il)
  1081. {
  1082. struct stats_rx_non_phy *rx_info;
  1083. int num_active_rx = 0;
  1084. int total_silence = 0;
  1085. int bcn_silence_a, bcn_silence_b, bcn_silence_c;
  1086. int last_rx_noise;
  1087. rx_info = &(il->_4965.stats.rx.general);
  1088. bcn_silence_a =
  1089. le32_to_cpu(rx_info->beacon_silence_rssi_a) & IN_BAND_FILTER;
  1090. bcn_silence_b =
  1091. le32_to_cpu(rx_info->beacon_silence_rssi_b) & IN_BAND_FILTER;
  1092. bcn_silence_c =
  1093. le32_to_cpu(rx_info->beacon_silence_rssi_c) & IN_BAND_FILTER;
  1094. if (bcn_silence_a) {
  1095. total_silence += bcn_silence_a;
  1096. num_active_rx++;
  1097. }
  1098. if (bcn_silence_b) {
  1099. total_silence += bcn_silence_b;
  1100. num_active_rx++;
  1101. }
  1102. if (bcn_silence_c) {
  1103. total_silence += bcn_silence_c;
  1104. num_active_rx++;
  1105. }
  1106. /* Average among active antennas */
  1107. if (num_active_rx)
  1108. last_rx_noise = (total_silence / num_active_rx) - 107;
  1109. else
  1110. last_rx_noise = IL_NOISE_MEAS_NOT_AVAILABLE;
  1111. D_CALIB("inband silence a %u, b %u, c %u, dBm %d\n", bcn_silence_a,
  1112. bcn_silence_b, bcn_silence_c, last_rx_noise);
  1113. }
  1114. #ifdef CONFIG_IWLEGACY_DEBUGFS
  1115. /*
  1116. * based on the assumption of all stats counter are in DWORD
  1117. * FIXME: This function is for debugging, do not deal with
  1118. * the case of counters roll-over.
  1119. */
  1120. static void
  1121. il4965_accumulative_stats(struct il_priv *il, __le32 * stats)
  1122. {
  1123. int i, size;
  1124. __le32 *prev_stats;
  1125. u32 *accum_stats;
  1126. u32 *delta, *max_delta;
  1127. struct stats_general_common *general, *accum_general;
  1128. struct stats_tx *tx, *accum_tx;
  1129. prev_stats = (__le32 *) &il->_4965.stats;
  1130. accum_stats = (u32 *) &il->_4965.accum_stats;
  1131. size = sizeof(struct il_notif_stats);
  1132. general = &il->_4965.stats.general.common;
  1133. accum_general = &il->_4965.accum_stats.general.common;
  1134. tx = &il->_4965.stats.tx;
  1135. accum_tx = &il->_4965.accum_stats.tx;
  1136. delta = (u32 *) &il->_4965.delta_stats;
  1137. max_delta = (u32 *) &il->_4965.max_delta;
  1138. for (i = sizeof(__le32); i < size;
  1139. i +=
  1140. sizeof(__le32), stats++, prev_stats++, delta++, max_delta++,
  1141. accum_stats++) {
  1142. if (le32_to_cpu(*stats) > le32_to_cpu(*prev_stats)) {
  1143. *delta =
  1144. (le32_to_cpu(*stats) - le32_to_cpu(*prev_stats));
  1145. *accum_stats += *delta;
  1146. if (*delta > *max_delta)
  1147. *max_delta = *delta;
  1148. }
  1149. }
  1150. /* reset accumulative stats for "no-counter" type stats */
  1151. accum_general->temperature = general->temperature;
  1152. accum_general->ttl_timestamp = general->ttl_timestamp;
  1153. }
  1154. #endif
  1155. void
  1156. il4965_hdl_stats(struct il_priv *il, struct il_rx_buf *rxb)
  1157. {
  1158. const int recalib_seconds = 60;
  1159. bool change;
  1160. struct il_rx_pkt *pkt = rxb_addr(rxb);
  1161. D_RX("Statistics notification received (%d vs %d).\n",
  1162. (int)sizeof(struct il_notif_stats),
  1163. le32_to_cpu(pkt->len_n_flags) & IL_RX_FRAME_SIZE_MSK);
  1164. change =
  1165. ((il->_4965.stats.general.common.temperature !=
  1166. pkt->u.stats.general.common.temperature) ||
  1167. ((il->_4965.stats.flag & STATS_REPLY_FLG_HT40_MODE_MSK) !=
  1168. (pkt->u.stats.flag & STATS_REPLY_FLG_HT40_MODE_MSK)));
  1169. #ifdef CONFIG_IWLEGACY_DEBUGFS
  1170. il4965_accumulative_stats(il, (__le32 *) &pkt->u.stats);
  1171. #endif
  1172. /* TODO: reading some of stats is unneeded */
  1173. memcpy(&il->_4965.stats, &pkt->u.stats, sizeof(il->_4965.stats));
  1174. set_bit(S_STATS, &il->status);
  1175. /*
  1176. * Reschedule the stats timer to occur in recalib_seconds to ensure
  1177. * we get a thermal update even if the uCode doesn't give us one
  1178. */
  1179. mod_timer(&il->stats_periodic,
  1180. jiffies + msecs_to_jiffies(recalib_seconds * 1000));
  1181. if (unlikely(!test_bit(S_SCANNING, &il->status)) &&
  1182. (pkt->hdr.cmd == N_STATS)) {
  1183. il4965_rx_calc_noise(il);
  1184. queue_work(il->workqueue, &il->run_time_calib_work);
  1185. }
  1186. if (change)
  1187. il4965_temperature_calib(il);
  1188. }
  1189. void
  1190. il4965_hdl_c_stats(struct il_priv *il, struct il_rx_buf *rxb)
  1191. {
  1192. struct il_rx_pkt *pkt = rxb_addr(rxb);
  1193. if (le32_to_cpu(pkt->u.stats.flag) & UCODE_STATS_CLEAR_MSK) {
  1194. #ifdef CONFIG_IWLEGACY_DEBUGFS
  1195. memset(&il->_4965.accum_stats, 0,
  1196. sizeof(struct il_notif_stats));
  1197. memset(&il->_4965.delta_stats, 0,
  1198. sizeof(struct il_notif_stats));
  1199. memset(&il->_4965.max_delta, 0, sizeof(struct il_notif_stats));
  1200. #endif
  1201. D_RX("Statistics have been cleared\n");
  1202. }
  1203. il4965_hdl_stats(il, rxb);
  1204. }
  1205. /*
  1206. * mac80211 queues, ACs, hardware queues, FIFOs.
  1207. *
  1208. * Cf. http://wireless.kernel.org/en/developers/Documentation/mac80211/queues
  1209. *
  1210. * Mac80211 uses the following numbers, which we get as from it
  1211. * by way of skb_get_queue_mapping(skb):
  1212. *
  1213. * VO 0
  1214. * VI 1
  1215. * BE 2
  1216. * BK 3
  1217. *
  1218. *
  1219. * Regular (not A-MPDU) frames are put into hardware queues corresponding
  1220. * to the FIFOs, see comments in iwl-prph.h. Aggregated frames get their
  1221. * own queue per aggregation session (RA/TID combination), such queues are
  1222. * set up to map into FIFOs too, for which we need an AC->FIFO mapping. In
  1223. * order to map frames to the right queue, we also need an AC->hw queue
  1224. * mapping. This is implemented here.
  1225. *
  1226. * Due to the way hw queues are set up (by the hw specific modules like
  1227. * 4965.c), the AC->hw queue mapping is the identity
  1228. * mapping.
  1229. */
  1230. static const u8 tid_to_ac[] = {
  1231. IEEE80211_AC_BE,
  1232. IEEE80211_AC_BK,
  1233. IEEE80211_AC_BK,
  1234. IEEE80211_AC_BE,
  1235. IEEE80211_AC_VI,
  1236. IEEE80211_AC_VI,
  1237. IEEE80211_AC_VO,
  1238. IEEE80211_AC_VO
  1239. };
  1240. static inline int
  1241. il4965_get_ac_from_tid(u16 tid)
  1242. {
  1243. if (likely(tid < ARRAY_SIZE(tid_to_ac)))
  1244. return tid_to_ac[tid];
  1245. /* no support for TIDs 8-15 yet */
  1246. return -EINVAL;
  1247. }
  1248. static inline int
  1249. il4965_get_fifo_from_tid(u16 tid)
  1250. {
  1251. const u8 ac_to_fifo[] = {
  1252. IL_TX_FIFO_VO,
  1253. IL_TX_FIFO_VI,
  1254. IL_TX_FIFO_BE,
  1255. IL_TX_FIFO_BK,
  1256. };
  1257. if (likely(tid < ARRAY_SIZE(tid_to_ac)))
  1258. return ac_to_fifo[tid_to_ac[tid]];
  1259. /* no support for TIDs 8-15 yet */
  1260. return -EINVAL;
  1261. }
  1262. /*
  1263. * handle build C_TX command notification.
  1264. */
  1265. static void
  1266. il4965_tx_cmd_build_basic(struct il_priv *il, struct sk_buff *skb,
  1267. struct il_tx_cmd *tx_cmd,
  1268. struct ieee80211_tx_info *info,
  1269. struct ieee80211_hdr *hdr, u8 std_id)
  1270. {
  1271. __le16 fc = hdr->frame_control;
  1272. __le32 tx_flags = tx_cmd->tx_flags;
  1273. tx_cmd->stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  1274. if (!(info->flags & IEEE80211_TX_CTL_NO_ACK)) {
  1275. tx_flags |= TX_CMD_FLG_ACK_MSK;
  1276. if (ieee80211_is_mgmt(fc))
  1277. tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
  1278. if (ieee80211_is_probe_resp(fc) &&
  1279. !(le16_to_cpu(hdr->seq_ctrl) & 0xf))
  1280. tx_flags |= TX_CMD_FLG_TSF_MSK;
  1281. } else {
  1282. tx_flags &= (~TX_CMD_FLG_ACK_MSK);
  1283. tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
  1284. }
  1285. if (ieee80211_is_back_req(fc))
  1286. tx_flags |= TX_CMD_FLG_ACK_MSK | TX_CMD_FLG_IMM_BA_RSP_MASK;
  1287. tx_cmd->sta_id = std_id;
  1288. if (ieee80211_has_morefrags(fc))
  1289. tx_flags |= TX_CMD_FLG_MORE_FRAG_MSK;
  1290. if (ieee80211_is_data_qos(fc)) {
  1291. u8 *qc = ieee80211_get_qos_ctl(hdr);
  1292. tx_cmd->tid_tspec = qc[0] & 0xf;
  1293. tx_flags &= ~TX_CMD_FLG_SEQ_CTL_MSK;
  1294. } else {
  1295. tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
  1296. }
  1297. il_tx_cmd_protection(il, info, fc, &tx_flags);
  1298. tx_flags &= ~(TX_CMD_FLG_ANT_SEL_MSK);
  1299. if (ieee80211_is_mgmt(fc)) {
  1300. if (ieee80211_is_assoc_req(fc) || ieee80211_is_reassoc_req(fc))
  1301. tx_cmd->timeout.pm_frame_timeout = cpu_to_le16(3);
  1302. else
  1303. tx_cmd->timeout.pm_frame_timeout = cpu_to_le16(2);
  1304. } else {
  1305. tx_cmd->timeout.pm_frame_timeout = 0;
  1306. }
  1307. tx_cmd->driver_txop = 0;
  1308. tx_cmd->tx_flags = tx_flags;
  1309. tx_cmd->next_frame_len = 0;
  1310. }
  1311. static void
  1312. il4965_tx_cmd_build_rate(struct il_priv *il, struct il_tx_cmd *tx_cmd,
  1313. struct ieee80211_tx_info *info, __le16 fc)
  1314. {
  1315. const u8 rts_retry_limit = 60;
  1316. u32 rate_flags;
  1317. int rate_idx;
  1318. u8 data_retry_limit;
  1319. u8 rate_plcp;
  1320. /* Set retry limit on DATA packets and Probe Responses */
  1321. if (ieee80211_is_probe_resp(fc))
  1322. data_retry_limit = 3;
  1323. else
  1324. data_retry_limit = IL4965_DEFAULT_TX_RETRY;
  1325. tx_cmd->data_retry_limit = data_retry_limit;
  1326. /* Set retry limit on RTS packets */
  1327. tx_cmd->rts_retry_limit = min(data_retry_limit, rts_retry_limit);
  1328. /* DATA packets will use the uCode station table for rate/antenna
  1329. * selection */
  1330. if (ieee80211_is_data(fc)) {
  1331. tx_cmd->initial_rate_idx = 0;
  1332. tx_cmd->tx_flags |= TX_CMD_FLG_STA_RATE_MSK;
  1333. return;
  1334. }
  1335. /**
  1336. * If the current TX rate stored in mac80211 has the MCS bit set, it's
  1337. * not really a TX rate. Thus, we use the lowest supported rate for
  1338. * this band. Also use the lowest supported rate if the stored rate
  1339. * idx is invalid.
  1340. */
  1341. rate_idx = info->control.rates[0].idx;
  1342. if ((info->control.rates[0].flags & IEEE80211_TX_RC_MCS) || rate_idx < 0
  1343. || rate_idx > RATE_COUNT_LEGACY)
  1344. rate_idx =
  1345. rate_lowest_index(&il->bands[info->band],
  1346. info->control.sta);
  1347. /* For 5 GHZ band, remap mac80211 rate indices into driver indices */
  1348. if (info->band == IEEE80211_BAND_5GHZ)
  1349. rate_idx += IL_FIRST_OFDM_RATE;
  1350. /* Get PLCP rate for tx_cmd->rate_n_flags */
  1351. rate_plcp = il_rates[rate_idx].plcp;
  1352. /* Zero out flags for this packet */
  1353. rate_flags = 0;
  1354. /* Set CCK flag as needed */
  1355. if (rate_idx >= IL_FIRST_CCK_RATE && rate_idx <= IL_LAST_CCK_RATE)
  1356. rate_flags |= RATE_MCS_CCK_MSK;
  1357. /* Set up antennas */
  1358. il4965_toggle_tx_ant(il, &il->mgmt_tx_ant, il->hw_params.valid_tx_ant);
  1359. rate_flags |= BIT(il->mgmt_tx_ant) << RATE_MCS_ANT_POS;
  1360. /* Set the rate in the TX cmd */
  1361. tx_cmd->rate_n_flags = cpu_to_le32(rate_plcp | rate_flags);
  1362. }
  1363. static void
  1364. il4965_tx_cmd_build_hwcrypto(struct il_priv *il, struct ieee80211_tx_info *info,
  1365. struct il_tx_cmd *tx_cmd, struct sk_buff *skb_frag,
  1366. int sta_id)
  1367. {
  1368. struct ieee80211_key_conf *keyconf = info->control.hw_key;
  1369. switch (keyconf->cipher) {
  1370. case WLAN_CIPHER_SUITE_CCMP:
  1371. tx_cmd->sec_ctl = TX_CMD_SEC_CCM;
  1372. memcpy(tx_cmd->key, keyconf->key, keyconf->keylen);
  1373. if (info->flags & IEEE80211_TX_CTL_AMPDU)
  1374. tx_cmd->tx_flags |= TX_CMD_FLG_AGG_CCMP_MSK;
  1375. D_TX("tx_cmd with AES hwcrypto\n");
  1376. break;
  1377. case WLAN_CIPHER_SUITE_TKIP:
  1378. tx_cmd->sec_ctl = TX_CMD_SEC_TKIP;
  1379. ieee80211_get_tkip_p2k(keyconf, skb_frag, tx_cmd->key);
  1380. D_TX("tx_cmd with tkip hwcrypto\n");
  1381. break;
  1382. case WLAN_CIPHER_SUITE_WEP104:
  1383. tx_cmd->sec_ctl |= TX_CMD_SEC_KEY128;
  1384. /* fall through */
  1385. case WLAN_CIPHER_SUITE_WEP40:
  1386. tx_cmd->sec_ctl |=
  1387. (TX_CMD_SEC_WEP | (keyconf->keyidx & TX_CMD_SEC_MSK) <<
  1388. TX_CMD_SEC_SHIFT);
  1389. memcpy(&tx_cmd->key[3], keyconf->key, keyconf->keylen);
  1390. D_TX("Configuring packet for WEP encryption " "with key %d\n",
  1391. keyconf->keyidx);
  1392. break;
  1393. default:
  1394. IL_ERR("Unknown encode cipher %x\n", keyconf->cipher);
  1395. break;
  1396. }
  1397. }
  1398. /*
  1399. * start C_TX command process
  1400. */
  1401. int
  1402. il4965_tx_skb(struct il_priv *il, struct sk_buff *skb)
  1403. {
  1404. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
  1405. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1406. struct ieee80211_sta *sta = info->control.sta;
  1407. struct il_station_priv *sta_priv = NULL;
  1408. struct il_tx_queue *txq;
  1409. struct il_queue *q;
  1410. struct il_device_cmd *out_cmd;
  1411. struct il_cmd_meta *out_meta;
  1412. struct il_tx_cmd *tx_cmd;
  1413. int txq_id;
  1414. dma_addr_t phys_addr;
  1415. dma_addr_t txcmd_phys;
  1416. dma_addr_t scratch_phys;
  1417. u16 len, firstlen, secondlen;
  1418. u16 seq_number = 0;
  1419. __le16 fc;
  1420. u8 hdr_len;
  1421. u8 sta_id;
  1422. u8 wait_write_ptr = 0;
  1423. u8 tid = 0;
  1424. u8 *qc = NULL;
  1425. unsigned long flags;
  1426. bool is_agg = false;
  1427. spin_lock_irqsave(&il->lock, flags);
  1428. if (il_is_rfkill(il)) {
  1429. D_DROP("Dropping - RF KILL\n");
  1430. goto drop_unlock;
  1431. }
  1432. fc = hdr->frame_control;
  1433. #ifdef CONFIG_IWLEGACY_DEBUG
  1434. if (ieee80211_is_auth(fc))
  1435. D_TX("Sending AUTH frame\n");
  1436. else if (ieee80211_is_assoc_req(fc))
  1437. D_TX("Sending ASSOC frame\n");
  1438. else if (ieee80211_is_reassoc_req(fc))
  1439. D_TX("Sending REASSOC frame\n");
  1440. #endif
  1441. hdr_len = ieee80211_hdrlen(fc);
  1442. /* For management frames use broadcast id to do not break aggregation */
  1443. if (!ieee80211_is_data(fc))
  1444. sta_id = il->hw_params.bcast_id;
  1445. else {
  1446. /* Find idx into station table for destination station */
  1447. sta_id = il_sta_id_or_broadcast(il, info->control.sta);
  1448. if (sta_id == IL_INVALID_STATION) {
  1449. D_DROP("Dropping - INVALID STATION: %pM\n", hdr->addr1);
  1450. goto drop_unlock;
  1451. }
  1452. }
  1453. D_TX("station Id %d\n", sta_id);
  1454. if (sta)
  1455. sta_priv = (void *)sta->drv_priv;
  1456. if (sta_priv && sta_priv->asleep &&
  1457. (info->flags & IEEE80211_TX_CTL_NO_PS_BUFFER)) {
  1458. /*
  1459. * This sends an asynchronous command to the device,
  1460. * but we can rely on it being processed before the
  1461. * next frame is processed -- and the next frame to
  1462. * this station is the one that will consume this
  1463. * counter.
  1464. * For now set the counter to just 1 since we do not
  1465. * support uAPSD yet.
  1466. */
  1467. il4965_sta_modify_sleep_tx_count(il, sta_id, 1);
  1468. }
  1469. /* FIXME: remove me ? */
  1470. WARN_ON_ONCE(info->flags & IEEE80211_TX_CTL_SEND_AFTER_DTIM);
  1471. /* Access category (AC) is also the queue number */
  1472. txq_id = skb_get_queue_mapping(skb);
  1473. /* irqs already disabled/saved above when locking il->lock */
  1474. spin_lock(&il->sta_lock);
  1475. if (ieee80211_is_data_qos(fc)) {
  1476. qc = ieee80211_get_qos_ctl(hdr);
  1477. tid = qc[0] & IEEE80211_QOS_CTL_TID_MASK;
  1478. if (WARN_ON_ONCE(tid >= MAX_TID_COUNT)) {
  1479. spin_unlock(&il->sta_lock);
  1480. goto drop_unlock;
  1481. }
  1482. seq_number = il->stations[sta_id].tid[tid].seq_number;
  1483. seq_number &= IEEE80211_SCTL_SEQ;
  1484. hdr->seq_ctrl =
  1485. hdr->seq_ctrl & cpu_to_le16(IEEE80211_SCTL_FRAG);
  1486. hdr->seq_ctrl |= cpu_to_le16(seq_number);
  1487. seq_number += 0x10;
  1488. /* aggregation is on for this <sta,tid> */
  1489. if (info->flags & IEEE80211_TX_CTL_AMPDU &&
  1490. il->stations[sta_id].tid[tid].agg.state == IL_AGG_ON) {
  1491. txq_id = il->stations[sta_id].tid[tid].agg.txq_id;
  1492. is_agg = true;
  1493. }
  1494. }
  1495. txq = &il->txq[txq_id];
  1496. q = &txq->q;
  1497. if (unlikely(il_queue_space(q) < q->high_mark)) {
  1498. spin_unlock(&il->sta_lock);
  1499. goto drop_unlock;
  1500. }
  1501. if (ieee80211_is_data_qos(fc)) {
  1502. il->stations[sta_id].tid[tid].tfds_in_queue++;
  1503. if (!ieee80211_has_morefrags(fc))
  1504. il->stations[sta_id].tid[tid].seq_number = seq_number;
  1505. }
  1506. spin_unlock(&il->sta_lock);
  1507. txq->skbs[q->write_ptr] = skb;
  1508. /* Set up first empty entry in queue's array of Tx/cmd buffers */
  1509. out_cmd = txq->cmd[q->write_ptr];
  1510. out_meta = &txq->meta[q->write_ptr];
  1511. tx_cmd = &out_cmd->cmd.tx;
  1512. memset(&out_cmd->hdr, 0, sizeof(out_cmd->hdr));
  1513. memset(tx_cmd, 0, sizeof(struct il_tx_cmd));
  1514. /*
  1515. * Set up the Tx-command (not MAC!) header.
  1516. * Store the chosen Tx queue and TFD idx within the sequence field;
  1517. * after Tx, uCode's Tx response will return this value so driver can
  1518. * locate the frame within the tx queue and do post-tx processing.
  1519. */
  1520. out_cmd->hdr.cmd = C_TX;
  1521. out_cmd->hdr.sequence =
  1522. cpu_to_le16((u16)
  1523. (QUEUE_TO_SEQ(txq_id) | IDX_TO_SEQ(q->write_ptr)));
  1524. /* Copy MAC header from skb into command buffer */
  1525. memcpy(tx_cmd->hdr, hdr, hdr_len);
  1526. /* Total # bytes to be transmitted */
  1527. len = (u16) skb->len;
  1528. tx_cmd->len = cpu_to_le16(len);
  1529. if (info->control.hw_key)
  1530. il4965_tx_cmd_build_hwcrypto(il, info, tx_cmd, skb, sta_id);
  1531. /* TODO need this for burst mode later on */
  1532. il4965_tx_cmd_build_basic(il, skb, tx_cmd, info, hdr, sta_id);
  1533. il4965_tx_cmd_build_rate(il, tx_cmd, info, fc);
  1534. il_update_stats(il, true, fc, len);
  1535. /*
  1536. * Use the first empty entry in this queue's command buffer array
  1537. * to contain the Tx command and MAC header concatenated together
  1538. * (payload data will be in another buffer).
  1539. * Size of this varies, due to varying MAC header length.
  1540. * If end is not dword aligned, we'll have 2 extra bytes at the end
  1541. * of the MAC header (device reads on dword boundaries).
  1542. * We'll tell device about this padding later.
  1543. */
  1544. len = sizeof(struct il_tx_cmd) + sizeof(struct il_cmd_header) + hdr_len;
  1545. firstlen = (len + 3) & ~3;
  1546. /* Tell NIC about any 2-byte padding after MAC header */
  1547. if (firstlen != len)
  1548. tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
  1549. /* Physical address of this Tx command's header (not MAC header!),
  1550. * within command buffer array. */
  1551. txcmd_phys =
  1552. pci_map_single(il->pci_dev, &out_cmd->hdr, firstlen,
  1553. PCI_DMA_BIDIRECTIONAL);
  1554. dma_unmap_addr_set(out_meta, mapping, txcmd_phys);
  1555. dma_unmap_len_set(out_meta, len, firstlen);
  1556. /* Add buffer containing Tx command and MAC(!) header to TFD's
  1557. * first entry */
  1558. il->ops->txq_attach_buf_to_tfd(il, txq, txcmd_phys, firstlen, 1, 0);
  1559. if (!ieee80211_has_morefrags(hdr->frame_control)) {
  1560. txq->need_update = 1;
  1561. } else {
  1562. wait_write_ptr = 1;
  1563. txq->need_update = 0;
  1564. }
  1565. /* Set up TFD's 2nd entry to point directly to remainder of skb,
  1566. * if any (802.11 null frames have no payload). */
  1567. secondlen = skb->len - hdr_len;
  1568. if (secondlen > 0) {
  1569. phys_addr =
  1570. pci_map_single(il->pci_dev, skb->data + hdr_len, secondlen,
  1571. PCI_DMA_TODEVICE);
  1572. il->ops->txq_attach_buf_to_tfd(il, txq, phys_addr, secondlen,
  1573. 0, 0);
  1574. }
  1575. scratch_phys =
  1576. txcmd_phys + sizeof(struct il_cmd_header) +
  1577. offsetof(struct il_tx_cmd, scratch);
  1578. /* take back ownership of DMA buffer to enable update */
  1579. pci_dma_sync_single_for_cpu(il->pci_dev, txcmd_phys, firstlen,
  1580. PCI_DMA_BIDIRECTIONAL);
  1581. tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
  1582. tx_cmd->dram_msb_ptr = il_get_dma_hi_addr(scratch_phys);
  1583. D_TX("sequence nr = 0X%x\n", le16_to_cpu(out_cmd->hdr.sequence));
  1584. D_TX("tx_flags = 0X%x\n", le32_to_cpu(tx_cmd->tx_flags));
  1585. il_print_hex_dump(il, IL_DL_TX, (u8 *) tx_cmd, sizeof(*tx_cmd));
  1586. il_print_hex_dump(il, IL_DL_TX, (u8 *) tx_cmd->hdr, hdr_len);
  1587. /* Set up entry for this TFD in Tx byte-count array */
  1588. if (info->flags & IEEE80211_TX_CTL_AMPDU)
  1589. il->ops->txq_update_byte_cnt_tbl(il, txq, le16_to_cpu(tx_cmd->len));
  1590. pci_dma_sync_single_for_device(il->pci_dev, txcmd_phys, firstlen,
  1591. PCI_DMA_BIDIRECTIONAL);
  1592. /* Tell device the write idx *just past* this latest filled TFD */
  1593. q->write_ptr = il_queue_inc_wrap(q->write_ptr, q->n_bd);
  1594. il_txq_update_write_ptr(il, txq);
  1595. spin_unlock_irqrestore(&il->lock, flags);
  1596. /*
  1597. * At this point the frame is "transmitted" successfully
  1598. * and we will get a TX status notification eventually,
  1599. * regardless of the value of ret. "ret" only indicates
  1600. * whether or not we should update the write pointer.
  1601. */
  1602. /*
  1603. * Avoid atomic ops if it isn't an associated client.
  1604. * Also, if this is a packet for aggregation, don't
  1605. * increase the counter because the ucode will stop
  1606. * aggregation queues when their respective station
  1607. * goes to sleep.
  1608. */
  1609. if (sta_priv && sta_priv->client && !is_agg)
  1610. atomic_inc(&sta_priv->pending_frames);
  1611. if (il_queue_space(q) < q->high_mark && il->mac80211_registered) {
  1612. if (wait_write_ptr) {
  1613. spin_lock_irqsave(&il->lock, flags);
  1614. txq->need_update = 1;
  1615. il_txq_update_write_ptr(il, txq);
  1616. spin_unlock_irqrestore(&il->lock, flags);
  1617. } else {
  1618. il_stop_queue(il, txq);
  1619. }
  1620. }
  1621. return 0;
  1622. drop_unlock:
  1623. spin_unlock_irqrestore(&il->lock, flags);
  1624. return -1;
  1625. }
  1626. static inline int
  1627. il4965_alloc_dma_ptr(struct il_priv *il, struct il_dma_ptr *ptr, size_t size)
  1628. {
  1629. ptr->addr =
  1630. dma_alloc_coherent(&il->pci_dev->dev, size, &ptr->dma, GFP_KERNEL);
  1631. if (!ptr->addr)
  1632. return -ENOMEM;
  1633. ptr->size = size;
  1634. return 0;
  1635. }
  1636. static inline void
  1637. il4965_free_dma_ptr(struct il_priv *il, struct il_dma_ptr *ptr)
  1638. {
  1639. if (unlikely(!ptr->addr))
  1640. return;
  1641. dma_free_coherent(&il->pci_dev->dev, ptr->size, ptr->addr, ptr->dma);
  1642. memset(ptr, 0, sizeof(*ptr));
  1643. }
  1644. /**
  1645. * il4965_hw_txq_ctx_free - Free TXQ Context
  1646. *
  1647. * Destroy all TX DMA queues and structures
  1648. */
  1649. void
  1650. il4965_hw_txq_ctx_free(struct il_priv *il)
  1651. {
  1652. int txq_id;
  1653. /* Tx queues */
  1654. if (il->txq) {
  1655. for (txq_id = 0; txq_id < il->hw_params.max_txq_num; txq_id++)
  1656. if (txq_id == il->cmd_queue)
  1657. il_cmd_queue_free(il);
  1658. else
  1659. il_tx_queue_free(il, txq_id);
  1660. }
  1661. il4965_free_dma_ptr(il, &il->kw);
  1662. il4965_free_dma_ptr(il, &il->scd_bc_tbls);
  1663. /* free tx queue structure */
  1664. il_free_txq_mem(il);
  1665. }
  1666. /**
  1667. * il4965_txq_ctx_alloc - allocate TX queue context
  1668. * Allocate all Tx DMA structures and initialize them
  1669. *
  1670. * @param il
  1671. * @return error code
  1672. */
  1673. int
  1674. il4965_txq_ctx_alloc(struct il_priv *il)
  1675. {
  1676. int ret, txq_id;
  1677. unsigned long flags;
  1678. /* Free all tx/cmd queues and keep-warm buffer */
  1679. il4965_hw_txq_ctx_free(il);
  1680. ret =
  1681. il4965_alloc_dma_ptr(il, &il->scd_bc_tbls,
  1682. il->hw_params.scd_bc_tbls_size);
  1683. if (ret) {
  1684. IL_ERR("Scheduler BC Table allocation failed\n");
  1685. goto error_bc_tbls;
  1686. }
  1687. /* Alloc keep-warm buffer */
  1688. ret = il4965_alloc_dma_ptr(il, &il->kw, IL_KW_SIZE);
  1689. if (ret) {
  1690. IL_ERR("Keep Warm allocation failed\n");
  1691. goto error_kw;
  1692. }
  1693. /* allocate tx queue structure */
  1694. ret = il_alloc_txq_mem(il);
  1695. if (ret)
  1696. goto error;
  1697. spin_lock_irqsave(&il->lock, flags);
  1698. /* Turn off all Tx DMA fifos */
  1699. il4965_txq_set_sched(il, 0);
  1700. /* Tell NIC where to find the "keep warm" buffer */
  1701. il_wr(il, FH49_KW_MEM_ADDR_REG, il->kw.dma >> 4);
  1702. spin_unlock_irqrestore(&il->lock, flags);
  1703. /* Alloc and init all Tx queues, including the command queue (#4/#9) */
  1704. for (txq_id = 0; txq_id < il->hw_params.max_txq_num; txq_id++) {
  1705. ret = il_tx_queue_init(il, txq_id);
  1706. if (ret) {
  1707. IL_ERR("Tx %d queue init failed\n", txq_id);
  1708. goto error;
  1709. }
  1710. }
  1711. return ret;
  1712. error:
  1713. il4965_hw_txq_ctx_free(il);
  1714. il4965_free_dma_ptr(il, &il->kw);
  1715. error_kw:
  1716. il4965_free_dma_ptr(il, &il->scd_bc_tbls);
  1717. error_bc_tbls:
  1718. return ret;
  1719. }
  1720. void
  1721. il4965_txq_ctx_reset(struct il_priv *il)
  1722. {
  1723. int txq_id;
  1724. unsigned long flags;
  1725. spin_lock_irqsave(&il->lock, flags);
  1726. /* Turn off all Tx DMA fifos */
  1727. il4965_txq_set_sched(il, 0);
  1728. /* Tell NIC where to find the "keep warm" buffer */
  1729. il_wr(il, FH49_KW_MEM_ADDR_REG, il->kw.dma >> 4);
  1730. spin_unlock_irqrestore(&il->lock, flags);
  1731. /* Alloc and init all Tx queues, including the command queue (#4) */
  1732. for (txq_id = 0; txq_id < il->hw_params.max_txq_num; txq_id++)
  1733. il_tx_queue_reset(il, txq_id);
  1734. }
  1735. void
  1736. il4965_txq_ctx_unmap(struct il_priv *il)
  1737. {
  1738. int txq_id;
  1739. if (!il->txq)
  1740. return;
  1741. /* Unmap DMA from host system and free skb's */
  1742. for (txq_id = 0; txq_id < il->hw_params.max_txq_num; txq_id++)
  1743. if (txq_id == il->cmd_queue)
  1744. il_cmd_queue_unmap(il);
  1745. else
  1746. il_tx_queue_unmap(il, txq_id);
  1747. }
  1748. /**
  1749. * il4965_txq_ctx_stop - Stop all Tx DMA channels
  1750. */
  1751. void
  1752. il4965_txq_ctx_stop(struct il_priv *il)
  1753. {
  1754. int ch, ret;
  1755. _il_wr_prph(il, IL49_SCD_TXFACT, 0);
  1756. /* Stop each Tx DMA channel, and wait for it to be idle */
  1757. for (ch = 0; ch < il->hw_params.dma_chnl_num; ch++) {
  1758. _il_wr(il, FH49_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
  1759. ret =
  1760. _il_poll_bit(il, FH49_TSSR_TX_STATUS_REG,
  1761. FH49_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch),
  1762. FH49_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch),
  1763. 1000);
  1764. if (ret < 0)
  1765. IL_ERR("Timeout stopping DMA channel %d [0x%08x]",
  1766. ch, _il_rd(il, FH49_TSSR_TX_STATUS_REG));
  1767. }
  1768. }
  1769. /*
  1770. * Find first available (lowest unused) Tx Queue, mark it "active".
  1771. * Called only when finding queue for aggregation.
  1772. * Should never return anything < 7, because they should already
  1773. * be in use as EDCA AC (0-3), Command (4), reserved (5, 6)
  1774. */
  1775. static int
  1776. il4965_txq_ctx_activate_free(struct il_priv *il)
  1777. {
  1778. int txq_id;
  1779. for (txq_id = 0; txq_id < il->hw_params.max_txq_num; txq_id++)
  1780. if (!test_and_set_bit(txq_id, &il->txq_ctx_active_msk))
  1781. return txq_id;
  1782. return -1;
  1783. }
  1784. /**
  1785. * il4965_tx_queue_stop_scheduler - Stop queue, but keep configuration
  1786. */
  1787. static void
  1788. il4965_tx_queue_stop_scheduler(struct il_priv *il, u16 txq_id)
  1789. {
  1790. /* Simply stop the queue, but don't change any configuration;
  1791. * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
  1792. il_wr_prph(il, IL49_SCD_QUEUE_STATUS_BITS(txq_id),
  1793. (0 << IL49_SCD_QUEUE_STTS_REG_POS_ACTIVE) |
  1794. (1 << IL49_SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
  1795. }
  1796. /**
  1797. * il4965_tx_queue_set_q2ratid - Map unique receiver/tid combination to a queue
  1798. */
  1799. static int
  1800. il4965_tx_queue_set_q2ratid(struct il_priv *il, u16 ra_tid, u16 txq_id)
  1801. {
  1802. u32 tbl_dw_addr;
  1803. u32 tbl_dw;
  1804. u16 scd_q2ratid;
  1805. scd_q2ratid = ra_tid & IL_SCD_QUEUE_RA_TID_MAP_RATID_MSK;
  1806. tbl_dw_addr =
  1807. il->scd_base_addr + IL49_SCD_TRANSLATE_TBL_OFFSET_QUEUE(txq_id);
  1808. tbl_dw = il_read_targ_mem(il, tbl_dw_addr);
  1809. if (txq_id & 0x1)
  1810. tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
  1811. else
  1812. tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
  1813. il_write_targ_mem(il, tbl_dw_addr, tbl_dw);
  1814. return 0;
  1815. }
  1816. /**
  1817. * il4965_tx_queue_agg_enable - Set up & enable aggregation for selected queue
  1818. *
  1819. * NOTE: txq_id must be greater than IL49_FIRST_AMPDU_QUEUE,
  1820. * i.e. it must be one of the higher queues used for aggregation
  1821. */
  1822. static int
  1823. il4965_txq_agg_enable(struct il_priv *il, int txq_id, int tx_fifo, int sta_id,
  1824. int tid, u16 ssn_idx)
  1825. {
  1826. unsigned long flags;
  1827. u16 ra_tid;
  1828. int ret;
  1829. if ((IL49_FIRST_AMPDU_QUEUE > txq_id) ||
  1830. (IL49_FIRST_AMPDU_QUEUE +
  1831. il->cfg->num_of_ampdu_queues <= txq_id)) {
  1832. IL_WARN("queue number out of range: %d, must be %d to %d\n",
  1833. txq_id, IL49_FIRST_AMPDU_QUEUE,
  1834. IL49_FIRST_AMPDU_QUEUE +
  1835. il->cfg->num_of_ampdu_queues - 1);
  1836. return -EINVAL;
  1837. }
  1838. ra_tid = BUILD_RAxTID(sta_id, tid);
  1839. /* Modify device's station table to Tx this TID */
  1840. ret = il4965_sta_tx_modify_enable_tid(il, sta_id, tid);
  1841. if (ret)
  1842. return ret;
  1843. spin_lock_irqsave(&il->lock, flags);
  1844. /* Stop this Tx queue before configuring it */
  1845. il4965_tx_queue_stop_scheduler(il, txq_id);
  1846. /* Map receiver-address / traffic-ID to this queue */
  1847. il4965_tx_queue_set_q2ratid(il, ra_tid, txq_id);
  1848. /* Set this queue as a chain-building queue */
  1849. il_set_bits_prph(il, IL49_SCD_QUEUECHAIN_SEL, (1 << txq_id));
  1850. /* Place first TFD at idx corresponding to start sequence number.
  1851. * Assumes that ssn_idx is valid (!= 0xFFF) */
  1852. il->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
  1853. il->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
  1854. il4965_set_wr_ptrs(il, txq_id, ssn_idx);
  1855. /* Set up Tx win size and frame limit for this queue */
  1856. il_write_targ_mem(il,
  1857. il->scd_base_addr +
  1858. IL49_SCD_CONTEXT_QUEUE_OFFSET(txq_id),
  1859. (SCD_WIN_SIZE << IL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_POS)
  1860. & IL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_MSK);
  1861. il_write_targ_mem(il,
  1862. il->scd_base_addr +
  1863. IL49_SCD_CONTEXT_QUEUE_OFFSET(txq_id) + sizeof(u32),
  1864. (SCD_FRAME_LIMIT <<
  1865. IL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
  1866. IL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK);
  1867. il_set_bits_prph(il, IL49_SCD_INTERRUPT_MASK, (1 << txq_id));
  1868. /* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
  1869. il4965_tx_queue_set_status(il, &il->txq[txq_id], tx_fifo, 1);
  1870. spin_unlock_irqrestore(&il->lock, flags);
  1871. return 0;
  1872. }
  1873. int
  1874. il4965_tx_agg_start(struct il_priv *il, struct ieee80211_vif *vif,
  1875. struct ieee80211_sta *sta, u16 tid, u16 * ssn)
  1876. {
  1877. int sta_id;
  1878. int tx_fifo;
  1879. int txq_id;
  1880. int ret;
  1881. unsigned long flags;
  1882. struct il_tid_data *tid_data;
  1883. /* FIXME: warning if tx fifo not found ? */
  1884. tx_fifo = il4965_get_fifo_from_tid(tid);
  1885. if (unlikely(tx_fifo < 0))
  1886. return tx_fifo;
  1887. D_HT("%s on ra = %pM tid = %d\n", __func__, sta->addr, tid);
  1888. sta_id = il_sta_id(sta);
  1889. if (sta_id == IL_INVALID_STATION) {
  1890. IL_ERR("Start AGG on invalid station\n");
  1891. return -ENXIO;
  1892. }
  1893. if (unlikely(tid >= MAX_TID_COUNT))
  1894. return -EINVAL;
  1895. if (il->stations[sta_id].tid[tid].agg.state != IL_AGG_OFF) {
  1896. IL_ERR("Start AGG when state is not IL_AGG_OFF !\n");
  1897. return -ENXIO;
  1898. }
  1899. txq_id = il4965_txq_ctx_activate_free(il);
  1900. if (txq_id == -1) {
  1901. IL_ERR("No free aggregation queue available\n");
  1902. return -ENXIO;
  1903. }
  1904. spin_lock_irqsave(&il->sta_lock, flags);
  1905. tid_data = &il->stations[sta_id].tid[tid];
  1906. *ssn = SEQ_TO_SN(tid_data->seq_number);
  1907. tid_data->agg.txq_id = txq_id;
  1908. il_set_swq_id(&il->txq[txq_id], il4965_get_ac_from_tid(tid), txq_id);
  1909. spin_unlock_irqrestore(&il->sta_lock, flags);
  1910. ret = il4965_txq_agg_enable(il, txq_id, tx_fifo, sta_id, tid, *ssn);
  1911. if (ret)
  1912. return ret;
  1913. spin_lock_irqsave(&il->sta_lock, flags);
  1914. tid_data = &il->stations[sta_id].tid[tid];
  1915. if (tid_data->tfds_in_queue == 0) {
  1916. D_HT("HW queue is empty\n");
  1917. tid_data->agg.state = IL_AGG_ON;
  1918. ieee80211_start_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  1919. } else {
  1920. D_HT("HW queue is NOT empty: %d packets in HW queue\n",
  1921. tid_data->tfds_in_queue);
  1922. tid_data->agg.state = IL_EMPTYING_HW_QUEUE_ADDBA;
  1923. }
  1924. spin_unlock_irqrestore(&il->sta_lock, flags);
  1925. return ret;
  1926. }
  1927. /**
  1928. * txq_id must be greater than IL49_FIRST_AMPDU_QUEUE
  1929. * il->lock must be held by the caller
  1930. */
  1931. static int
  1932. il4965_txq_agg_disable(struct il_priv *il, u16 txq_id, u16 ssn_idx, u8 tx_fifo)
  1933. {
  1934. if ((IL49_FIRST_AMPDU_QUEUE > txq_id) ||
  1935. (IL49_FIRST_AMPDU_QUEUE +
  1936. il->cfg->num_of_ampdu_queues <= txq_id)) {
  1937. IL_WARN("queue number out of range: %d, must be %d to %d\n",
  1938. txq_id, IL49_FIRST_AMPDU_QUEUE,
  1939. IL49_FIRST_AMPDU_QUEUE +
  1940. il->cfg->num_of_ampdu_queues - 1);
  1941. return -EINVAL;
  1942. }
  1943. il4965_tx_queue_stop_scheduler(il, txq_id);
  1944. il_clear_bits_prph(il, IL49_SCD_QUEUECHAIN_SEL, (1 << txq_id));
  1945. il->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
  1946. il->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
  1947. /* supposes that ssn_idx is valid (!= 0xFFF) */
  1948. il4965_set_wr_ptrs(il, txq_id, ssn_idx);
  1949. il_clear_bits_prph(il, IL49_SCD_INTERRUPT_MASK, (1 << txq_id));
  1950. il_txq_ctx_deactivate(il, txq_id);
  1951. il4965_tx_queue_set_status(il, &il->txq[txq_id], tx_fifo, 0);
  1952. return 0;
  1953. }
  1954. int
  1955. il4965_tx_agg_stop(struct il_priv *il, struct ieee80211_vif *vif,
  1956. struct ieee80211_sta *sta, u16 tid)
  1957. {
  1958. int tx_fifo_id, txq_id, sta_id, ssn;
  1959. struct il_tid_data *tid_data;
  1960. int write_ptr, read_ptr;
  1961. unsigned long flags;
  1962. /* FIXME: warning if tx_fifo_id not found ? */
  1963. tx_fifo_id = il4965_get_fifo_from_tid(tid);
  1964. if (unlikely(tx_fifo_id < 0))
  1965. return tx_fifo_id;
  1966. sta_id = il_sta_id(sta);
  1967. if (sta_id == IL_INVALID_STATION) {
  1968. IL_ERR("Invalid station for AGG tid %d\n", tid);
  1969. return -ENXIO;
  1970. }
  1971. spin_lock_irqsave(&il->sta_lock, flags);
  1972. tid_data = &il->stations[sta_id].tid[tid];
  1973. ssn = (tid_data->seq_number & IEEE80211_SCTL_SEQ) >> 4;
  1974. txq_id = tid_data->agg.txq_id;
  1975. switch (il->stations[sta_id].tid[tid].agg.state) {
  1976. case IL_EMPTYING_HW_QUEUE_ADDBA:
  1977. /*
  1978. * This can happen if the peer stops aggregation
  1979. * again before we've had a chance to drain the
  1980. * queue we selected previously, i.e. before the
  1981. * session was really started completely.
  1982. */
  1983. D_HT("AGG stop before setup done\n");
  1984. goto turn_off;
  1985. case IL_AGG_ON:
  1986. break;
  1987. default:
  1988. IL_WARN("Stopping AGG while state not ON or starting\n");
  1989. }
  1990. write_ptr = il->txq[txq_id].q.write_ptr;
  1991. read_ptr = il->txq[txq_id].q.read_ptr;
  1992. /* The queue is not empty */
  1993. if (write_ptr != read_ptr) {
  1994. D_HT("Stopping a non empty AGG HW QUEUE\n");
  1995. il->stations[sta_id].tid[tid].agg.state =
  1996. IL_EMPTYING_HW_QUEUE_DELBA;
  1997. spin_unlock_irqrestore(&il->sta_lock, flags);
  1998. return 0;
  1999. }
  2000. D_HT("HW queue is empty\n");
  2001. turn_off:
  2002. il->stations[sta_id].tid[tid].agg.state = IL_AGG_OFF;
  2003. /* do not restore/save irqs */
  2004. spin_unlock(&il->sta_lock);
  2005. spin_lock(&il->lock);
  2006. /*
  2007. * the only reason this call can fail is queue number out of range,
  2008. * which can happen if uCode is reloaded and all the station
  2009. * information are lost. if it is outside the range, there is no need
  2010. * to deactivate the uCode queue, just return "success" to allow
  2011. * mac80211 to clean up it own data.
  2012. */
  2013. il4965_txq_agg_disable(il, txq_id, ssn, tx_fifo_id);
  2014. spin_unlock_irqrestore(&il->lock, flags);
  2015. ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  2016. return 0;
  2017. }
  2018. int
  2019. il4965_txq_check_empty(struct il_priv *il, int sta_id, u8 tid, int txq_id)
  2020. {
  2021. struct il_queue *q = &il->txq[txq_id].q;
  2022. u8 *addr = il->stations[sta_id].sta.sta.addr;
  2023. struct il_tid_data *tid_data = &il->stations[sta_id].tid[tid];
  2024. lockdep_assert_held(&il->sta_lock);
  2025. switch (il->stations[sta_id].tid[tid].agg.state) {
  2026. case IL_EMPTYING_HW_QUEUE_DELBA:
  2027. /* We are reclaiming the last packet of the */
  2028. /* aggregated HW queue */
  2029. if (txq_id == tid_data->agg.txq_id &&
  2030. q->read_ptr == q->write_ptr) {
  2031. u16 ssn = SEQ_TO_SN(tid_data->seq_number);
  2032. int tx_fifo = il4965_get_fifo_from_tid(tid);
  2033. D_HT("HW queue empty: continue DELBA flow\n");
  2034. il4965_txq_agg_disable(il, txq_id, ssn, tx_fifo);
  2035. tid_data->agg.state = IL_AGG_OFF;
  2036. ieee80211_stop_tx_ba_cb_irqsafe(il->vif, addr, tid);
  2037. }
  2038. break;
  2039. case IL_EMPTYING_HW_QUEUE_ADDBA:
  2040. /* We are reclaiming the last packet of the queue */
  2041. if (tid_data->tfds_in_queue == 0) {
  2042. D_HT("HW queue empty: continue ADDBA flow\n");
  2043. tid_data->agg.state = IL_AGG_ON;
  2044. ieee80211_start_tx_ba_cb_irqsafe(il->vif, addr, tid);
  2045. }
  2046. break;
  2047. }
  2048. return 0;
  2049. }
  2050. static void
  2051. il4965_non_agg_tx_status(struct il_priv *il, const u8 *addr1)
  2052. {
  2053. struct ieee80211_sta *sta;
  2054. struct il_station_priv *sta_priv;
  2055. rcu_read_lock();
  2056. sta = ieee80211_find_sta(il->vif, addr1);
  2057. if (sta) {
  2058. sta_priv = (void *)sta->drv_priv;
  2059. /* avoid atomic ops if this isn't a client */
  2060. if (sta_priv->client &&
  2061. atomic_dec_return(&sta_priv->pending_frames) == 0)
  2062. ieee80211_sta_block_awake(il->hw, sta, false);
  2063. }
  2064. rcu_read_unlock();
  2065. }
  2066. static void
  2067. il4965_tx_status(struct il_priv *il, struct sk_buff *skb, bool is_agg)
  2068. {
  2069. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
  2070. if (!is_agg)
  2071. il4965_non_agg_tx_status(il, hdr->addr1);
  2072. ieee80211_tx_status_irqsafe(il->hw, skb);
  2073. }
  2074. int
  2075. il4965_tx_queue_reclaim(struct il_priv *il, int txq_id, int idx)
  2076. {
  2077. struct il_tx_queue *txq = &il->txq[txq_id];
  2078. struct il_queue *q = &txq->q;
  2079. int nfreed = 0;
  2080. struct ieee80211_hdr *hdr;
  2081. struct sk_buff *skb;
  2082. if (idx >= q->n_bd || il_queue_used(q, idx) == 0) {
  2083. IL_ERR("Read idx for DMA queue txq id (%d), idx %d, "
  2084. "is out of range [0-%d] %d %d.\n", txq_id, idx, q->n_bd,
  2085. q->write_ptr, q->read_ptr);
  2086. return 0;
  2087. }
  2088. for (idx = il_queue_inc_wrap(idx, q->n_bd); q->read_ptr != idx;
  2089. q->read_ptr = il_queue_inc_wrap(q->read_ptr, q->n_bd)) {
  2090. skb = txq->skbs[txq->q.read_ptr];
  2091. if (WARN_ON_ONCE(skb == NULL))
  2092. continue;
  2093. hdr = (struct ieee80211_hdr *) skb->data;
  2094. if (ieee80211_is_data_qos(hdr->frame_control))
  2095. nfreed++;
  2096. il4965_tx_status(il, skb, txq_id >= IL4965_FIRST_AMPDU_QUEUE);
  2097. txq->skbs[txq->q.read_ptr] = NULL;
  2098. il->ops->txq_free_tfd(il, txq);
  2099. }
  2100. return nfreed;
  2101. }
  2102. /**
  2103. * il4965_tx_status_reply_compressed_ba - Update tx status from block-ack
  2104. *
  2105. * Go through block-ack's bitmap of ACK'd frames, update driver's record of
  2106. * ACK vs. not. This gets sent to mac80211, then to rate scaling algo.
  2107. */
  2108. static int
  2109. il4965_tx_status_reply_compressed_ba(struct il_priv *il, struct il_ht_agg *agg,
  2110. struct il_compressed_ba_resp *ba_resp)
  2111. {
  2112. int i, sh, ack;
  2113. u16 seq_ctl = le16_to_cpu(ba_resp->seq_ctl);
  2114. u16 scd_flow = le16_to_cpu(ba_resp->scd_flow);
  2115. int successes = 0;
  2116. struct ieee80211_tx_info *info;
  2117. u64 bitmap, sent_bitmap;
  2118. if (unlikely(!agg->wait_for_ba)) {
  2119. if (unlikely(ba_resp->bitmap))
  2120. IL_ERR("Received BA when not expected\n");
  2121. return -EINVAL;
  2122. }
  2123. /* Mark that the expected block-ack response arrived */
  2124. agg->wait_for_ba = 0;
  2125. D_TX_REPLY("BA %d %d\n", agg->start_idx, ba_resp->seq_ctl);
  2126. /* Calculate shift to align block-ack bits with our Tx win bits */
  2127. sh = agg->start_idx - SEQ_TO_IDX(seq_ctl >> 4);
  2128. if (sh < 0) /* tbw something is wrong with indices */
  2129. sh += 0x100;
  2130. if (agg->frame_count > (64 - sh)) {
  2131. D_TX_REPLY("more frames than bitmap size");
  2132. return -1;
  2133. }
  2134. /* don't use 64-bit values for now */
  2135. bitmap = le64_to_cpu(ba_resp->bitmap) >> sh;
  2136. /* check for success or failure according to the
  2137. * transmitted bitmap and block-ack bitmap */
  2138. sent_bitmap = bitmap & agg->bitmap;
  2139. /* For each frame attempted in aggregation,
  2140. * update driver's record of tx frame's status. */
  2141. i = 0;
  2142. while (sent_bitmap) {
  2143. ack = sent_bitmap & 1ULL;
  2144. successes += ack;
  2145. D_TX_REPLY("%s ON i=%d idx=%d raw=%d\n", ack ? "ACK" : "NACK",
  2146. i, (agg->start_idx + i) & 0xff, agg->start_idx + i);
  2147. sent_bitmap >>= 1;
  2148. ++i;
  2149. }
  2150. D_TX_REPLY("Bitmap %llx\n", (unsigned long long)bitmap);
  2151. info = IEEE80211_SKB_CB(il->txq[scd_flow].skbs[agg->start_idx]);
  2152. memset(&info->status, 0, sizeof(info->status));
  2153. info->flags |= IEEE80211_TX_STAT_ACK;
  2154. info->flags |= IEEE80211_TX_STAT_AMPDU;
  2155. info->status.ampdu_ack_len = successes;
  2156. info->status.ampdu_len = agg->frame_count;
  2157. il4965_hwrate_to_tx_control(il, agg->rate_n_flags, info);
  2158. return 0;
  2159. }
  2160. static inline bool
  2161. il4965_is_tx_success(u32 status)
  2162. {
  2163. status &= TX_STATUS_MSK;
  2164. return (status == TX_STATUS_SUCCESS || status == TX_STATUS_DIRECT_DONE);
  2165. }
  2166. static u8
  2167. il4965_find_station(struct il_priv *il, const u8 *addr)
  2168. {
  2169. int i;
  2170. int start = 0;
  2171. int ret = IL_INVALID_STATION;
  2172. unsigned long flags;
  2173. if (il->iw_mode == NL80211_IFTYPE_ADHOC)
  2174. start = IL_STA_ID;
  2175. if (is_broadcast_ether_addr(addr))
  2176. return il->hw_params.bcast_id;
  2177. spin_lock_irqsave(&il->sta_lock, flags);
  2178. for (i = start; i < il->hw_params.max_stations; i++)
  2179. if (il->stations[i].used &&
  2180. (!compare_ether_addr(il->stations[i].sta.sta.addr, addr))) {
  2181. ret = i;
  2182. goto out;
  2183. }
  2184. D_ASSOC("can not find STA %pM total %d\n", addr, il->num_stations);
  2185. out:
  2186. /*
  2187. * It may be possible that more commands interacting with stations
  2188. * arrive before we completed processing the adding of
  2189. * station
  2190. */
  2191. if (ret != IL_INVALID_STATION &&
  2192. (!(il->stations[ret].used & IL_STA_UCODE_ACTIVE) ||
  2193. ((il->stations[ret].used & IL_STA_UCODE_ACTIVE) &&
  2194. (il->stations[ret].used & IL_STA_UCODE_INPROGRESS)))) {
  2195. IL_ERR("Requested station info for sta %d before ready.\n",
  2196. ret);
  2197. ret = IL_INVALID_STATION;
  2198. }
  2199. spin_unlock_irqrestore(&il->sta_lock, flags);
  2200. return ret;
  2201. }
  2202. static int
  2203. il4965_get_ra_sta_id(struct il_priv *il, struct ieee80211_hdr *hdr)
  2204. {
  2205. if (il->iw_mode == NL80211_IFTYPE_STATION)
  2206. return IL_AP_ID;
  2207. else {
  2208. u8 *da = ieee80211_get_DA(hdr);
  2209. return il4965_find_station(il, da);
  2210. }
  2211. }
  2212. static inline u32
  2213. il4965_get_scd_ssn(struct il4965_tx_resp *tx_resp)
  2214. {
  2215. return le32_to_cpup(&tx_resp->u.status + tx_resp->frame_count) & MAX_SN;
  2216. }
  2217. static inline u32
  2218. il4965_tx_status_to_mac80211(u32 status)
  2219. {
  2220. status &= TX_STATUS_MSK;
  2221. switch (status) {
  2222. case TX_STATUS_SUCCESS:
  2223. case TX_STATUS_DIRECT_DONE:
  2224. return IEEE80211_TX_STAT_ACK;
  2225. case TX_STATUS_FAIL_DEST_PS:
  2226. return IEEE80211_TX_STAT_TX_FILTERED;
  2227. default:
  2228. return 0;
  2229. }
  2230. }
  2231. /**
  2232. * il4965_tx_status_reply_tx - Handle Tx response for frames in aggregation queue
  2233. */
  2234. static int
  2235. il4965_tx_status_reply_tx(struct il_priv *il, struct il_ht_agg *agg,
  2236. struct il4965_tx_resp *tx_resp, int txq_id,
  2237. u16 start_idx)
  2238. {
  2239. u16 status;
  2240. struct agg_tx_status *frame_status = tx_resp->u.agg_status;
  2241. struct ieee80211_tx_info *info = NULL;
  2242. struct ieee80211_hdr *hdr = NULL;
  2243. u32 rate_n_flags = le32_to_cpu(tx_resp->rate_n_flags);
  2244. int i, sh, idx;
  2245. u16 seq;
  2246. if (agg->wait_for_ba)
  2247. D_TX_REPLY("got tx response w/o block-ack\n");
  2248. agg->frame_count = tx_resp->frame_count;
  2249. agg->start_idx = start_idx;
  2250. agg->rate_n_flags = rate_n_flags;
  2251. agg->bitmap = 0;
  2252. /* num frames attempted by Tx command */
  2253. if (agg->frame_count == 1) {
  2254. /* Only one frame was attempted; no block-ack will arrive */
  2255. status = le16_to_cpu(frame_status[0].status);
  2256. idx = start_idx;
  2257. D_TX_REPLY("FrameCnt = %d, StartIdx=%d idx=%d\n",
  2258. agg->frame_count, agg->start_idx, idx);
  2259. info = IEEE80211_SKB_CB(il->txq[txq_id].skbs[idx]);
  2260. info->status.rates[0].count = tx_resp->failure_frame + 1;
  2261. info->flags &= ~IEEE80211_TX_CTL_AMPDU;
  2262. info->flags |= il4965_tx_status_to_mac80211(status);
  2263. il4965_hwrate_to_tx_control(il, rate_n_flags, info);
  2264. D_TX_REPLY("1 Frame 0x%x failure :%d\n", status & 0xff,
  2265. tx_resp->failure_frame);
  2266. D_TX_REPLY("Rate Info rate_n_flags=%x\n", rate_n_flags);
  2267. agg->wait_for_ba = 0;
  2268. } else {
  2269. /* Two or more frames were attempted; expect block-ack */
  2270. u64 bitmap = 0;
  2271. int start = agg->start_idx;
  2272. struct sk_buff *skb;
  2273. /* Construct bit-map of pending frames within Tx win */
  2274. for (i = 0; i < agg->frame_count; i++) {
  2275. u16 sc;
  2276. status = le16_to_cpu(frame_status[i].status);
  2277. seq = le16_to_cpu(frame_status[i].sequence);
  2278. idx = SEQ_TO_IDX(seq);
  2279. txq_id = SEQ_TO_QUEUE(seq);
  2280. if (status &
  2281. (AGG_TX_STATE_FEW_BYTES_MSK |
  2282. AGG_TX_STATE_ABORT_MSK))
  2283. continue;
  2284. D_TX_REPLY("FrameCnt = %d, txq_id=%d idx=%d\n",
  2285. agg->frame_count, txq_id, idx);
  2286. skb = il->txq[txq_id].skbs[idx];
  2287. if (WARN_ON_ONCE(skb == NULL))
  2288. return -1;
  2289. hdr = (struct ieee80211_hdr *) skb->data;
  2290. sc = le16_to_cpu(hdr->seq_ctrl);
  2291. if (idx != (SEQ_TO_SN(sc) & 0xff)) {
  2292. IL_ERR("BUG_ON idx doesn't match seq control"
  2293. " idx=%d, seq_idx=%d, seq=%d\n", idx,
  2294. SEQ_TO_SN(sc), hdr->seq_ctrl);
  2295. return -1;
  2296. }
  2297. D_TX_REPLY("AGG Frame i=%d idx %d seq=%d\n", i, idx,
  2298. SEQ_TO_SN(sc));
  2299. sh = idx - start;
  2300. if (sh > 64) {
  2301. sh = (start - idx) + 0xff;
  2302. bitmap = bitmap << sh;
  2303. sh = 0;
  2304. start = idx;
  2305. } else if (sh < -64)
  2306. sh = 0xff - (start - idx);
  2307. else if (sh < 0) {
  2308. sh = start - idx;
  2309. start = idx;
  2310. bitmap = bitmap << sh;
  2311. sh = 0;
  2312. }
  2313. bitmap |= 1ULL << sh;
  2314. D_TX_REPLY("start=%d bitmap=0x%llx\n", start,
  2315. (unsigned long long)bitmap);
  2316. }
  2317. agg->bitmap = bitmap;
  2318. agg->start_idx = start;
  2319. D_TX_REPLY("Frames %d start_idx=%d bitmap=0x%llx\n",
  2320. agg->frame_count, agg->start_idx,
  2321. (unsigned long long)agg->bitmap);
  2322. if (bitmap)
  2323. agg->wait_for_ba = 1;
  2324. }
  2325. return 0;
  2326. }
  2327. /**
  2328. * il4965_hdl_tx - Handle standard (non-aggregation) Tx response
  2329. */
  2330. static void
  2331. il4965_hdl_tx(struct il_priv *il, struct il_rx_buf *rxb)
  2332. {
  2333. struct il_rx_pkt *pkt = rxb_addr(rxb);
  2334. u16 sequence = le16_to_cpu(pkt->hdr.sequence);
  2335. int txq_id = SEQ_TO_QUEUE(sequence);
  2336. int idx = SEQ_TO_IDX(sequence);
  2337. struct il_tx_queue *txq = &il->txq[txq_id];
  2338. struct sk_buff *skb;
  2339. struct ieee80211_hdr *hdr;
  2340. struct ieee80211_tx_info *info;
  2341. struct il4965_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
  2342. u32 status = le32_to_cpu(tx_resp->u.status);
  2343. int uninitialized_var(tid);
  2344. int sta_id;
  2345. int freed;
  2346. u8 *qc = NULL;
  2347. unsigned long flags;
  2348. if (idx >= txq->q.n_bd || il_queue_used(&txq->q, idx) == 0) {
  2349. IL_ERR("Read idx for DMA queue txq_id (%d) idx %d "
  2350. "is out of range [0-%d] %d %d\n", txq_id, idx,
  2351. txq->q.n_bd, txq->q.write_ptr, txq->q.read_ptr);
  2352. return;
  2353. }
  2354. txq->time_stamp = jiffies;
  2355. skb = txq->skbs[txq->q.read_ptr];
  2356. info = IEEE80211_SKB_CB(skb);
  2357. memset(&info->status, 0, sizeof(info->status));
  2358. hdr = (struct ieee80211_hdr *) skb->data;
  2359. if (ieee80211_is_data_qos(hdr->frame_control)) {
  2360. qc = ieee80211_get_qos_ctl(hdr);
  2361. tid = qc[0] & 0xf;
  2362. }
  2363. sta_id = il4965_get_ra_sta_id(il, hdr);
  2364. if (txq->sched_retry && unlikely(sta_id == IL_INVALID_STATION)) {
  2365. IL_ERR("Station not known\n");
  2366. return;
  2367. }
  2368. spin_lock_irqsave(&il->sta_lock, flags);
  2369. if (txq->sched_retry) {
  2370. const u32 scd_ssn = il4965_get_scd_ssn(tx_resp);
  2371. struct il_ht_agg *agg = NULL;
  2372. WARN_ON(!qc);
  2373. agg = &il->stations[sta_id].tid[tid].agg;
  2374. il4965_tx_status_reply_tx(il, agg, tx_resp, txq_id, idx);
  2375. /* check if BAR is needed */
  2376. if (tx_resp->frame_count == 1 &&
  2377. !il4965_is_tx_success(status))
  2378. info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
  2379. if (txq->q.read_ptr != (scd_ssn & 0xff)) {
  2380. idx = il_queue_dec_wrap(scd_ssn & 0xff, txq->q.n_bd);
  2381. D_TX_REPLY("Retry scheduler reclaim scd_ssn "
  2382. "%d idx %d\n", scd_ssn, idx);
  2383. freed = il4965_tx_queue_reclaim(il, txq_id, idx);
  2384. if (qc)
  2385. il4965_free_tfds_in_queue(il, sta_id, tid,
  2386. freed);
  2387. if (il->mac80211_registered &&
  2388. il_queue_space(&txq->q) > txq->q.low_mark &&
  2389. agg->state != IL_EMPTYING_HW_QUEUE_DELBA)
  2390. il_wake_queue(il, txq);
  2391. }
  2392. } else {
  2393. info->status.rates[0].count = tx_resp->failure_frame + 1;
  2394. info->flags |= il4965_tx_status_to_mac80211(status);
  2395. il4965_hwrate_to_tx_control(il,
  2396. le32_to_cpu(tx_resp->rate_n_flags),
  2397. info);
  2398. D_TX_REPLY("TXQ %d status %s (0x%08x) "
  2399. "rate_n_flags 0x%x retries %d\n", txq_id,
  2400. il4965_get_tx_fail_reason(status), status,
  2401. le32_to_cpu(tx_resp->rate_n_flags),
  2402. tx_resp->failure_frame);
  2403. freed = il4965_tx_queue_reclaim(il, txq_id, idx);
  2404. if (qc && likely(sta_id != IL_INVALID_STATION))
  2405. il4965_free_tfds_in_queue(il, sta_id, tid, freed);
  2406. else if (sta_id == IL_INVALID_STATION)
  2407. D_TX_REPLY("Station not known\n");
  2408. if (il->mac80211_registered &&
  2409. il_queue_space(&txq->q) > txq->q.low_mark)
  2410. il_wake_queue(il, txq);
  2411. }
  2412. if (qc && likely(sta_id != IL_INVALID_STATION))
  2413. il4965_txq_check_empty(il, sta_id, tid, txq_id);
  2414. il4965_check_abort_status(il, tx_resp->frame_count, status);
  2415. spin_unlock_irqrestore(&il->sta_lock, flags);
  2416. }
  2417. /**
  2418. * translate ucode response to mac80211 tx status control values
  2419. */
  2420. void
  2421. il4965_hwrate_to_tx_control(struct il_priv *il, u32 rate_n_flags,
  2422. struct ieee80211_tx_info *info)
  2423. {
  2424. struct ieee80211_tx_rate *r = &info->control.rates[0];
  2425. info->antenna_sel_tx =
  2426. ((rate_n_flags & RATE_MCS_ANT_ABC_MSK) >> RATE_MCS_ANT_POS);
  2427. if (rate_n_flags & RATE_MCS_HT_MSK)
  2428. r->flags |= IEEE80211_TX_RC_MCS;
  2429. if (rate_n_flags & RATE_MCS_GF_MSK)
  2430. r->flags |= IEEE80211_TX_RC_GREEN_FIELD;
  2431. if (rate_n_flags & RATE_MCS_HT40_MSK)
  2432. r->flags |= IEEE80211_TX_RC_40_MHZ_WIDTH;
  2433. if (rate_n_flags & RATE_MCS_DUP_MSK)
  2434. r->flags |= IEEE80211_TX_RC_DUP_DATA;
  2435. if (rate_n_flags & RATE_MCS_SGI_MSK)
  2436. r->flags |= IEEE80211_TX_RC_SHORT_GI;
  2437. r->idx = il4965_hwrate_to_mac80211_idx(rate_n_flags, info->band);
  2438. }
  2439. /**
  2440. * il4965_hdl_compressed_ba - Handler for N_COMPRESSED_BA
  2441. *
  2442. * Handles block-acknowledge notification from device, which reports success
  2443. * of frames sent via aggregation.
  2444. */
  2445. void
  2446. il4965_hdl_compressed_ba(struct il_priv *il, struct il_rx_buf *rxb)
  2447. {
  2448. struct il_rx_pkt *pkt = rxb_addr(rxb);
  2449. struct il_compressed_ba_resp *ba_resp = &pkt->u.compressed_ba;
  2450. struct il_tx_queue *txq = NULL;
  2451. struct il_ht_agg *agg;
  2452. int idx;
  2453. int sta_id;
  2454. int tid;
  2455. unsigned long flags;
  2456. /* "flow" corresponds to Tx queue */
  2457. u16 scd_flow = le16_to_cpu(ba_resp->scd_flow);
  2458. /* "ssn" is start of block-ack Tx win, corresponds to idx
  2459. * (in Tx queue's circular buffer) of first TFD/frame in win */
  2460. u16 ba_resp_scd_ssn = le16_to_cpu(ba_resp->scd_ssn);
  2461. if (scd_flow >= il->hw_params.max_txq_num) {
  2462. IL_ERR("BUG_ON scd_flow is bigger than number of queues\n");
  2463. return;
  2464. }
  2465. txq = &il->txq[scd_flow];
  2466. sta_id = ba_resp->sta_id;
  2467. tid = ba_resp->tid;
  2468. agg = &il->stations[sta_id].tid[tid].agg;
  2469. if (unlikely(agg->txq_id != scd_flow)) {
  2470. /*
  2471. * FIXME: this is a uCode bug which need to be addressed,
  2472. * log the information and return for now!
  2473. * since it is possible happen very often and in order
  2474. * not to fill the syslog, don't enable the logging by default
  2475. */
  2476. D_TX_REPLY("BA scd_flow %d does not match txq_id %d\n",
  2477. scd_flow, agg->txq_id);
  2478. return;
  2479. }
  2480. /* Find idx just before block-ack win */
  2481. idx = il_queue_dec_wrap(ba_resp_scd_ssn & 0xff, txq->q.n_bd);
  2482. spin_lock_irqsave(&il->sta_lock, flags);
  2483. D_TX_REPLY("N_COMPRESSED_BA [%d] Received from %pM, " "sta_id = %d\n",
  2484. agg->wait_for_ba, (u8 *) &ba_resp->sta_addr_lo32,
  2485. ba_resp->sta_id);
  2486. D_TX_REPLY("TID = %d, SeqCtl = %d, bitmap = 0x%llx," "scd_flow = "
  2487. "%d, scd_ssn = %d\n", ba_resp->tid, ba_resp->seq_ctl,
  2488. (unsigned long long)le64_to_cpu(ba_resp->bitmap),
  2489. ba_resp->scd_flow, ba_resp->scd_ssn);
  2490. D_TX_REPLY("DAT start_idx = %d, bitmap = 0x%llx\n", agg->start_idx,
  2491. (unsigned long long)agg->bitmap);
  2492. /* Update driver's record of ACK vs. not for each frame in win */
  2493. il4965_tx_status_reply_compressed_ba(il, agg, ba_resp);
  2494. /* Release all TFDs before the SSN, i.e. all TFDs in front of
  2495. * block-ack win (we assume that they've been successfully
  2496. * transmitted ... if not, it's too late anyway). */
  2497. if (txq->q.read_ptr != (ba_resp_scd_ssn & 0xff)) {
  2498. /* calculate mac80211 ampdu sw queue to wake */
  2499. int freed = il4965_tx_queue_reclaim(il, scd_flow, idx);
  2500. il4965_free_tfds_in_queue(il, sta_id, tid, freed);
  2501. if (il_queue_space(&txq->q) > txq->q.low_mark &&
  2502. il->mac80211_registered &&
  2503. agg->state != IL_EMPTYING_HW_QUEUE_DELBA)
  2504. il_wake_queue(il, txq);
  2505. il4965_txq_check_empty(il, sta_id, tid, scd_flow);
  2506. }
  2507. spin_unlock_irqrestore(&il->sta_lock, flags);
  2508. }
  2509. #ifdef CONFIG_IWLEGACY_DEBUG
  2510. const char *
  2511. il4965_get_tx_fail_reason(u32 status)
  2512. {
  2513. #define TX_STATUS_FAIL(x) case TX_STATUS_FAIL_ ## x: return #x
  2514. #define TX_STATUS_POSTPONE(x) case TX_STATUS_POSTPONE_ ## x: return #x
  2515. switch (status & TX_STATUS_MSK) {
  2516. case TX_STATUS_SUCCESS:
  2517. return "SUCCESS";
  2518. TX_STATUS_POSTPONE(DELAY);
  2519. TX_STATUS_POSTPONE(FEW_BYTES);
  2520. TX_STATUS_POSTPONE(QUIET_PERIOD);
  2521. TX_STATUS_POSTPONE(CALC_TTAK);
  2522. TX_STATUS_FAIL(INTERNAL_CROSSED_RETRY);
  2523. TX_STATUS_FAIL(SHORT_LIMIT);
  2524. TX_STATUS_FAIL(LONG_LIMIT);
  2525. TX_STATUS_FAIL(FIFO_UNDERRUN);
  2526. TX_STATUS_FAIL(DRAIN_FLOW);
  2527. TX_STATUS_FAIL(RFKILL_FLUSH);
  2528. TX_STATUS_FAIL(LIFE_EXPIRE);
  2529. TX_STATUS_FAIL(DEST_PS);
  2530. TX_STATUS_FAIL(HOST_ABORTED);
  2531. TX_STATUS_FAIL(BT_RETRY);
  2532. TX_STATUS_FAIL(STA_INVALID);
  2533. TX_STATUS_FAIL(FRAG_DROPPED);
  2534. TX_STATUS_FAIL(TID_DISABLE);
  2535. TX_STATUS_FAIL(FIFO_FLUSHED);
  2536. TX_STATUS_FAIL(INSUFFICIENT_CF_POLL);
  2537. TX_STATUS_FAIL(PASSIVE_NO_RX);
  2538. TX_STATUS_FAIL(NO_BEACON_ON_RADAR);
  2539. }
  2540. return "UNKNOWN";
  2541. #undef TX_STATUS_FAIL
  2542. #undef TX_STATUS_POSTPONE
  2543. }
  2544. #endif /* CONFIG_IWLEGACY_DEBUG */
  2545. static struct il_link_quality_cmd *
  2546. il4965_sta_alloc_lq(struct il_priv *il, u8 sta_id)
  2547. {
  2548. int i, r;
  2549. struct il_link_quality_cmd *link_cmd;
  2550. u32 rate_flags = 0;
  2551. __le32 rate_n_flags;
  2552. link_cmd = kzalloc(sizeof(struct il_link_quality_cmd), GFP_KERNEL);
  2553. if (!link_cmd) {
  2554. IL_ERR("Unable to allocate memory for LQ cmd.\n");
  2555. return NULL;
  2556. }
  2557. /* Set up the rate scaling to start at selected rate, fall back
  2558. * all the way down to 1M in IEEE order, and then spin on 1M */
  2559. if (il->band == IEEE80211_BAND_5GHZ)
  2560. r = RATE_6M_IDX;
  2561. else
  2562. r = RATE_1M_IDX;
  2563. if (r >= IL_FIRST_CCK_RATE && r <= IL_LAST_CCK_RATE)
  2564. rate_flags |= RATE_MCS_CCK_MSK;
  2565. rate_flags |=
  2566. il4965_first_antenna(il->hw_params.
  2567. valid_tx_ant) << RATE_MCS_ANT_POS;
  2568. rate_n_flags = cpu_to_le32(il_rates[r].plcp | rate_flags);
  2569. for (i = 0; i < LINK_QUAL_MAX_RETRY_NUM; i++)
  2570. link_cmd->rs_table[i].rate_n_flags = rate_n_flags;
  2571. link_cmd->general_params.single_stream_ant_msk =
  2572. il4965_first_antenna(il->hw_params.valid_tx_ant);
  2573. link_cmd->general_params.dual_stream_ant_msk =
  2574. il->hw_params.valid_tx_ant & ~il4965_first_antenna(il->hw_params.
  2575. valid_tx_ant);
  2576. if (!link_cmd->general_params.dual_stream_ant_msk) {
  2577. link_cmd->general_params.dual_stream_ant_msk = ANT_AB;
  2578. } else if (il4965_num_of_ant(il->hw_params.valid_tx_ant) == 2) {
  2579. link_cmd->general_params.dual_stream_ant_msk =
  2580. il->hw_params.valid_tx_ant;
  2581. }
  2582. link_cmd->agg_params.agg_dis_start_th = LINK_QUAL_AGG_DISABLE_START_DEF;
  2583. link_cmd->agg_params.agg_time_limit =
  2584. cpu_to_le16(LINK_QUAL_AGG_TIME_LIMIT_DEF);
  2585. link_cmd->sta_id = sta_id;
  2586. return link_cmd;
  2587. }
  2588. /*
  2589. * il4965_add_bssid_station - Add the special IBSS BSSID station
  2590. *
  2591. * Function sleeps.
  2592. */
  2593. int
  2594. il4965_add_bssid_station(struct il_priv *il, const u8 *addr, u8 *sta_id_r)
  2595. {
  2596. int ret;
  2597. u8 sta_id;
  2598. struct il_link_quality_cmd *link_cmd;
  2599. unsigned long flags;
  2600. if (sta_id_r)
  2601. *sta_id_r = IL_INVALID_STATION;
  2602. ret = il_add_station_common(il, addr, 0, NULL, &sta_id);
  2603. if (ret) {
  2604. IL_ERR("Unable to add station %pM\n", addr);
  2605. return ret;
  2606. }
  2607. if (sta_id_r)
  2608. *sta_id_r = sta_id;
  2609. spin_lock_irqsave(&il->sta_lock, flags);
  2610. il->stations[sta_id].used |= IL_STA_LOCAL;
  2611. spin_unlock_irqrestore(&il->sta_lock, flags);
  2612. /* Set up default rate scaling table in device's station table */
  2613. link_cmd = il4965_sta_alloc_lq(il, sta_id);
  2614. if (!link_cmd) {
  2615. IL_ERR("Unable to initialize rate scaling for station %pM.\n",
  2616. addr);
  2617. return -ENOMEM;
  2618. }
  2619. ret = il_send_lq_cmd(il, link_cmd, CMD_SYNC, true);
  2620. if (ret)
  2621. IL_ERR("Link quality command failed (%d)\n", ret);
  2622. spin_lock_irqsave(&il->sta_lock, flags);
  2623. il->stations[sta_id].lq = link_cmd;
  2624. spin_unlock_irqrestore(&il->sta_lock, flags);
  2625. return 0;
  2626. }
  2627. static int
  2628. il4965_static_wepkey_cmd(struct il_priv *il, bool send_if_empty)
  2629. {
  2630. int i;
  2631. u8 buff[sizeof(struct il_wep_cmd) +
  2632. sizeof(struct il_wep_key) * WEP_KEYS_MAX];
  2633. struct il_wep_cmd *wep_cmd = (struct il_wep_cmd *)buff;
  2634. size_t cmd_size = sizeof(struct il_wep_cmd);
  2635. struct il_host_cmd cmd = {
  2636. .id = C_WEPKEY,
  2637. .data = wep_cmd,
  2638. .flags = CMD_SYNC,
  2639. };
  2640. bool not_empty = false;
  2641. might_sleep();
  2642. memset(wep_cmd, 0,
  2643. cmd_size + (sizeof(struct il_wep_key) * WEP_KEYS_MAX));
  2644. for (i = 0; i < WEP_KEYS_MAX; i++) {
  2645. u8 key_size = il->_4965.wep_keys[i].key_size;
  2646. wep_cmd->key[i].key_idx = i;
  2647. if (key_size) {
  2648. wep_cmd->key[i].key_offset = i;
  2649. not_empty = true;
  2650. } else
  2651. wep_cmd->key[i].key_offset = WEP_INVALID_OFFSET;
  2652. wep_cmd->key[i].key_size = key_size;
  2653. memcpy(&wep_cmd->key[i].key[3], il->_4965.wep_keys[i].key, key_size);
  2654. }
  2655. wep_cmd->global_key_type = WEP_KEY_WEP_TYPE;
  2656. wep_cmd->num_keys = WEP_KEYS_MAX;
  2657. cmd_size += sizeof(struct il_wep_key) * WEP_KEYS_MAX;
  2658. cmd.len = cmd_size;
  2659. if (not_empty || send_if_empty)
  2660. return il_send_cmd(il, &cmd);
  2661. else
  2662. return 0;
  2663. }
  2664. int
  2665. il4965_restore_default_wep_keys(struct il_priv *il)
  2666. {
  2667. lockdep_assert_held(&il->mutex);
  2668. return il4965_static_wepkey_cmd(il, false);
  2669. }
  2670. int
  2671. il4965_remove_default_wep_key(struct il_priv *il,
  2672. struct ieee80211_key_conf *keyconf)
  2673. {
  2674. int ret;
  2675. int idx = keyconf->keyidx;
  2676. lockdep_assert_held(&il->mutex);
  2677. D_WEP("Removing default WEP key: idx=%d\n", idx);
  2678. memset(&il->_4965.wep_keys[idx], 0, sizeof(struct il_wep_key));
  2679. if (il_is_rfkill(il)) {
  2680. D_WEP("Not sending C_WEPKEY command due to RFKILL.\n");
  2681. /* but keys in device are clear anyway so return success */
  2682. return 0;
  2683. }
  2684. ret = il4965_static_wepkey_cmd(il, 1);
  2685. D_WEP("Remove default WEP key: idx=%d ret=%d\n", idx, ret);
  2686. return ret;
  2687. }
  2688. int
  2689. il4965_set_default_wep_key(struct il_priv *il,
  2690. struct ieee80211_key_conf *keyconf)
  2691. {
  2692. int ret;
  2693. int len = keyconf->keylen;
  2694. int idx = keyconf->keyidx;
  2695. lockdep_assert_held(&il->mutex);
  2696. if (len != WEP_KEY_LEN_128 && len != WEP_KEY_LEN_64) {
  2697. D_WEP("Bad WEP key length %d\n", keyconf->keylen);
  2698. return -EINVAL;
  2699. }
  2700. keyconf->flags &= ~IEEE80211_KEY_FLAG_GENERATE_IV;
  2701. keyconf->hw_key_idx = HW_KEY_DEFAULT;
  2702. il->stations[IL_AP_ID].keyinfo.cipher = keyconf->cipher;
  2703. il->_4965.wep_keys[idx].key_size = len;
  2704. memcpy(&il->_4965.wep_keys[idx].key, &keyconf->key, len);
  2705. ret = il4965_static_wepkey_cmd(il, false);
  2706. D_WEP("Set default WEP key: len=%d idx=%d ret=%d\n", len, idx, ret);
  2707. return ret;
  2708. }
  2709. static int
  2710. il4965_set_wep_dynamic_key_info(struct il_priv *il,
  2711. struct ieee80211_key_conf *keyconf, u8 sta_id)
  2712. {
  2713. unsigned long flags;
  2714. __le16 key_flags = 0;
  2715. struct il_addsta_cmd sta_cmd;
  2716. lockdep_assert_held(&il->mutex);
  2717. keyconf->flags &= ~IEEE80211_KEY_FLAG_GENERATE_IV;
  2718. key_flags |= (STA_KEY_FLG_WEP | STA_KEY_FLG_MAP_KEY_MSK);
  2719. key_flags |= cpu_to_le16(keyconf->keyidx << STA_KEY_FLG_KEYID_POS);
  2720. key_flags &= ~STA_KEY_FLG_INVALID;
  2721. if (keyconf->keylen == WEP_KEY_LEN_128)
  2722. key_flags |= STA_KEY_FLG_KEY_SIZE_MSK;
  2723. if (sta_id == il->hw_params.bcast_id)
  2724. key_flags |= STA_KEY_MULTICAST_MSK;
  2725. spin_lock_irqsave(&il->sta_lock, flags);
  2726. il->stations[sta_id].keyinfo.cipher = keyconf->cipher;
  2727. il->stations[sta_id].keyinfo.keylen = keyconf->keylen;
  2728. il->stations[sta_id].keyinfo.keyidx = keyconf->keyidx;
  2729. memcpy(il->stations[sta_id].keyinfo.key, keyconf->key, keyconf->keylen);
  2730. memcpy(&il->stations[sta_id].sta.key.key[3], keyconf->key,
  2731. keyconf->keylen);
  2732. if ((il->stations[sta_id].sta.key.
  2733. key_flags & STA_KEY_FLG_ENCRYPT_MSK) == STA_KEY_FLG_NO_ENC)
  2734. il->stations[sta_id].sta.key.key_offset =
  2735. il_get_free_ucode_key_idx(il);
  2736. /* else, we are overriding an existing key => no need to allocated room
  2737. * in uCode. */
  2738. WARN(il->stations[sta_id].sta.key.key_offset == WEP_INVALID_OFFSET,
  2739. "no space for a new key");
  2740. il->stations[sta_id].sta.key.key_flags = key_flags;
  2741. il->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_KEY_MASK;
  2742. il->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
  2743. memcpy(&sta_cmd, &il->stations[sta_id].sta,
  2744. sizeof(struct il_addsta_cmd));
  2745. spin_unlock_irqrestore(&il->sta_lock, flags);
  2746. return il_send_add_sta(il, &sta_cmd, CMD_SYNC);
  2747. }
  2748. static int
  2749. il4965_set_ccmp_dynamic_key_info(struct il_priv *il,
  2750. struct ieee80211_key_conf *keyconf, u8 sta_id)
  2751. {
  2752. unsigned long flags;
  2753. __le16 key_flags = 0;
  2754. struct il_addsta_cmd sta_cmd;
  2755. lockdep_assert_held(&il->mutex);
  2756. key_flags |= (STA_KEY_FLG_CCMP | STA_KEY_FLG_MAP_KEY_MSK);
  2757. key_flags |= cpu_to_le16(keyconf->keyidx << STA_KEY_FLG_KEYID_POS);
  2758. key_flags &= ~STA_KEY_FLG_INVALID;
  2759. if (sta_id == il->hw_params.bcast_id)
  2760. key_flags |= STA_KEY_MULTICAST_MSK;
  2761. keyconf->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
  2762. spin_lock_irqsave(&il->sta_lock, flags);
  2763. il->stations[sta_id].keyinfo.cipher = keyconf->cipher;
  2764. il->stations[sta_id].keyinfo.keylen = keyconf->keylen;
  2765. memcpy(il->stations[sta_id].keyinfo.key, keyconf->key, keyconf->keylen);
  2766. memcpy(il->stations[sta_id].sta.key.key, keyconf->key, keyconf->keylen);
  2767. if ((il->stations[sta_id].sta.key.
  2768. key_flags & STA_KEY_FLG_ENCRYPT_MSK) == STA_KEY_FLG_NO_ENC)
  2769. il->stations[sta_id].sta.key.key_offset =
  2770. il_get_free_ucode_key_idx(il);
  2771. /* else, we are overriding an existing key => no need to allocated room
  2772. * in uCode. */
  2773. WARN(il->stations[sta_id].sta.key.key_offset == WEP_INVALID_OFFSET,
  2774. "no space for a new key");
  2775. il->stations[sta_id].sta.key.key_flags = key_flags;
  2776. il->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_KEY_MASK;
  2777. il->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
  2778. memcpy(&sta_cmd, &il->stations[sta_id].sta,
  2779. sizeof(struct il_addsta_cmd));
  2780. spin_unlock_irqrestore(&il->sta_lock, flags);
  2781. return il_send_add_sta(il, &sta_cmd, CMD_SYNC);
  2782. }
  2783. static int
  2784. il4965_set_tkip_dynamic_key_info(struct il_priv *il,
  2785. struct ieee80211_key_conf *keyconf, u8 sta_id)
  2786. {
  2787. unsigned long flags;
  2788. int ret = 0;
  2789. __le16 key_flags = 0;
  2790. key_flags |= (STA_KEY_FLG_TKIP | STA_KEY_FLG_MAP_KEY_MSK);
  2791. key_flags |= cpu_to_le16(keyconf->keyidx << STA_KEY_FLG_KEYID_POS);
  2792. key_flags &= ~STA_KEY_FLG_INVALID;
  2793. if (sta_id == il->hw_params.bcast_id)
  2794. key_flags |= STA_KEY_MULTICAST_MSK;
  2795. keyconf->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
  2796. keyconf->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
  2797. spin_lock_irqsave(&il->sta_lock, flags);
  2798. il->stations[sta_id].keyinfo.cipher = keyconf->cipher;
  2799. il->stations[sta_id].keyinfo.keylen = 16;
  2800. if ((il->stations[sta_id].sta.key.
  2801. key_flags & STA_KEY_FLG_ENCRYPT_MSK) == STA_KEY_FLG_NO_ENC)
  2802. il->stations[sta_id].sta.key.key_offset =
  2803. il_get_free_ucode_key_idx(il);
  2804. /* else, we are overriding an existing key => no need to allocated room
  2805. * in uCode. */
  2806. WARN(il->stations[sta_id].sta.key.key_offset == WEP_INVALID_OFFSET,
  2807. "no space for a new key");
  2808. il->stations[sta_id].sta.key.key_flags = key_flags;
  2809. /* This copy is acutally not needed: we get the key with each TX */
  2810. memcpy(il->stations[sta_id].keyinfo.key, keyconf->key, 16);
  2811. memcpy(il->stations[sta_id].sta.key.key, keyconf->key, 16);
  2812. spin_unlock_irqrestore(&il->sta_lock, flags);
  2813. return ret;
  2814. }
  2815. void
  2816. il4965_update_tkip_key(struct il_priv *il, struct ieee80211_key_conf *keyconf,
  2817. struct ieee80211_sta *sta, u32 iv32, u16 *phase1key)
  2818. {
  2819. u8 sta_id;
  2820. unsigned long flags;
  2821. int i;
  2822. if (il_scan_cancel(il)) {
  2823. /* cancel scan failed, just live w/ bad key and rely
  2824. briefly on SW decryption */
  2825. return;
  2826. }
  2827. sta_id = il_sta_id_or_broadcast(il, sta);
  2828. if (sta_id == IL_INVALID_STATION)
  2829. return;
  2830. spin_lock_irqsave(&il->sta_lock, flags);
  2831. il->stations[sta_id].sta.key.tkip_rx_tsc_byte2 = (u8) iv32;
  2832. for (i = 0; i < 5; i++)
  2833. il->stations[sta_id].sta.key.tkip_rx_ttak[i] =
  2834. cpu_to_le16(phase1key[i]);
  2835. il->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_KEY_MASK;
  2836. il->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
  2837. il_send_add_sta(il, &il->stations[sta_id].sta, CMD_ASYNC);
  2838. spin_unlock_irqrestore(&il->sta_lock, flags);
  2839. }
  2840. int
  2841. il4965_remove_dynamic_key(struct il_priv *il,
  2842. struct ieee80211_key_conf *keyconf, u8 sta_id)
  2843. {
  2844. unsigned long flags;
  2845. u16 key_flags;
  2846. u8 keyidx;
  2847. struct il_addsta_cmd sta_cmd;
  2848. lockdep_assert_held(&il->mutex);
  2849. il->_4965.key_mapping_keys--;
  2850. spin_lock_irqsave(&il->sta_lock, flags);
  2851. key_flags = le16_to_cpu(il->stations[sta_id].sta.key.key_flags);
  2852. keyidx = (key_flags >> STA_KEY_FLG_KEYID_POS) & 0x3;
  2853. D_WEP("Remove dynamic key: idx=%d sta=%d\n", keyconf->keyidx, sta_id);
  2854. if (keyconf->keyidx != keyidx) {
  2855. /* We need to remove a key with idx different that the one
  2856. * in the uCode. This means that the key we need to remove has
  2857. * been replaced by another one with different idx.
  2858. * Don't do anything and return ok
  2859. */
  2860. spin_unlock_irqrestore(&il->sta_lock, flags);
  2861. return 0;
  2862. }
  2863. if (il->stations[sta_id].sta.key.key_flags & STA_KEY_FLG_INVALID) {
  2864. IL_WARN("Removing wrong key %d 0x%x\n", keyconf->keyidx,
  2865. key_flags);
  2866. spin_unlock_irqrestore(&il->sta_lock, flags);
  2867. return 0;
  2868. }
  2869. if (!test_and_clear_bit
  2870. (il->stations[sta_id].sta.key.key_offset, &il->ucode_key_table))
  2871. IL_ERR("idx %d not used in uCode key table.\n",
  2872. il->stations[sta_id].sta.key.key_offset);
  2873. memset(&il->stations[sta_id].keyinfo, 0, sizeof(struct il_hw_key));
  2874. memset(&il->stations[sta_id].sta.key, 0, sizeof(struct il4965_keyinfo));
  2875. il->stations[sta_id].sta.key.key_flags =
  2876. STA_KEY_FLG_NO_ENC | STA_KEY_FLG_INVALID;
  2877. il->stations[sta_id].sta.key.key_offset = keyconf->hw_key_idx;
  2878. il->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_KEY_MASK;
  2879. il->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
  2880. if (il_is_rfkill(il)) {
  2881. D_WEP
  2882. ("Not sending C_ADD_STA command because RFKILL enabled.\n");
  2883. spin_unlock_irqrestore(&il->sta_lock, flags);
  2884. return 0;
  2885. }
  2886. memcpy(&sta_cmd, &il->stations[sta_id].sta,
  2887. sizeof(struct il_addsta_cmd));
  2888. spin_unlock_irqrestore(&il->sta_lock, flags);
  2889. return il_send_add_sta(il, &sta_cmd, CMD_SYNC);
  2890. }
  2891. int
  2892. il4965_set_dynamic_key(struct il_priv *il, struct ieee80211_key_conf *keyconf,
  2893. u8 sta_id)
  2894. {
  2895. int ret;
  2896. lockdep_assert_held(&il->mutex);
  2897. il->_4965.key_mapping_keys++;
  2898. keyconf->hw_key_idx = HW_KEY_DYNAMIC;
  2899. switch (keyconf->cipher) {
  2900. case WLAN_CIPHER_SUITE_CCMP:
  2901. ret =
  2902. il4965_set_ccmp_dynamic_key_info(il, keyconf, sta_id);
  2903. break;
  2904. case WLAN_CIPHER_SUITE_TKIP:
  2905. ret =
  2906. il4965_set_tkip_dynamic_key_info(il, keyconf, sta_id);
  2907. break;
  2908. case WLAN_CIPHER_SUITE_WEP40:
  2909. case WLAN_CIPHER_SUITE_WEP104:
  2910. ret = il4965_set_wep_dynamic_key_info(il, keyconf, sta_id);
  2911. break;
  2912. default:
  2913. IL_ERR("Unknown alg: %s cipher = %x\n", __func__,
  2914. keyconf->cipher);
  2915. ret = -EINVAL;
  2916. }
  2917. D_WEP("Set dynamic key: cipher=%x len=%d idx=%d sta=%d ret=%d\n",
  2918. keyconf->cipher, keyconf->keylen, keyconf->keyidx, sta_id, ret);
  2919. return ret;
  2920. }
  2921. /**
  2922. * il4965_alloc_bcast_station - add broadcast station into driver's station table.
  2923. *
  2924. * This adds the broadcast station into the driver's station table
  2925. * and marks it driver active, so that it will be restored to the
  2926. * device at the next best time.
  2927. */
  2928. int
  2929. il4965_alloc_bcast_station(struct il_priv *il)
  2930. {
  2931. struct il_link_quality_cmd *link_cmd;
  2932. unsigned long flags;
  2933. u8 sta_id;
  2934. spin_lock_irqsave(&il->sta_lock, flags);
  2935. sta_id = il_prep_station(il, il_bcast_addr, false, NULL);
  2936. if (sta_id == IL_INVALID_STATION) {
  2937. IL_ERR("Unable to prepare broadcast station\n");
  2938. spin_unlock_irqrestore(&il->sta_lock, flags);
  2939. return -EINVAL;
  2940. }
  2941. il->stations[sta_id].used |= IL_STA_DRIVER_ACTIVE;
  2942. il->stations[sta_id].used |= IL_STA_BCAST;
  2943. spin_unlock_irqrestore(&il->sta_lock, flags);
  2944. link_cmd = il4965_sta_alloc_lq(il, sta_id);
  2945. if (!link_cmd) {
  2946. IL_ERR
  2947. ("Unable to initialize rate scaling for bcast station.\n");
  2948. return -ENOMEM;
  2949. }
  2950. spin_lock_irqsave(&il->sta_lock, flags);
  2951. il->stations[sta_id].lq = link_cmd;
  2952. spin_unlock_irqrestore(&il->sta_lock, flags);
  2953. return 0;
  2954. }
  2955. /**
  2956. * il4965_update_bcast_station - update broadcast station's LQ command
  2957. *
  2958. * Only used by iwl4965. Placed here to have all bcast station management
  2959. * code together.
  2960. */
  2961. static int
  2962. il4965_update_bcast_station(struct il_priv *il)
  2963. {
  2964. unsigned long flags;
  2965. struct il_link_quality_cmd *link_cmd;
  2966. u8 sta_id = il->hw_params.bcast_id;
  2967. link_cmd = il4965_sta_alloc_lq(il, sta_id);
  2968. if (!link_cmd) {
  2969. IL_ERR("Unable to initialize rate scaling for bcast sta.\n");
  2970. return -ENOMEM;
  2971. }
  2972. spin_lock_irqsave(&il->sta_lock, flags);
  2973. if (il->stations[sta_id].lq)
  2974. kfree(il->stations[sta_id].lq);
  2975. else
  2976. D_INFO("Bcast sta rate scaling has not been initialized.\n");
  2977. il->stations[sta_id].lq = link_cmd;
  2978. spin_unlock_irqrestore(&il->sta_lock, flags);
  2979. return 0;
  2980. }
  2981. int
  2982. il4965_update_bcast_stations(struct il_priv *il)
  2983. {
  2984. return il4965_update_bcast_station(il);
  2985. }
  2986. /**
  2987. * il4965_sta_tx_modify_enable_tid - Enable Tx for this TID in station table
  2988. */
  2989. int
  2990. il4965_sta_tx_modify_enable_tid(struct il_priv *il, int sta_id, int tid)
  2991. {
  2992. unsigned long flags;
  2993. struct il_addsta_cmd sta_cmd;
  2994. lockdep_assert_held(&il->mutex);
  2995. /* Remove "disable" flag, to enable Tx for this TID */
  2996. spin_lock_irqsave(&il->sta_lock, flags);
  2997. il->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_TID_DISABLE_TX;
  2998. il->stations[sta_id].sta.tid_disable_tx &= cpu_to_le16(~(1 << tid));
  2999. il->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
  3000. memcpy(&sta_cmd, &il->stations[sta_id].sta,
  3001. sizeof(struct il_addsta_cmd));
  3002. spin_unlock_irqrestore(&il->sta_lock, flags);
  3003. return il_send_add_sta(il, &sta_cmd, CMD_SYNC);
  3004. }
  3005. int
  3006. il4965_sta_rx_agg_start(struct il_priv *il, struct ieee80211_sta *sta, int tid,
  3007. u16 ssn)
  3008. {
  3009. unsigned long flags;
  3010. int sta_id;
  3011. struct il_addsta_cmd sta_cmd;
  3012. lockdep_assert_held(&il->mutex);
  3013. sta_id = il_sta_id(sta);
  3014. if (sta_id == IL_INVALID_STATION)
  3015. return -ENXIO;
  3016. spin_lock_irqsave(&il->sta_lock, flags);
  3017. il->stations[sta_id].sta.station_flags_msk = 0;
  3018. il->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_ADDBA_TID_MSK;
  3019. il->stations[sta_id].sta.add_immediate_ba_tid = (u8) tid;
  3020. il->stations[sta_id].sta.add_immediate_ba_ssn = cpu_to_le16(ssn);
  3021. il->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
  3022. memcpy(&sta_cmd, &il->stations[sta_id].sta,
  3023. sizeof(struct il_addsta_cmd));
  3024. spin_unlock_irqrestore(&il->sta_lock, flags);
  3025. return il_send_add_sta(il, &sta_cmd, CMD_SYNC);
  3026. }
  3027. int
  3028. il4965_sta_rx_agg_stop(struct il_priv *il, struct ieee80211_sta *sta, int tid)
  3029. {
  3030. unsigned long flags;
  3031. int sta_id;
  3032. struct il_addsta_cmd sta_cmd;
  3033. lockdep_assert_held(&il->mutex);
  3034. sta_id = il_sta_id(sta);
  3035. if (sta_id == IL_INVALID_STATION) {
  3036. IL_ERR("Invalid station for AGG tid %d\n", tid);
  3037. return -ENXIO;
  3038. }
  3039. spin_lock_irqsave(&il->sta_lock, flags);
  3040. il->stations[sta_id].sta.station_flags_msk = 0;
  3041. il->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_DELBA_TID_MSK;
  3042. il->stations[sta_id].sta.remove_immediate_ba_tid = (u8) tid;
  3043. il->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
  3044. memcpy(&sta_cmd, &il->stations[sta_id].sta,
  3045. sizeof(struct il_addsta_cmd));
  3046. spin_unlock_irqrestore(&il->sta_lock, flags);
  3047. return il_send_add_sta(il, &sta_cmd, CMD_SYNC);
  3048. }
  3049. void
  3050. il4965_sta_modify_sleep_tx_count(struct il_priv *il, int sta_id, int cnt)
  3051. {
  3052. unsigned long flags;
  3053. spin_lock_irqsave(&il->sta_lock, flags);
  3054. il->stations[sta_id].sta.station_flags |= STA_FLG_PWR_SAVE_MSK;
  3055. il->stations[sta_id].sta.station_flags_msk = STA_FLG_PWR_SAVE_MSK;
  3056. il->stations[sta_id].sta.sta.modify_mask =
  3057. STA_MODIFY_SLEEP_TX_COUNT_MSK;
  3058. il->stations[sta_id].sta.sleep_tx_count = cpu_to_le16(cnt);
  3059. il->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
  3060. il_send_add_sta(il, &il->stations[sta_id].sta, CMD_ASYNC);
  3061. spin_unlock_irqrestore(&il->sta_lock, flags);
  3062. }
  3063. void
  3064. il4965_update_chain_flags(struct il_priv *il)
  3065. {
  3066. if (il->ops->set_rxon_chain) {
  3067. il->ops->set_rxon_chain(il);
  3068. if (il->active.rx_chain != il->staging.rx_chain)
  3069. il_commit_rxon(il);
  3070. }
  3071. }
  3072. static void
  3073. il4965_clear_free_frames(struct il_priv *il)
  3074. {
  3075. struct list_head *element;
  3076. D_INFO("%d frames on pre-allocated heap on clear.\n", il->frames_count);
  3077. while (!list_empty(&il->free_frames)) {
  3078. element = il->free_frames.next;
  3079. list_del(element);
  3080. kfree(list_entry(element, struct il_frame, list));
  3081. il->frames_count--;
  3082. }
  3083. if (il->frames_count) {
  3084. IL_WARN("%d frames still in use. Did we lose one?\n",
  3085. il->frames_count);
  3086. il->frames_count = 0;
  3087. }
  3088. }
  3089. static struct il_frame *
  3090. il4965_get_free_frame(struct il_priv *il)
  3091. {
  3092. struct il_frame *frame;
  3093. struct list_head *element;
  3094. if (list_empty(&il->free_frames)) {
  3095. frame = kzalloc(sizeof(*frame), GFP_KERNEL);
  3096. if (!frame) {
  3097. IL_ERR("Could not allocate frame!\n");
  3098. return NULL;
  3099. }
  3100. il->frames_count++;
  3101. return frame;
  3102. }
  3103. element = il->free_frames.next;
  3104. list_del(element);
  3105. return list_entry(element, struct il_frame, list);
  3106. }
  3107. static void
  3108. il4965_free_frame(struct il_priv *il, struct il_frame *frame)
  3109. {
  3110. memset(frame, 0, sizeof(*frame));
  3111. list_add(&frame->list, &il->free_frames);
  3112. }
  3113. static u32
  3114. il4965_fill_beacon_frame(struct il_priv *il, struct ieee80211_hdr *hdr,
  3115. int left)
  3116. {
  3117. lockdep_assert_held(&il->mutex);
  3118. if (!il->beacon_skb)
  3119. return 0;
  3120. if (il->beacon_skb->len > left)
  3121. return 0;
  3122. memcpy(hdr, il->beacon_skb->data, il->beacon_skb->len);
  3123. return il->beacon_skb->len;
  3124. }
  3125. /* Parse the beacon frame to find the TIM element and set tim_idx & tim_size */
  3126. static void
  3127. il4965_set_beacon_tim(struct il_priv *il,
  3128. struct il_tx_beacon_cmd *tx_beacon_cmd, u8 * beacon,
  3129. u32 frame_size)
  3130. {
  3131. u16 tim_idx;
  3132. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)beacon;
  3133. /*
  3134. * The idx is relative to frame start but we start looking at the
  3135. * variable-length part of the beacon.
  3136. */
  3137. tim_idx = mgmt->u.beacon.variable - beacon;
  3138. /* Parse variable-length elements of beacon to find WLAN_EID_TIM */
  3139. while ((tim_idx < (frame_size - 2)) &&
  3140. (beacon[tim_idx] != WLAN_EID_TIM))
  3141. tim_idx += beacon[tim_idx + 1] + 2;
  3142. /* If TIM field was found, set variables */
  3143. if ((tim_idx < (frame_size - 1)) && (beacon[tim_idx] == WLAN_EID_TIM)) {
  3144. tx_beacon_cmd->tim_idx = cpu_to_le16(tim_idx);
  3145. tx_beacon_cmd->tim_size = beacon[tim_idx + 1];
  3146. } else
  3147. IL_WARN("Unable to find TIM Element in beacon\n");
  3148. }
  3149. static unsigned int
  3150. il4965_hw_get_beacon_cmd(struct il_priv *il, struct il_frame *frame)
  3151. {
  3152. struct il_tx_beacon_cmd *tx_beacon_cmd;
  3153. u32 frame_size;
  3154. u32 rate_flags;
  3155. u32 rate;
  3156. /*
  3157. * We have to set up the TX command, the TX Beacon command, and the
  3158. * beacon contents.
  3159. */
  3160. lockdep_assert_held(&il->mutex);
  3161. if (!il->beacon_enabled) {
  3162. IL_ERR("Trying to build beacon without beaconing enabled\n");
  3163. return 0;
  3164. }
  3165. /* Initialize memory */
  3166. tx_beacon_cmd = &frame->u.beacon;
  3167. memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
  3168. /* Set up TX beacon contents */
  3169. frame_size =
  3170. il4965_fill_beacon_frame(il, tx_beacon_cmd->frame,
  3171. sizeof(frame->u) - sizeof(*tx_beacon_cmd));
  3172. if (WARN_ON_ONCE(frame_size > MAX_MPDU_SIZE))
  3173. return 0;
  3174. if (!frame_size)
  3175. return 0;
  3176. /* Set up TX command fields */
  3177. tx_beacon_cmd->tx.len = cpu_to_le16((u16) frame_size);
  3178. tx_beacon_cmd->tx.sta_id = il->hw_params.bcast_id;
  3179. tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  3180. tx_beacon_cmd->tx.tx_flags =
  3181. TX_CMD_FLG_SEQ_CTL_MSK | TX_CMD_FLG_TSF_MSK |
  3182. TX_CMD_FLG_STA_RATE_MSK;
  3183. /* Set up TX beacon command fields */
  3184. il4965_set_beacon_tim(il, tx_beacon_cmd, (u8 *) tx_beacon_cmd->frame,
  3185. frame_size);
  3186. /* Set up packet rate and flags */
  3187. rate = il_get_lowest_plcp(il);
  3188. il4965_toggle_tx_ant(il, &il->mgmt_tx_ant, il->hw_params.valid_tx_ant);
  3189. rate_flags = BIT(il->mgmt_tx_ant) << RATE_MCS_ANT_POS;
  3190. if ((rate >= IL_FIRST_CCK_RATE) && (rate <= IL_LAST_CCK_RATE))
  3191. rate_flags |= RATE_MCS_CCK_MSK;
  3192. tx_beacon_cmd->tx.rate_n_flags = cpu_to_le32(rate | rate_flags);
  3193. return sizeof(*tx_beacon_cmd) + frame_size;
  3194. }
  3195. int
  3196. il4965_send_beacon_cmd(struct il_priv *il)
  3197. {
  3198. struct il_frame *frame;
  3199. unsigned int frame_size;
  3200. int rc;
  3201. frame = il4965_get_free_frame(il);
  3202. if (!frame) {
  3203. IL_ERR("Could not obtain free frame buffer for beacon "
  3204. "command.\n");
  3205. return -ENOMEM;
  3206. }
  3207. frame_size = il4965_hw_get_beacon_cmd(il, frame);
  3208. if (!frame_size) {
  3209. IL_ERR("Error configuring the beacon command\n");
  3210. il4965_free_frame(il, frame);
  3211. return -EINVAL;
  3212. }
  3213. rc = il_send_cmd_pdu(il, C_TX_BEACON, frame_size, &frame->u.cmd[0]);
  3214. il4965_free_frame(il, frame);
  3215. return rc;
  3216. }
  3217. static inline dma_addr_t
  3218. il4965_tfd_tb_get_addr(struct il_tfd *tfd, u8 idx)
  3219. {
  3220. struct il_tfd_tb *tb = &tfd->tbs[idx];
  3221. dma_addr_t addr = get_unaligned_le32(&tb->lo);
  3222. if (sizeof(dma_addr_t) > sizeof(u32))
  3223. addr |=
  3224. ((dma_addr_t) (le16_to_cpu(tb->hi_n_len) & 0xF) << 16) <<
  3225. 16;
  3226. return addr;
  3227. }
  3228. static inline u16
  3229. il4965_tfd_tb_get_len(struct il_tfd *tfd, u8 idx)
  3230. {
  3231. struct il_tfd_tb *tb = &tfd->tbs[idx];
  3232. return le16_to_cpu(tb->hi_n_len) >> 4;
  3233. }
  3234. static inline void
  3235. il4965_tfd_set_tb(struct il_tfd *tfd, u8 idx, dma_addr_t addr, u16 len)
  3236. {
  3237. struct il_tfd_tb *tb = &tfd->tbs[idx];
  3238. u16 hi_n_len = len << 4;
  3239. put_unaligned_le32(addr, &tb->lo);
  3240. if (sizeof(dma_addr_t) > sizeof(u32))
  3241. hi_n_len |= ((addr >> 16) >> 16) & 0xF;
  3242. tb->hi_n_len = cpu_to_le16(hi_n_len);
  3243. tfd->num_tbs = idx + 1;
  3244. }
  3245. static inline u8
  3246. il4965_tfd_get_num_tbs(struct il_tfd *tfd)
  3247. {
  3248. return tfd->num_tbs & 0x1f;
  3249. }
  3250. /**
  3251. * il4965_hw_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
  3252. * @il - driver ilate data
  3253. * @txq - tx queue
  3254. *
  3255. * Does NOT advance any TFD circular buffer read/write idxes
  3256. * Does NOT free the TFD itself (which is within circular buffer)
  3257. */
  3258. void
  3259. il4965_hw_txq_free_tfd(struct il_priv *il, struct il_tx_queue *txq)
  3260. {
  3261. struct il_tfd *tfd_tmp = (struct il_tfd *)txq->tfds;
  3262. struct il_tfd *tfd;
  3263. struct pci_dev *dev = il->pci_dev;
  3264. int idx = txq->q.read_ptr;
  3265. int i;
  3266. int num_tbs;
  3267. tfd = &tfd_tmp[idx];
  3268. /* Sanity check on number of chunks */
  3269. num_tbs = il4965_tfd_get_num_tbs(tfd);
  3270. if (num_tbs >= IL_NUM_OF_TBS) {
  3271. IL_ERR("Too many chunks: %i\n", num_tbs);
  3272. /* @todo issue fatal error, it is quite serious situation */
  3273. return;
  3274. }
  3275. /* Unmap tx_cmd */
  3276. if (num_tbs)
  3277. pci_unmap_single(dev, dma_unmap_addr(&txq->meta[idx], mapping),
  3278. dma_unmap_len(&txq->meta[idx], len),
  3279. PCI_DMA_BIDIRECTIONAL);
  3280. /* Unmap chunks, if any. */
  3281. for (i = 1; i < num_tbs; i++)
  3282. pci_unmap_single(dev, il4965_tfd_tb_get_addr(tfd, i),
  3283. il4965_tfd_tb_get_len(tfd, i),
  3284. PCI_DMA_TODEVICE);
  3285. /* free SKB */
  3286. if (txq->skbs) {
  3287. struct sk_buff *skb = txq->skbs[txq->q.read_ptr];
  3288. /* can be called from irqs-disabled context */
  3289. if (skb) {
  3290. dev_kfree_skb_any(skb);
  3291. txq->skbs[txq->q.read_ptr] = NULL;
  3292. }
  3293. }
  3294. }
  3295. int
  3296. il4965_hw_txq_attach_buf_to_tfd(struct il_priv *il, struct il_tx_queue *txq,
  3297. dma_addr_t addr, u16 len, u8 reset, u8 pad)
  3298. {
  3299. struct il_queue *q;
  3300. struct il_tfd *tfd, *tfd_tmp;
  3301. u32 num_tbs;
  3302. q = &txq->q;
  3303. tfd_tmp = (struct il_tfd *)txq->tfds;
  3304. tfd = &tfd_tmp[q->write_ptr];
  3305. if (reset)
  3306. memset(tfd, 0, sizeof(*tfd));
  3307. num_tbs = il4965_tfd_get_num_tbs(tfd);
  3308. /* Each TFD can point to a maximum 20 Tx buffers */
  3309. if (num_tbs >= IL_NUM_OF_TBS) {
  3310. IL_ERR("Error can not send more than %d chunks\n",
  3311. IL_NUM_OF_TBS);
  3312. return -EINVAL;
  3313. }
  3314. BUG_ON(addr & ~DMA_BIT_MASK(36));
  3315. if (unlikely(addr & ~IL_TX_DMA_MASK))
  3316. IL_ERR("Unaligned address = %llx\n", (unsigned long long)addr);
  3317. il4965_tfd_set_tb(tfd, num_tbs, addr, len);
  3318. return 0;
  3319. }
  3320. /*
  3321. * Tell nic where to find circular buffer of Tx Frame Descriptors for
  3322. * given Tx queue, and enable the DMA channel used for that queue.
  3323. *
  3324. * 4965 supports up to 16 Tx queues in DRAM, mapped to up to 8 Tx DMA
  3325. * channels supported in hardware.
  3326. */
  3327. int
  3328. il4965_hw_tx_queue_init(struct il_priv *il, struct il_tx_queue *txq)
  3329. {
  3330. int txq_id = txq->q.id;
  3331. /* Circular buffer (TFD queue in DRAM) physical base address */
  3332. il_wr(il, FH49_MEM_CBBC_QUEUE(txq_id), txq->q.dma_addr >> 8);
  3333. return 0;
  3334. }
  3335. /******************************************************************************
  3336. *
  3337. * Generic RX handler implementations
  3338. *
  3339. ******************************************************************************/
  3340. static void
  3341. il4965_hdl_alive(struct il_priv *il, struct il_rx_buf *rxb)
  3342. {
  3343. struct il_rx_pkt *pkt = rxb_addr(rxb);
  3344. struct il_alive_resp *palive;
  3345. struct delayed_work *pwork;
  3346. palive = &pkt->u.alive_frame;
  3347. D_INFO("Alive ucode status 0x%08X revision " "0x%01X 0x%01X\n",
  3348. palive->is_valid, palive->ver_type, palive->ver_subtype);
  3349. if (palive->ver_subtype == INITIALIZE_SUBTYPE) {
  3350. D_INFO("Initialization Alive received.\n");
  3351. memcpy(&il->card_alive_init, &pkt->u.alive_frame,
  3352. sizeof(struct il_init_alive_resp));
  3353. pwork = &il->init_alive_start;
  3354. } else {
  3355. D_INFO("Runtime Alive received.\n");
  3356. memcpy(&il->card_alive, &pkt->u.alive_frame,
  3357. sizeof(struct il_alive_resp));
  3358. pwork = &il->alive_start;
  3359. }
  3360. /* We delay the ALIVE response by 5ms to
  3361. * give the HW RF Kill time to activate... */
  3362. if (palive->is_valid == UCODE_VALID_OK)
  3363. queue_delayed_work(il->workqueue, pwork, msecs_to_jiffies(5));
  3364. else
  3365. IL_WARN("uCode did not respond OK.\n");
  3366. }
  3367. /**
  3368. * il4965_bg_stats_periodic - Timer callback to queue stats
  3369. *
  3370. * This callback is provided in order to send a stats request.
  3371. *
  3372. * This timer function is continually reset to execute within
  3373. * 60 seconds since the last N_STATS was received. We need to
  3374. * ensure we receive the stats in order to update the temperature
  3375. * used for calibrating the TXPOWER.
  3376. */
  3377. static void
  3378. il4965_bg_stats_periodic(unsigned long data)
  3379. {
  3380. struct il_priv *il = (struct il_priv *)data;
  3381. if (test_bit(S_EXIT_PENDING, &il->status))
  3382. return;
  3383. /* dont send host command if rf-kill is on */
  3384. if (!il_is_ready_rf(il))
  3385. return;
  3386. il_send_stats_request(il, CMD_ASYNC, false);
  3387. }
  3388. static void
  3389. il4965_hdl_beacon(struct il_priv *il, struct il_rx_buf *rxb)
  3390. {
  3391. struct il_rx_pkt *pkt = rxb_addr(rxb);
  3392. struct il4965_beacon_notif *beacon =
  3393. (struct il4965_beacon_notif *)pkt->u.raw;
  3394. #ifdef CONFIG_IWLEGACY_DEBUG
  3395. u8 rate = il4965_hw_get_rate(beacon->beacon_notify_hdr.rate_n_flags);
  3396. D_RX("beacon status %x retries %d iss %d tsf:0x%.8x%.8x rate %d\n",
  3397. le32_to_cpu(beacon->beacon_notify_hdr.u.status) & TX_STATUS_MSK,
  3398. beacon->beacon_notify_hdr.failure_frame,
  3399. le32_to_cpu(beacon->ibss_mgr_status),
  3400. le32_to_cpu(beacon->high_tsf), le32_to_cpu(beacon->low_tsf), rate);
  3401. #endif
  3402. il->ibss_manager = le32_to_cpu(beacon->ibss_mgr_status);
  3403. }
  3404. static void
  3405. il4965_perform_ct_kill_task(struct il_priv *il)
  3406. {
  3407. unsigned long flags;
  3408. D_POWER("Stop all queues\n");
  3409. if (il->mac80211_registered)
  3410. ieee80211_stop_queues(il->hw);
  3411. _il_wr(il, CSR_UCODE_DRV_GP1_SET,
  3412. CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT);
  3413. _il_rd(il, CSR_UCODE_DRV_GP1);
  3414. spin_lock_irqsave(&il->reg_lock, flags);
  3415. if (likely(_il_grab_nic_access(il)))
  3416. _il_release_nic_access(il);
  3417. spin_unlock_irqrestore(&il->reg_lock, flags);
  3418. }
  3419. /* Handle notification from uCode that card's power state is changing
  3420. * due to software, hardware, or critical temperature RFKILL */
  3421. static void
  3422. il4965_hdl_card_state(struct il_priv *il, struct il_rx_buf *rxb)
  3423. {
  3424. struct il_rx_pkt *pkt = rxb_addr(rxb);
  3425. u32 flags = le32_to_cpu(pkt->u.card_state_notif.flags);
  3426. unsigned long status = il->status;
  3427. D_RF_KILL("Card state received: HW:%s SW:%s CT:%s\n",
  3428. (flags & HW_CARD_DISABLED) ? "Kill" : "On",
  3429. (flags & SW_CARD_DISABLED) ? "Kill" : "On",
  3430. (flags & CT_CARD_DISABLED) ? "Reached" : "Not reached");
  3431. if (flags & (SW_CARD_DISABLED | HW_CARD_DISABLED | CT_CARD_DISABLED)) {
  3432. _il_wr(il, CSR_UCODE_DRV_GP1_SET,
  3433. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  3434. il_wr(il, HBUS_TARG_MBX_C, HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED);
  3435. if (!(flags & RXON_CARD_DISABLED)) {
  3436. _il_wr(il, CSR_UCODE_DRV_GP1_CLR,
  3437. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  3438. il_wr(il, HBUS_TARG_MBX_C,
  3439. HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED);
  3440. }
  3441. }
  3442. if (flags & CT_CARD_DISABLED)
  3443. il4965_perform_ct_kill_task(il);
  3444. if (flags & HW_CARD_DISABLED)
  3445. set_bit(S_RFKILL, &il->status);
  3446. else
  3447. clear_bit(S_RFKILL, &il->status);
  3448. if (!(flags & RXON_CARD_DISABLED))
  3449. il_scan_cancel(il);
  3450. if ((test_bit(S_RFKILL, &status) !=
  3451. test_bit(S_RFKILL, &il->status)))
  3452. wiphy_rfkill_set_hw_state(il->hw->wiphy,
  3453. test_bit(S_RFKILL, &il->status));
  3454. else
  3455. wake_up(&il->wait_command_queue);
  3456. }
  3457. /**
  3458. * il4965_setup_handlers - Initialize Rx handler callbacks
  3459. *
  3460. * Setup the RX handlers for each of the reply types sent from the uCode
  3461. * to the host.
  3462. *
  3463. * This function chains into the hardware specific files for them to setup
  3464. * any hardware specific handlers as well.
  3465. */
  3466. static void
  3467. il4965_setup_handlers(struct il_priv *il)
  3468. {
  3469. il->handlers[N_ALIVE] = il4965_hdl_alive;
  3470. il->handlers[N_ERROR] = il_hdl_error;
  3471. il->handlers[N_CHANNEL_SWITCH] = il_hdl_csa;
  3472. il->handlers[N_SPECTRUM_MEASUREMENT] = il_hdl_spectrum_measurement;
  3473. il->handlers[N_PM_SLEEP] = il_hdl_pm_sleep;
  3474. il->handlers[N_PM_DEBUG_STATS] = il_hdl_pm_debug_stats;
  3475. il->handlers[N_BEACON] = il4965_hdl_beacon;
  3476. /*
  3477. * The same handler is used for both the REPLY to a discrete
  3478. * stats request from the host as well as for the periodic
  3479. * stats notifications (after received beacons) from the uCode.
  3480. */
  3481. il->handlers[C_STATS] = il4965_hdl_c_stats;
  3482. il->handlers[N_STATS] = il4965_hdl_stats;
  3483. il_setup_rx_scan_handlers(il);
  3484. /* status change handler */
  3485. il->handlers[N_CARD_STATE] = il4965_hdl_card_state;
  3486. il->handlers[N_MISSED_BEACONS] = il4965_hdl_missed_beacon;
  3487. /* Rx handlers */
  3488. il->handlers[N_RX_PHY] = il4965_hdl_rx_phy;
  3489. il->handlers[N_RX_MPDU] = il4965_hdl_rx;
  3490. il->handlers[N_RX] = il4965_hdl_rx;
  3491. /* block ack */
  3492. il->handlers[N_COMPRESSED_BA] = il4965_hdl_compressed_ba;
  3493. /* Tx response */
  3494. il->handlers[C_TX] = il4965_hdl_tx;
  3495. }
  3496. /**
  3497. * il4965_rx_handle - Main entry function for receiving responses from uCode
  3498. *
  3499. * Uses the il->handlers callback function array to invoke
  3500. * the appropriate handlers, including command responses,
  3501. * frame-received notifications, and other notifications.
  3502. */
  3503. void
  3504. il4965_rx_handle(struct il_priv *il)
  3505. {
  3506. struct il_rx_buf *rxb;
  3507. struct il_rx_pkt *pkt;
  3508. struct il_rx_queue *rxq = &il->rxq;
  3509. u32 r, i;
  3510. int reclaim;
  3511. unsigned long flags;
  3512. u8 fill_rx = 0;
  3513. u32 count = 8;
  3514. int total_empty;
  3515. /* uCode's read idx (stored in shared DRAM) indicates the last Rx
  3516. * buffer that the driver may process (last buffer filled by ucode). */
  3517. r = le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF;
  3518. i = rxq->read;
  3519. /* Rx interrupt, but nothing sent from uCode */
  3520. if (i == r)
  3521. D_RX("r = %d, i = %d\n", r, i);
  3522. /* calculate total frames need to be restock after handling RX */
  3523. total_empty = r - rxq->write_actual;
  3524. if (total_empty < 0)
  3525. total_empty += RX_QUEUE_SIZE;
  3526. if (total_empty > (RX_QUEUE_SIZE / 2))
  3527. fill_rx = 1;
  3528. while (i != r) {
  3529. int len;
  3530. rxb = rxq->queue[i];
  3531. /* If an RXB doesn't have a Rx queue slot associated with it,
  3532. * then a bug has been introduced in the queue refilling
  3533. * routines -- catch it here */
  3534. BUG_ON(rxb == NULL);
  3535. rxq->queue[i] = NULL;
  3536. pci_unmap_page(il->pci_dev, rxb->page_dma,
  3537. PAGE_SIZE << il->hw_params.rx_page_order,
  3538. PCI_DMA_FROMDEVICE);
  3539. pkt = rxb_addr(rxb);
  3540. len = le32_to_cpu(pkt->len_n_flags) & IL_RX_FRAME_SIZE_MSK;
  3541. len += sizeof(u32); /* account for status word */
  3542. /* Reclaim a command buffer only if this packet is a response
  3543. * to a (driver-originated) command.
  3544. * If the packet (e.g. Rx frame) originated from uCode,
  3545. * there is no command buffer to reclaim.
  3546. * Ucode should set SEQ_RX_FRAME bit if ucode-originated,
  3547. * but apparently a few don't get set; catch them here. */
  3548. reclaim = !(pkt->hdr.sequence & SEQ_RX_FRAME) &&
  3549. (pkt->hdr.cmd != N_RX_PHY) && (pkt->hdr.cmd != N_RX) &&
  3550. (pkt->hdr.cmd != N_RX_MPDU) &&
  3551. (pkt->hdr.cmd != N_COMPRESSED_BA) &&
  3552. (pkt->hdr.cmd != N_STATS) && (pkt->hdr.cmd != C_TX);
  3553. /* Based on type of command response or notification,
  3554. * handle those that need handling via function in
  3555. * handlers table. See il4965_setup_handlers() */
  3556. if (il->handlers[pkt->hdr.cmd]) {
  3557. D_RX("r = %d, i = %d, %s, 0x%02x\n", r, i,
  3558. il_get_cmd_string(pkt->hdr.cmd), pkt->hdr.cmd);
  3559. il->isr_stats.handlers[pkt->hdr.cmd]++;
  3560. il->handlers[pkt->hdr.cmd] (il, rxb);
  3561. } else {
  3562. /* No handling needed */
  3563. D_RX("r %d i %d No handler needed for %s, 0x%02x\n", r,
  3564. i, il_get_cmd_string(pkt->hdr.cmd), pkt->hdr.cmd);
  3565. }
  3566. /*
  3567. * XXX: After here, we should always check rxb->page
  3568. * against NULL before touching it or its virtual
  3569. * memory (pkt). Because some handler might have
  3570. * already taken or freed the pages.
  3571. */
  3572. if (reclaim) {
  3573. /* Invoke any callbacks, transfer the buffer to caller,
  3574. * and fire off the (possibly) blocking il_send_cmd()
  3575. * as we reclaim the driver command queue */
  3576. if (rxb->page)
  3577. il_tx_cmd_complete(il, rxb);
  3578. else
  3579. IL_WARN("Claim null rxb?\n");
  3580. }
  3581. /* Reuse the page if possible. For notification packets and
  3582. * SKBs that fail to Rx correctly, add them back into the
  3583. * rx_free list for reuse later. */
  3584. spin_lock_irqsave(&rxq->lock, flags);
  3585. if (rxb->page != NULL) {
  3586. rxb->page_dma =
  3587. pci_map_page(il->pci_dev, rxb->page, 0,
  3588. PAGE_SIZE << il->hw_params.
  3589. rx_page_order, PCI_DMA_FROMDEVICE);
  3590. list_add_tail(&rxb->list, &rxq->rx_free);
  3591. rxq->free_count++;
  3592. } else
  3593. list_add_tail(&rxb->list, &rxq->rx_used);
  3594. spin_unlock_irqrestore(&rxq->lock, flags);
  3595. i = (i + 1) & RX_QUEUE_MASK;
  3596. /* If there are a lot of unused frames,
  3597. * restock the Rx queue so ucode wont assert. */
  3598. if (fill_rx) {
  3599. count++;
  3600. if (count >= 8) {
  3601. rxq->read = i;
  3602. il4965_rx_replenish_now(il);
  3603. count = 0;
  3604. }
  3605. }
  3606. }
  3607. /* Backtrack one entry */
  3608. rxq->read = i;
  3609. if (fill_rx)
  3610. il4965_rx_replenish_now(il);
  3611. else
  3612. il4965_rx_queue_restock(il);
  3613. }
  3614. /* call this function to flush any scheduled tasklet */
  3615. static inline void
  3616. il4965_synchronize_irq(struct il_priv *il)
  3617. {
  3618. /* wait to make sure we flush pending tasklet */
  3619. synchronize_irq(il->pci_dev->irq);
  3620. tasklet_kill(&il->irq_tasklet);
  3621. }
  3622. static void
  3623. il4965_irq_tasklet(struct il_priv *il)
  3624. {
  3625. u32 inta, handled = 0;
  3626. u32 inta_fh;
  3627. unsigned long flags;
  3628. u32 i;
  3629. #ifdef CONFIG_IWLEGACY_DEBUG
  3630. u32 inta_mask;
  3631. #endif
  3632. spin_lock_irqsave(&il->lock, flags);
  3633. /* Ack/clear/reset pending uCode interrupts.
  3634. * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
  3635. * and will clear only when CSR_FH_INT_STATUS gets cleared. */
  3636. inta = _il_rd(il, CSR_INT);
  3637. _il_wr(il, CSR_INT, inta);
  3638. /* Ack/clear/reset pending flow-handler (DMA) interrupts.
  3639. * Any new interrupts that happen after this, either while we're
  3640. * in this tasklet, or later, will show up in next ISR/tasklet. */
  3641. inta_fh = _il_rd(il, CSR_FH_INT_STATUS);
  3642. _il_wr(il, CSR_FH_INT_STATUS, inta_fh);
  3643. #ifdef CONFIG_IWLEGACY_DEBUG
  3644. if (il_get_debug_level(il) & IL_DL_ISR) {
  3645. /* just for debug */
  3646. inta_mask = _il_rd(il, CSR_INT_MASK);
  3647. D_ISR("inta 0x%08x, enabled 0x%08x, fh 0x%08x\n", inta,
  3648. inta_mask, inta_fh);
  3649. }
  3650. #endif
  3651. spin_unlock_irqrestore(&il->lock, flags);
  3652. /* Since CSR_INT and CSR_FH_INT_STATUS reads and clears are not
  3653. * atomic, make sure that inta covers all the interrupts that
  3654. * we've discovered, even if FH interrupt came in just after
  3655. * reading CSR_INT. */
  3656. if (inta_fh & CSR49_FH_INT_RX_MASK)
  3657. inta |= CSR_INT_BIT_FH_RX;
  3658. if (inta_fh & CSR49_FH_INT_TX_MASK)
  3659. inta |= CSR_INT_BIT_FH_TX;
  3660. /* Now service all interrupt bits discovered above. */
  3661. if (inta & CSR_INT_BIT_HW_ERR) {
  3662. IL_ERR("Hardware error detected. Restarting.\n");
  3663. /* Tell the device to stop sending interrupts */
  3664. il_disable_interrupts(il);
  3665. il->isr_stats.hw++;
  3666. il_irq_handle_error(il);
  3667. handled |= CSR_INT_BIT_HW_ERR;
  3668. return;
  3669. }
  3670. #ifdef CONFIG_IWLEGACY_DEBUG
  3671. if (il_get_debug_level(il) & (IL_DL_ISR)) {
  3672. /* NIC fires this, but we don't use it, redundant with WAKEUP */
  3673. if (inta & CSR_INT_BIT_SCD) {
  3674. D_ISR("Scheduler finished to transmit "
  3675. "the frame/frames.\n");
  3676. il->isr_stats.sch++;
  3677. }
  3678. /* Alive notification via Rx interrupt will do the real work */
  3679. if (inta & CSR_INT_BIT_ALIVE) {
  3680. D_ISR("Alive interrupt\n");
  3681. il->isr_stats.alive++;
  3682. }
  3683. }
  3684. #endif
  3685. /* Safely ignore these bits for debug checks below */
  3686. inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
  3687. /* HW RF KILL switch toggled */
  3688. if (inta & CSR_INT_BIT_RF_KILL) {
  3689. int hw_rf_kill = 0;
  3690. if (!(_il_rd(il, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
  3691. hw_rf_kill = 1;
  3692. IL_WARN("RF_KILL bit toggled to %s.\n",
  3693. hw_rf_kill ? "disable radio" : "enable radio");
  3694. il->isr_stats.rfkill++;
  3695. /* driver only loads ucode once setting the interface up.
  3696. * the driver allows loading the ucode even if the radio
  3697. * is killed. Hence update the killswitch state here. The
  3698. * rfkill handler will care about restarting if needed.
  3699. */
  3700. if (hw_rf_kill) {
  3701. set_bit(S_RFKILL, &il->status);
  3702. } else {
  3703. clear_bit(S_RFKILL, &il->status);
  3704. il_force_reset(il, true);
  3705. }
  3706. wiphy_rfkill_set_hw_state(il->hw->wiphy, hw_rf_kill);
  3707. handled |= CSR_INT_BIT_RF_KILL;
  3708. }
  3709. /* Chip got too hot and stopped itself */
  3710. if (inta & CSR_INT_BIT_CT_KILL) {
  3711. IL_ERR("Microcode CT kill error detected.\n");
  3712. il->isr_stats.ctkill++;
  3713. handled |= CSR_INT_BIT_CT_KILL;
  3714. }
  3715. /* Error detected by uCode */
  3716. if (inta & CSR_INT_BIT_SW_ERR) {
  3717. IL_ERR("Microcode SW error detected. " " Restarting 0x%X.\n",
  3718. inta);
  3719. il->isr_stats.sw++;
  3720. il_irq_handle_error(il);
  3721. handled |= CSR_INT_BIT_SW_ERR;
  3722. }
  3723. /*
  3724. * uCode wakes up after power-down sleep.
  3725. * Tell device about any new tx or host commands enqueued,
  3726. * and about any Rx buffers made available while asleep.
  3727. */
  3728. if (inta & CSR_INT_BIT_WAKEUP) {
  3729. D_ISR("Wakeup interrupt\n");
  3730. il_rx_queue_update_write_ptr(il, &il->rxq);
  3731. for (i = 0; i < il->hw_params.max_txq_num; i++)
  3732. il_txq_update_write_ptr(il, &il->txq[i]);
  3733. il->isr_stats.wakeup++;
  3734. handled |= CSR_INT_BIT_WAKEUP;
  3735. }
  3736. /* All uCode command responses, including Tx command responses,
  3737. * Rx "responses" (frame-received notification), and other
  3738. * notifications from uCode come through here*/
  3739. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
  3740. il4965_rx_handle(il);
  3741. il->isr_stats.rx++;
  3742. handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
  3743. }
  3744. /* This "Tx" DMA channel is used only for loading uCode */
  3745. if (inta & CSR_INT_BIT_FH_TX) {
  3746. D_ISR("uCode load interrupt\n");
  3747. il->isr_stats.tx++;
  3748. handled |= CSR_INT_BIT_FH_TX;
  3749. /* Wake up uCode load routine, now that load is complete */
  3750. il->ucode_write_complete = 1;
  3751. wake_up(&il->wait_command_queue);
  3752. }
  3753. if (inta & ~handled) {
  3754. IL_ERR("Unhandled INTA bits 0x%08x\n", inta & ~handled);
  3755. il->isr_stats.unhandled++;
  3756. }
  3757. if (inta & ~(il->inta_mask)) {
  3758. IL_WARN("Disabled INTA bits 0x%08x were pending\n",
  3759. inta & ~il->inta_mask);
  3760. IL_WARN(" with FH49_INT = 0x%08x\n", inta_fh);
  3761. }
  3762. /* Re-enable all interrupts */
  3763. /* only Re-enable if disabled by irq */
  3764. if (test_bit(S_INT_ENABLED, &il->status))
  3765. il_enable_interrupts(il);
  3766. /* Re-enable RF_KILL if it occurred */
  3767. else if (handled & CSR_INT_BIT_RF_KILL)
  3768. il_enable_rfkill_int(il);
  3769. #ifdef CONFIG_IWLEGACY_DEBUG
  3770. if (il_get_debug_level(il) & (IL_DL_ISR)) {
  3771. inta = _il_rd(il, CSR_INT);
  3772. inta_mask = _il_rd(il, CSR_INT_MASK);
  3773. inta_fh = _il_rd(il, CSR_FH_INT_STATUS);
  3774. D_ISR("End inta 0x%08x, enabled 0x%08x, fh 0x%08x, "
  3775. "flags 0x%08lx\n", inta, inta_mask, inta_fh, flags);
  3776. }
  3777. #endif
  3778. }
  3779. /*****************************************************************************
  3780. *
  3781. * sysfs attributes
  3782. *
  3783. *****************************************************************************/
  3784. #ifdef CONFIG_IWLEGACY_DEBUG
  3785. /*
  3786. * The following adds a new attribute to the sysfs representation
  3787. * of this device driver (i.e. a new file in /sys/class/net/wlan0/device/)
  3788. * used for controlling the debug level.
  3789. *
  3790. * See the level definitions in iwl for details.
  3791. *
  3792. * The debug_level being managed using sysfs below is a per device debug
  3793. * level that is used instead of the global debug level if it (the per
  3794. * device debug level) is set.
  3795. */
  3796. static ssize_t
  3797. il4965_show_debug_level(struct device *d, struct device_attribute *attr,
  3798. char *buf)
  3799. {
  3800. struct il_priv *il = dev_get_drvdata(d);
  3801. return sprintf(buf, "0x%08X\n", il_get_debug_level(il));
  3802. }
  3803. static ssize_t
  3804. il4965_store_debug_level(struct device *d, struct device_attribute *attr,
  3805. const char *buf, size_t count)
  3806. {
  3807. struct il_priv *il = dev_get_drvdata(d);
  3808. unsigned long val;
  3809. int ret;
  3810. ret = strict_strtoul(buf, 0, &val);
  3811. if (ret)
  3812. IL_ERR("%s is not in hex or decimal form.\n", buf);
  3813. else
  3814. il->debug_level = val;
  3815. return strnlen(buf, count);
  3816. }
  3817. static DEVICE_ATTR(debug_level, S_IWUSR | S_IRUGO, il4965_show_debug_level,
  3818. il4965_store_debug_level);
  3819. #endif /* CONFIG_IWLEGACY_DEBUG */
  3820. static ssize_t
  3821. il4965_show_temperature(struct device *d, struct device_attribute *attr,
  3822. char *buf)
  3823. {
  3824. struct il_priv *il = dev_get_drvdata(d);
  3825. if (!il_is_alive(il))
  3826. return -EAGAIN;
  3827. return sprintf(buf, "%d\n", il->temperature);
  3828. }
  3829. static DEVICE_ATTR(temperature, S_IRUGO, il4965_show_temperature, NULL);
  3830. static ssize_t
  3831. il4965_show_tx_power(struct device *d, struct device_attribute *attr, char *buf)
  3832. {
  3833. struct il_priv *il = dev_get_drvdata(d);
  3834. if (!il_is_ready_rf(il))
  3835. return sprintf(buf, "off\n");
  3836. else
  3837. return sprintf(buf, "%d\n", il->tx_power_user_lmt);
  3838. }
  3839. static ssize_t
  3840. il4965_store_tx_power(struct device *d, struct device_attribute *attr,
  3841. const char *buf, size_t count)
  3842. {
  3843. struct il_priv *il = dev_get_drvdata(d);
  3844. unsigned long val;
  3845. int ret;
  3846. ret = strict_strtoul(buf, 10, &val);
  3847. if (ret)
  3848. IL_INFO("%s is not in decimal form.\n", buf);
  3849. else {
  3850. ret = il_set_tx_power(il, val, false);
  3851. if (ret)
  3852. IL_ERR("failed setting tx power (0x%d).\n", ret);
  3853. else
  3854. ret = count;
  3855. }
  3856. return ret;
  3857. }
  3858. static DEVICE_ATTR(tx_power, S_IWUSR | S_IRUGO, il4965_show_tx_power,
  3859. il4965_store_tx_power);
  3860. static struct attribute *il_sysfs_entries[] = {
  3861. &dev_attr_temperature.attr,
  3862. &dev_attr_tx_power.attr,
  3863. #ifdef CONFIG_IWLEGACY_DEBUG
  3864. &dev_attr_debug_level.attr,
  3865. #endif
  3866. NULL
  3867. };
  3868. static struct attribute_group il_attribute_group = {
  3869. .name = NULL, /* put in device directory */
  3870. .attrs = il_sysfs_entries,
  3871. };
  3872. /******************************************************************************
  3873. *
  3874. * uCode download functions
  3875. *
  3876. ******************************************************************************/
  3877. static void
  3878. il4965_dealloc_ucode_pci(struct il_priv *il)
  3879. {
  3880. il_free_fw_desc(il->pci_dev, &il->ucode_code);
  3881. il_free_fw_desc(il->pci_dev, &il->ucode_data);
  3882. il_free_fw_desc(il->pci_dev, &il->ucode_data_backup);
  3883. il_free_fw_desc(il->pci_dev, &il->ucode_init);
  3884. il_free_fw_desc(il->pci_dev, &il->ucode_init_data);
  3885. il_free_fw_desc(il->pci_dev, &il->ucode_boot);
  3886. }
  3887. static void
  3888. il4965_nic_start(struct il_priv *il)
  3889. {
  3890. /* Remove all resets to allow NIC to operate */
  3891. _il_wr(il, CSR_RESET, 0);
  3892. }
  3893. static void il4965_ucode_callback(const struct firmware *ucode_raw,
  3894. void *context);
  3895. static int il4965_mac_setup_register(struct il_priv *il, u32 max_probe_length);
  3896. static int __must_check
  3897. il4965_request_firmware(struct il_priv *il, bool first)
  3898. {
  3899. const char *name_pre = il->cfg->fw_name_pre;
  3900. char tag[8];
  3901. if (first) {
  3902. il->fw_idx = il->cfg->ucode_api_max;
  3903. sprintf(tag, "%d", il->fw_idx);
  3904. } else {
  3905. il->fw_idx--;
  3906. sprintf(tag, "%d", il->fw_idx);
  3907. }
  3908. if (il->fw_idx < il->cfg->ucode_api_min) {
  3909. IL_ERR("no suitable firmware found!\n");
  3910. return -ENOENT;
  3911. }
  3912. sprintf(il->firmware_name, "%s%s%s", name_pre, tag, ".ucode");
  3913. D_INFO("attempting to load firmware '%s'\n", il->firmware_name);
  3914. return request_firmware_nowait(THIS_MODULE, 1, il->firmware_name,
  3915. &il->pci_dev->dev, GFP_KERNEL, il,
  3916. il4965_ucode_callback);
  3917. }
  3918. struct il4965_firmware_pieces {
  3919. const void *inst, *data, *init, *init_data, *boot;
  3920. size_t inst_size, data_size, init_size, init_data_size, boot_size;
  3921. };
  3922. static int
  3923. il4965_load_firmware(struct il_priv *il, const struct firmware *ucode_raw,
  3924. struct il4965_firmware_pieces *pieces)
  3925. {
  3926. struct il_ucode_header *ucode = (void *)ucode_raw->data;
  3927. u32 api_ver, hdr_size;
  3928. const u8 *src;
  3929. il->ucode_ver = le32_to_cpu(ucode->ver);
  3930. api_ver = IL_UCODE_API(il->ucode_ver);
  3931. switch (api_ver) {
  3932. default:
  3933. case 0:
  3934. case 1:
  3935. case 2:
  3936. hdr_size = 24;
  3937. if (ucode_raw->size < hdr_size) {
  3938. IL_ERR("File size too small!\n");
  3939. return -EINVAL;
  3940. }
  3941. pieces->inst_size = le32_to_cpu(ucode->v1.inst_size);
  3942. pieces->data_size = le32_to_cpu(ucode->v1.data_size);
  3943. pieces->init_size = le32_to_cpu(ucode->v1.init_size);
  3944. pieces->init_data_size = le32_to_cpu(ucode->v1.init_data_size);
  3945. pieces->boot_size = le32_to_cpu(ucode->v1.boot_size);
  3946. src = ucode->v1.data;
  3947. break;
  3948. }
  3949. /* Verify size of file vs. image size info in file's header */
  3950. if (ucode_raw->size !=
  3951. hdr_size + pieces->inst_size + pieces->data_size +
  3952. pieces->init_size + pieces->init_data_size + pieces->boot_size) {
  3953. IL_ERR("uCode file size %d does not match expected size\n",
  3954. (int)ucode_raw->size);
  3955. return -EINVAL;
  3956. }
  3957. pieces->inst = src;
  3958. src += pieces->inst_size;
  3959. pieces->data = src;
  3960. src += pieces->data_size;
  3961. pieces->init = src;
  3962. src += pieces->init_size;
  3963. pieces->init_data = src;
  3964. src += pieces->init_data_size;
  3965. pieces->boot = src;
  3966. src += pieces->boot_size;
  3967. return 0;
  3968. }
  3969. /**
  3970. * il4965_ucode_callback - callback when firmware was loaded
  3971. *
  3972. * If loaded successfully, copies the firmware into buffers
  3973. * for the card to fetch (via DMA).
  3974. */
  3975. static void
  3976. il4965_ucode_callback(const struct firmware *ucode_raw, void *context)
  3977. {
  3978. struct il_priv *il = context;
  3979. struct il_ucode_header *ucode;
  3980. int err;
  3981. struct il4965_firmware_pieces pieces;
  3982. const unsigned int api_max = il->cfg->ucode_api_max;
  3983. const unsigned int api_min = il->cfg->ucode_api_min;
  3984. u32 api_ver;
  3985. u32 max_probe_length = 200;
  3986. u32 standard_phy_calibration_size =
  3987. IL_DEFAULT_STANDARD_PHY_CALIBRATE_TBL_SIZE;
  3988. memset(&pieces, 0, sizeof(pieces));
  3989. if (!ucode_raw) {
  3990. if (il->fw_idx <= il->cfg->ucode_api_max)
  3991. IL_ERR("request for firmware file '%s' failed.\n",
  3992. il->firmware_name);
  3993. goto try_again;
  3994. }
  3995. D_INFO("Loaded firmware file '%s' (%zd bytes).\n", il->firmware_name,
  3996. ucode_raw->size);
  3997. /* Make sure that we got at least the API version number */
  3998. if (ucode_raw->size < 4) {
  3999. IL_ERR("File size way too small!\n");
  4000. goto try_again;
  4001. }
  4002. /* Data from ucode file: header followed by uCode images */
  4003. ucode = (struct il_ucode_header *)ucode_raw->data;
  4004. err = il4965_load_firmware(il, ucode_raw, &pieces);
  4005. if (err)
  4006. goto try_again;
  4007. api_ver = IL_UCODE_API(il->ucode_ver);
  4008. /*
  4009. * api_ver should match the api version forming part of the
  4010. * firmware filename ... but we don't check for that and only rely
  4011. * on the API version read from firmware header from here on forward
  4012. */
  4013. if (api_ver < api_min || api_ver > api_max) {
  4014. IL_ERR("Driver unable to support your firmware API. "
  4015. "Driver supports v%u, firmware is v%u.\n", api_max,
  4016. api_ver);
  4017. goto try_again;
  4018. }
  4019. if (api_ver != api_max)
  4020. IL_ERR("Firmware has old API version. Expected v%u, "
  4021. "got v%u. New firmware can be obtained "
  4022. "from http://www.intellinuxwireless.org.\n", api_max,
  4023. api_ver);
  4024. IL_INFO("loaded firmware version %u.%u.%u.%u\n",
  4025. IL_UCODE_MAJOR(il->ucode_ver), IL_UCODE_MINOR(il->ucode_ver),
  4026. IL_UCODE_API(il->ucode_ver), IL_UCODE_SERIAL(il->ucode_ver));
  4027. snprintf(il->hw->wiphy->fw_version, sizeof(il->hw->wiphy->fw_version),
  4028. "%u.%u.%u.%u", IL_UCODE_MAJOR(il->ucode_ver),
  4029. IL_UCODE_MINOR(il->ucode_ver), IL_UCODE_API(il->ucode_ver),
  4030. IL_UCODE_SERIAL(il->ucode_ver));
  4031. /*
  4032. * For any of the failures below (before allocating pci memory)
  4033. * we will try to load a version with a smaller API -- maybe the
  4034. * user just got a corrupted version of the latest API.
  4035. */
  4036. D_INFO("f/w package hdr ucode version raw = 0x%x\n", il->ucode_ver);
  4037. D_INFO("f/w package hdr runtime inst size = %Zd\n", pieces.inst_size);
  4038. D_INFO("f/w package hdr runtime data size = %Zd\n", pieces.data_size);
  4039. D_INFO("f/w package hdr init inst size = %Zd\n", pieces.init_size);
  4040. D_INFO("f/w package hdr init data size = %Zd\n", pieces.init_data_size);
  4041. D_INFO("f/w package hdr boot inst size = %Zd\n", pieces.boot_size);
  4042. /* Verify that uCode images will fit in card's SRAM */
  4043. if (pieces.inst_size > il->hw_params.max_inst_size) {
  4044. IL_ERR("uCode instr len %Zd too large to fit in\n",
  4045. pieces.inst_size);
  4046. goto try_again;
  4047. }
  4048. if (pieces.data_size > il->hw_params.max_data_size) {
  4049. IL_ERR("uCode data len %Zd too large to fit in\n",
  4050. pieces.data_size);
  4051. goto try_again;
  4052. }
  4053. if (pieces.init_size > il->hw_params.max_inst_size) {
  4054. IL_ERR("uCode init instr len %Zd too large to fit in\n",
  4055. pieces.init_size);
  4056. goto try_again;
  4057. }
  4058. if (pieces.init_data_size > il->hw_params.max_data_size) {
  4059. IL_ERR("uCode init data len %Zd too large to fit in\n",
  4060. pieces.init_data_size);
  4061. goto try_again;
  4062. }
  4063. if (pieces.boot_size > il->hw_params.max_bsm_size) {
  4064. IL_ERR("uCode boot instr len %Zd too large to fit in\n",
  4065. pieces.boot_size);
  4066. goto try_again;
  4067. }
  4068. /* Allocate ucode buffers for card's bus-master loading ... */
  4069. /* Runtime instructions and 2 copies of data:
  4070. * 1) unmodified from disk
  4071. * 2) backup cache for save/restore during power-downs */
  4072. il->ucode_code.len = pieces.inst_size;
  4073. il_alloc_fw_desc(il->pci_dev, &il->ucode_code);
  4074. il->ucode_data.len = pieces.data_size;
  4075. il_alloc_fw_desc(il->pci_dev, &il->ucode_data);
  4076. il->ucode_data_backup.len = pieces.data_size;
  4077. il_alloc_fw_desc(il->pci_dev, &il->ucode_data_backup);
  4078. if (!il->ucode_code.v_addr || !il->ucode_data.v_addr ||
  4079. !il->ucode_data_backup.v_addr)
  4080. goto err_pci_alloc;
  4081. /* Initialization instructions and data */
  4082. if (pieces.init_size && pieces.init_data_size) {
  4083. il->ucode_init.len = pieces.init_size;
  4084. il_alloc_fw_desc(il->pci_dev, &il->ucode_init);
  4085. il->ucode_init_data.len = pieces.init_data_size;
  4086. il_alloc_fw_desc(il->pci_dev, &il->ucode_init_data);
  4087. if (!il->ucode_init.v_addr || !il->ucode_init_data.v_addr)
  4088. goto err_pci_alloc;
  4089. }
  4090. /* Bootstrap (instructions only, no data) */
  4091. if (pieces.boot_size) {
  4092. il->ucode_boot.len = pieces.boot_size;
  4093. il_alloc_fw_desc(il->pci_dev, &il->ucode_boot);
  4094. if (!il->ucode_boot.v_addr)
  4095. goto err_pci_alloc;
  4096. }
  4097. /* Now that we can no longer fail, copy information */
  4098. il->sta_key_max_num = STA_KEY_MAX_NUM;
  4099. /* Copy images into buffers for card's bus-master reads ... */
  4100. /* Runtime instructions (first block of data in file) */
  4101. D_INFO("Copying (but not loading) uCode instr len %Zd\n",
  4102. pieces.inst_size);
  4103. memcpy(il->ucode_code.v_addr, pieces.inst, pieces.inst_size);
  4104. D_INFO("uCode instr buf vaddr = 0x%p, paddr = 0x%08x\n",
  4105. il->ucode_code.v_addr, (u32) il->ucode_code.p_addr);
  4106. /*
  4107. * Runtime data
  4108. * NOTE: Copy into backup buffer will be done in il_up()
  4109. */
  4110. D_INFO("Copying (but not loading) uCode data len %Zd\n",
  4111. pieces.data_size);
  4112. memcpy(il->ucode_data.v_addr, pieces.data, pieces.data_size);
  4113. memcpy(il->ucode_data_backup.v_addr, pieces.data, pieces.data_size);
  4114. /* Initialization instructions */
  4115. if (pieces.init_size) {
  4116. D_INFO("Copying (but not loading) init instr len %Zd\n",
  4117. pieces.init_size);
  4118. memcpy(il->ucode_init.v_addr, pieces.init, pieces.init_size);
  4119. }
  4120. /* Initialization data */
  4121. if (pieces.init_data_size) {
  4122. D_INFO("Copying (but not loading) init data len %Zd\n",
  4123. pieces.init_data_size);
  4124. memcpy(il->ucode_init_data.v_addr, pieces.init_data,
  4125. pieces.init_data_size);
  4126. }
  4127. /* Bootstrap instructions */
  4128. D_INFO("Copying (but not loading) boot instr len %Zd\n",
  4129. pieces.boot_size);
  4130. memcpy(il->ucode_boot.v_addr, pieces.boot, pieces.boot_size);
  4131. /*
  4132. * figure out the offset of chain noise reset and gain commands
  4133. * base on the size of standard phy calibration commands table size
  4134. */
  4135. il->_4965.phy_calib_chain_noise_reset_cmd =
  4136. standard_phy_calibration_size;
  4137. il->_4965.phy_calib_chain_noise_gain_cmd =
  4138. standard_phy_calibration_size + 1;
  4139. /**************************************************
  4140. * This is still part of probe() in a sense...
  4141. *
  4142. * 9. Setup and register with mac80211 and debugfs
  4143. **************************************************/
  4144. err = il4965_mac_setup_register(il, max_probe_length);
  4145. if (err)
  4146. goto out_unbind;
  4147. err = il_dbgfs_register(il, DRV_NAME);
  4148. if (err)
  4149. IL_ERR("failed to create debugfs files. Ignoring error: %d\n",
  4150. err);
  4151. err = sysfs_create_group(&il->pci_dev->dev.kobj, &il_attribute_group);
  4152. if (err) {
  4153. IL_ERR("failed to create sysfs device attributes\n");
  4154. goto out_unbind;
  4155. }
  4156. /* We have our copies now, allow OS release its copies */
  4157. release_firmware(ucode_raw);
  4158. complete(&il->_4965.firmware_loading_complete);
  4159. return;
  4160. try_again:
  4161. /* try next, if any */
  4162. if (il4965_request_firmware(il, false))
  4163. goto out_unbind;
  4164. release_firmware(ucode_raw);
  4165. return;
  4166. err_pci_alloc:
  4167. IL_ERR("failed to allocate pci memory\n");
  4168. il4965_dealloc_ucode_pci(il);
  4169. out_unbind:
  4170. complete(&il->_4965.firmware_loading_complete);
  4171. device_release_driver(&il->pci_dev->dev);
  4172. release_firmware(ucode_raw);
  4173. }
  4174. static const char *const desc_lookup_text[] = {
  4175. "OK",
  4176. "FAIL",
  4177. "BAD_PARAM",
  4178. "BAD_CHECKSUM",
  4179. "NMI_INTERRUPT_WDG",
  4180. "SYSASSERT",
  4181. "FATAL_ERROR",
  4182. "BAD_COMMAND",
  4183. "HW_ERROR_TUNE_LOCK",
  4184. "HW_ERROR_TEMPERATURE",
  4185. "ILLEGAL_CHAN_FREQ",
  4186. "VCC_NOT_STBL",
  4187. "FH49_ERROR",
  4188. "NMI_INTERRUPT_HOST",
  4189. "NMI_INTERRUPT_ACTION_PT",
  4190. "NMI_INTERRUPT_UNKNOWN",
  4191. "UCODE_VERSION_MISMATCH",
  4192. "HW_ERROR_ABS_LOCK",
  4193. "HW_ERROR_CAL_LOCK_FAIL",
  4194. "NMI_INTERRUPT_INST_ACTION_PT",
  4195. "NMI_INTERRUPT_DATA_ACTION_PT",
  4196. "NMI_TRM_HW_ER",
  4197. "NMI_INTERRUPT_TRM",
  4198. "NMI_INTERRUPT_BREAK_POINT",
  4199. "DEBUG_0",
  4200. "DEBUG_1",
  4201. "DEBUG_2",
  4202. "DEBUG_3",
  4203. };
  4204. static struct {
  4205. char *name;
  4206. u8 num;
  4207. } advanced_lookup[] = {
  4208. {
  4209. "NMI_INTERRUPT_WDG", 0x34}, {
  4210. "SYSASSERT", 0x35}, {
  4211. "UCODE_VERSION_MISMATCH", 0x37}, {
  4212. "BAD_COMMAND", 0x38}, {
  4213. "NMI_INTERRUPT_DATA_ACTION_PT", 0x3C}, {
  4214. "FATAL_ERROR", 0x3D}, {
  4215. "NMI_TRM_HW_ERR", 0x46}, {
  4216. "NMI_INTERRUPT_TRM", 0x4C}, {
  4217. "NMI_INTERRUPT_BREAK_POINT", 0x54}, {
  4218. "NMI_INTERRUPT_WDG_RXF_FULL", 0x5C}, {
  4219. "NMI_INTERRUPT_WDG_NO_RBD_RXF_FULL", 0x64}, {
  4220. "NMI_INTERRUPT_HOST", 0x66}, {
  4221. "NMI_INTERRUPT_ACTION_PT", 0x7C}, {
  4222. "NMI_INTERRUPT_UNKNOWN", 0x84}, {
  4223. "NMI_INTERRUPT_INST_ACTION_PT", 0x86}, {
  4224. "ADVANCED_SYSASSERT", 0},};
  4225. static const char *
  4226. il4965_desc_lookup(u32 num)
  4227. {
  4228. int i;
  4229. int max = ARRAY_SIZE(desc_lookup_text);
  4230. if (num < max)
  4231. return desc_lookup_text[num];
  4232. max = ARRAY_SIZE(advanced_lookup) - 1;
  4233. for (i = 0; i < max; i++) {
  4234. if (advanced_lookup[i].num == num)
  4235. break;
  4236. }
  4237. return advanced_lookup[i].name;
  4238. }
  4239. #define ERROR_START_OFFSET (1 * sizeof(u32))
  4240. #define ERROR_ELEM_SIZE (7 * sizeof(u32))
  4241. void
  4242. il4965_dump_nic_error_log(struct il_priv *il)
  4243. {
  4244. u32 data2, line;
  4245. u32 desc, time, count, base, data1;
  4246. u32 blink1, blink2, ilink1, ilink2;
  4247. u32 pc, hcmd;
  4248. if (il->ucode_type == UCODE_INIT)
  4249. base = le32_to_cpu(il->card_alive_init.error_event_table_ptr);
  4250. else
  4251. base = le32_to_cpu(il->card_alive.error_event_table_ptr);
  4252. if (!il->ops->is_valid_rtc_data_addr(base)) {
  4253. IL_ERR("Not valid error log pointer 0x%08X for %s uCode\n",
  4254. base, (il->ucode_type == UCODE_INIT) ? "Init" : "RT");
  4255. return;
  4256. }
  4257. count = il_read_targ_mem(il, base);
  4258. if (ERROR_START_OFFSET <= count * ERROR_ELEM_SIZE) {
  4259. IL_ERR("Start IWL Error Log Dump:\n");
  4260. IL_ERR("Status: 0x%08lX, count: %d\n", il->status, count);
  4261. }
  4262. desc = il_read_targ_mem(il, base + 1 * sizeof(u32));
  4263. il->isr_stats.err_code = desc;
  4264. pc = il_read_targ_mem(il, base + 2 * sizeof(u32));
  4265. blink1 = il_read_targ_mem(il, base + 3 * sizeof(u32));
  4266. blink2 = il_read_targ_mem(il, base + 4 * sizeof(u32));
  4267. ilink1 = il_read_targ_mem(il, base + 5 * sizeof(u32));
  4268. ilink2 = il_read_targ_mem(il, base + 6 * sizeof(u32));
  4269. data1 = il_read_targ_mem(il, base + 7 * sizeof(u32));
  4270. data2 = il_read_targ_mem(il, base + 8 * sizeof(u32));
  4271. line = il_read_targ_mem(il, base + 9 * sizeof(u32));
  4272. time = il_read_targ_mem(il, base + 11 * sizeof(u32));
  4273. hcmd = il_read_targ_mem(il, base + 22 * sizeof(u32));
  4274. IL_ERR("Desc Time "
  4275. "data1 data2 line\n");
  4276. IL_ERR("%-28s (0x%04X) %010u 0x%08X 0x%08X %u\n",
  4277. il4965_desc_lookup(desc), desc, time, data1, data2, line);
  4278. IL_ERR("pc blink1 blink2 ilink1 ilink2 hcmd\n");
  4279. IL_ERR("0x%05X 0x%05X 0x%05X 0x%05X 0x%05X 0x%05X\n", pc, blink1,
  4280. blink2, ilink1, ilink2, hcmd);
  4281. }
  4282. static void
  4283. il4965_rf_kill_ct_config(struct il_priv *il)
  4284. {
  4285. struct il_ct_kill_config cmd;
  4286. unsigned long flags;
  4287. int ret = 0;
  4288. spin_lock_irqsave(&il->lock, flags);
  4289. _il_wr(il, CSR_UCODE_DRV_GP1_CLR,
  4290. CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT);
  4291. spin_unlock_irqrestore(&il->lock, flags);
  4292. cmd.critical_temperature_R =
  4293. cpu_to_le32(il->hw_params.ct_kill_threshold);
  4294. ret = il_send_cmd_pdu(il, C_CT_KILL_CONFIG, sizeof(cmd), &cmd);
  4295. if (ret)
  4296. IL_ERR("C_CT_KILL_CONFIG failed\n");
  4297. else
  4298. D_INFO("C_CT_KILL_CONFIG " "succeeded, "
  4299. "critical temperature is %d\n",
  4300. il->hw_params.ct_kill_threshold);
  4301. }
  4302. static const s8 default_queue_to_tx_fifo[] = {
  4303. IL_TX_FIFO_VO,
  4304. IL_TX_FIFO_VI,
  4305. IL_TX_FIFO_BE,
  4306. IL_TX_FIFO_BK,
  4307. IL49_CMD_FIFO_NUM,
  4308. IL_TX_FIFO_UNUSED,
  4309. IL_TX_FIFO_UNUSED,
  4310. };
  4311. #define IL_MASK(lo, hi) ((1 << (hi)) | ((1 << (hi)) - (1 << (lo))))
  4312. static int
  4313. il4965_alive_notify(struct il_priv *il)
  4314. {
  4315. u32 a;
  4316. unsigned long flags;
  4317. int i, chan;
  4318. u32 reg_val;
  4319. spin_lock_irqsave(&il->lock, flags);
  4320. /* Clear 4965's internal Tx Scheduler data base */
  4321. il->scd_base_addr = il_rd_prph(il, IL49_SCD_SRAM_BASE_ADDR);
  4322. a = il->scd_base_addr + IL49_SCD_CONTEXT_DATA_OFFSET;
  4323. for (; a < il->scd_base_addr + IL49_SCD_TX_STTS_BITMAP_OFFSET; a += 4)
  4324. il_write_targ_mem(il, a, 0);
  4325. for (; a < il->scd_base_addr + IL49_SCD_TRANSLATE_TBL_OFFSET; a += 4)
  4326. il_write_targ_mem(il, a, 0);
  4327. for (;
  4328. a <
  4329. il->scd_base_addr +
  4330. IL49_SCD_TRANSLATE_TBL_OFFSET_QUEUE(il->hw_params.max_txq_num);
  4331. a += 4)
  4332. il_write_targ_mem(il, a, 0);
  4333. /* Tel 4965 where to find Tx byte count tables */
  4334. il_wr_prph(il, IL49_SCD_DRAM_BASE_ADDR, il->scd_bc_tbls.dma >> 10);
  4335. /* Enable DMA channel */
  4336. for (chan = 0; chan < FH49_TCSR_CHNL_NUM; chan++)
  4337. il_wr(il, FH49_TCSR_CHNL_TX_CONFIG_REG(chan),
  4338. FH49_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
  4339. FH49_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
  4340. /* Update FH chicken bits */
  4341. reg_val = il_rd(il, FH49_TX_CHICKEN_BITS_REG);
  4342. il_wr(il, FH49_TX_CHICKEN_BITS_REG,
  4343. reg_val | FH49_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
  4344. /* Disable chain mode for all queues */
  4345. il_wr_prph(il, IL49_SCD_QUEUECHAIN_SEL, 0);
  4346. /* Initialize each Tx queue (including the command queue) */
  4347. for (i = 0; i < il->hw_params.max_txq_num; i++) {
  4348. /* TFD circular buffer read/write idxes */
  4349. il_wr_prph(il, IL49_SCD_QUEUE_RDPTR(i), 0);
  4350. il_wr(il, HBUS_TARG_WRPTR, 0 | (i << 8));
  4351. /* Max Tx Window size for Scheduler-ACK mode */
  4352. il_write_targ_mem(il,
  4353. il->scd_base_addr +
  4354. IL49_SCD_CONTEXT_QUEUE_OFFSET(i),
  4355. (SCD_WIN_SIZE <<
  4356. IL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_POS) &
  4357. IL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_MSK);
  4358. /* Frame limit */
  4359. il_write_targ_mem(il,
  4360. il->scd_base_addr +
  4361. IL49_SCD_CONTEXT_QUEUE_OFFSET(i) +
  4362. sizeof(u32),
  4363. (SCD_FRAME_LIMIT <<
  4364. IL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
  4365. IL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK);
  4366. }
  4367. il_wr_prph(il, IL49_SCD_INTERRUPT_MASK,
  4368. (1 << il->hw_params.max_txq_num) - 1);
  4369. /* Activate all Tx DMA/FIFO channels */
  4370. il4965_txq_set_sched(il, IL_MASK(0, 6));
  4371. il4965_set_wr_ptrs(il, IL_DEFAULT_CMD_QUEUE_NUM, 0);
  4372. /* make sure all queue are not stopped */
  4373. memset(&il->queue_stopped[0], 0, sizeof(il->queue_stopped));
  4374. for (i = 0; i < 4; i++)
  4375. atomic_set(&il->queue_stop_count[i], 0);
  4376. /* reset to 0 to enable all the queue first */
  4377. il->txq_ctx_active_msk = 0;
  4378. /* Map each Tx/cmd queue to its corresponding fifo */
  4379. BUILD_BUG_ON(ARRAY_SIZE(default_queue_to_tx_fifo) != 7);
  4380. for (i = 0; i < ARRAY_SIZE(default_queue_to_tx_fifo); i++) {
  4381. int ac = default_queue_to_tx_fifo[i];
  4382. il_txq_ctx_activate(il, i);
  4383. if (ac == IL_TX_FIFO_UNUSED)
  4384. continue;
  4385. il4965_tx_queue_set_status(il, &il->txq[i], ac, 0);
  4386. }
  4387. spin_unlock_irqrestore(&il->lock, flags);
  4388. return 0;
  4389. }
  4390. /**
  4391. * il4965_alive_start - called after N_ALIVE notification received
  4392. * from protocol/runtime uCode (initialization uCode's
  4393. * Alive gets handled by il_init_alive_start()).
  4394. */
  4395. static void
  4396. il4965_alive_start(struct il_priv *il)
  4397. {
  4398. int ret = 0;
  4399. D_INFO("Runtime Alive received.\n");
  4400. if (il->card_alive.is_valid != UCODE_VALID_OK) {
  4401. /* We had an error bringing up the hardware, so take it
  4402. * all the way back down so we can try again */
  4403. D_INFO("Alive failed.\n");
  4404. goto restart;
  4405. }
  4406. /* Initialize uCode has loaded Runtime uCode ... verify inst image.
  4407. * This is a paranoid check, because we would not have gotten the
  4408. * "runtime" alive if code weren't properly loaded. */
  4409. if (il4965_verify_ucode(il)) {
  4410. /* Runtime instruction load was bad;
  4411. * take it all the way back down so we can try again */
  4412. D_INFO("Bad runtime uCode load.\n");
  4413. goto restart;
  4414. }
  4415. ret = il4965_alive_notify(il);
  4416. if (ret) {
  4417. IL_WARN("Could not complete ALIVE transition [ntf]: %d\n", ret);
  4418. goto restart;
  4419. }
  4420. /* After the ALIVE response, we can send host commands to the uCode */
  4421. set_bit(S_ALIVE, &il->status);
  4422. /* Enable watchdog to monitor the driver tx queues */
  4423. il_setup_watchdog(il);
  4424. if (il_is_rfkill(il))
  4425. return;
  4426. ieee80211_wake_queues(il->hw);
  4427. il->active_rate = RATES_MASK;
  4428. il_power_update_mode(il, true);
  4429. D_INFO("Updated power mode\n");
  4430. if (il_is_associated(il)) {
  4431. struct il_rxon_cmd *active_rxon =
  4432. (struct il_rxon_cmd *)&il->active;
  4433. /* apply any changes in staging */
  4434. il->staging.filter_flags |= RXON_FILTER_ASSOC_MSK;
  4435. active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  4436. } else {
  4437. /* Initialize our rx_config data */
  4438. il_connection_init_rx_config(il);
  4439. if (il->ops->set_rxon_chain)
  4440. il->ops->set_rxon_chain(il);
  4441. }
  4442. /* Configure bluetooth coexistence if enabled */
  4443. il_send_bt_config(il);
  4444. il4965_reset_run_time_calib(il);
  4445. set_bit(S_READY, &il->status);
  4446. /* Configure the adapter for unassociated operation */
  4447. il_commit_rxon(il);
  4448. /* At this point, the NIC is initialized and operational */
  4449. il4965_rf_kill_ct_config(il);
  4450. D_INFO("ALIVE processing complete.\n");
  4451. wake_up(&il->wait_command_queue);
  4452. return;
  4453. restart:
  4454. queue_work(il->workqueue, &il->restart);
  4455. }
  4456. static void il4965_cancel_deferred_work(struct il_priv *il);
  4457. static void
  4458. __il4965_down(struct il_priv *il)
  4459. {
  4460. unsigned long flags;
  4461. int exit_pending;
  4462. D_INFO(DRV_NAME " is going down\n");
  4463. il_scan_cancel_timeout(il, 200);
  4464. exit_pending = test_and_set_bit(S_EXIT_PENDING, &il->status);
  4465. /* Stop TX queues watchdog. We need to have S_EXIT_PENDING bit set
  4466. * to prevent rearm timer */
  4467. del_timer_sync(&il->watchdog);
  4468. il_clear_ucode_stations(il);
  4469. /* FIXME: race conditions ? */
  4470. spin_lock_irq(&il->sta_lock);
  4471. /*
  4472. * Remove all key information that is not stored as part
  4473. * of station information since mac80211 may not have had
  4474. * a chance to remove all the keys. When device is
  4475. * reconfigured by mac80211 after an error all keys will
  4476. * be reconfigured.
  4477. */
  4478. memset(il->_4965.wep_keys, 0, sizeof(il->_4965.wep_keys));
  4479. il->_4965.key_mapping_keys = 0;
  4480. spin_unlock_irq(&il->sta_lock);
  4481. il_dealloc_bcast_stations(il);
  4482. il_clear_driver_stations(il);
  4483. /* Unblock any waiting calls */
  4484. wake_up_all(&il->wait_command_queue);
  4485. /* Wipe out the EXIT_PENDING status bit if we are not actually
  4486. * exiting the module */
  4487. if (!exit_pending)
  4488. clear_bit(S_EXIT_PENDING, &il->status);
  4489. /* stop and reset the on-board processor */
  4490. _il_wr(il, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  4491. /* tell the device to stop sending interrupts */
  4492. spin_lock_irqsave(&il->lock, flags);
  4493. il_disable_interrupts(il);
  4494. spin_unlock_irqrestore(&il->lock, flags);
  4495. il4965_synchronize_irq(il);
  4496. if (il->mac80211_registered)
  4497. ieee80211_stop_queues(il->hw);
  4498. /* If we have not previously called il_init() then
  4499. * clear all bits but the RF Kill bit and return */
  4500. if (!il_is_init(il)) {
  4501. il->status =
  4502. test_bit(S_RFKILL, &il->status) << S_RFKILL |
  4503. test_bit(S_GEO_CONFIGURED, &il->status) << S_GEO_CONFIGURED |
  4504. test_bit(S_EXIT_PENDING, &il->status) << S_EXIT_PENDING;
  4505. goto exit;
  4506. }
  4507. /* ...otherwise clear out all the status bits but the RF Kill
  4508. * bit and continue taking the NIC down. */
  4509. il->status &=
  4510. test_bit(S_RFKILL, &il->status) << S_RFKILL |
  4511. test_bit(S_GEO_CONFIGURED, &il->status) << S_GEO_CONFIGURED |
  4512. test_bit(S_FW_ERROR, &il->status) << S_FW_ERROR |
  4513. test_bit(S_EXIT_PENDING, &il->status) << S_EXIT_PENDING;
  4514. /*
  4515. * We disabled and synchronized interrupt, and priv->mutex is taken, so
  4516. * here is the only thread which will program device registers, but
  4517. * still have lockdep assertions, so we are taking reg_lock.
  4518. */
  4519. spin_lock_irq(&il->reg_lock);
  4520. /* FIXME: il_grab_nic_access if rfkill is off ? */
  4521. il4965_txq_ctx_stop(il);
  4522. il4965_rxq_stop(il);
  4523. /* Power-down device's busmaster DMA clocks */
  4524. _il_wr_prph(il, APMG_CLK_DIS_REG, APMG_CLK_VAL_DMA_CLK_RQT);
  4525. udelay(5);
  4526. /* Make sure (redundant) we've released our request to stay awake */
  4527. _il_clear_bit(il, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  4528. /* Stop the device, and put it in low power state */
  4529. _il_apm_stop(il);
  4530. spin_unlock_irq(&il->reg_lock);
  4531. il4965_txq_ctx_unmap(il);
  4532. exit:
  4533. memset(&il->card_alive, 0, sizeof(struct il_alive_resp));
  4534. dev_kfree_skb(il->beacon_skb);
  4535. il->beacon_skb = NULL;
  4536. /* clear out any free frames */
  4537. il4965_clear_free_frames(il);
  4538. }
  4539. static void
  4540. il4965_down(struct il_priv *il)
  4541. {
  4542. mutex_lock(&il->mutex);
  4543. __il4965_down(il);
  4544. mutex_unlock(&il->mutex);
  4545. il4965_cancel_deferred_work(il);
  4546. }
  4547. static void
  4548. il4965_set_hw_ready(struct il_priv *il)
  4549. {
  4550. int ret;
  4551. il_set_bit(il, CSR_HW_IF_CONFIG_REG,
  4552. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
  4553. /* See if we got it */
  4554. ret = _il_poll_bit(il, CSR_HW_IF_CONFIG_REG,
  4555. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  4556. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  4557. 100);
  4558. if (ret >= 0)
  4559. il->hw_ready = true;
  4560. D_INFO("hardware %s ready\n", (il->hw_ready) ? "" : "not");
  4561. }
  4562. static void
  4563. il4965_prepare_card_hw(struct il_priv *il)
  4564. {
  4565. int ret;
  4566. il->hw_ready = false;
  4567. il4965_set_hw_ready(il);
  4568. if (il->hw_ready)
  4569. return;
  4570. /* If HW is not ready, prepare the conditions to check again */
  4571. il_set_bit(il, CSR_HW_IF_CONFIG_REG, CSR_HW_IF_CONFIG_REG_PREPARE);
  4572. ret =
  4573. _il_poll_bit(il, CSR_HW_IF_CONFIG_REG,
  4574. ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
  4575. CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
  4576. /* HW should be ready by now, check again. */
  4577. if (ret != -ETIMEDOUT)
  4578. il4965_set_hw_ready(il);
  4579. }
  4580. #define MAX_HW_RESTARTS 5
  4581. static int
  4582. __il4965_up(struct il_priv *il)
  4583. {
  4584. int i;
  4585. int ret;
  4586. if (test_bit(S_EXIT_PENDING, &il->status)) {
  4587. IL_WARN("Exit pending; will not bring the NIC up\n");
  4588. return -EIO;
  4589. }
  4590. if (!il->ucode_data_backup.v_addr || !il->ucode_data.v_addr) {
  4591. IL_ERR("ucode not available for device bringup\n");
  4592. return -EIO;
  4593. }
  4594. ret = il4965_alloc_bcast_station(il);
  4595. if (ret) {
  4596. il_dealloc_bcast_stations(il);
  4597. return ret;
  4598. }
  4599. il4965_prepare_card_hw(il);
  4600. if (!il->hw_ready) {
  4601. IL_ERR("HW not ready\n");
  4602. return -EIO;
  4603. }
  4604. /* If platform's RF_KILL switch is NOT set to KILL */
  4605. if (_il_rd(il, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
  4606. clear_bit(S_RFKILL, &il->status);
  4607. else {
  4608. set_bit(S_RFKILL, &il->status);
  4609. wiphy_rfkill_set_hw_state(il->hw->wiphy, true);
  4610. il_enable_rfkill_int(il);
  4611. IL_WARN("Radio disabled by HW RF Kill switch\n");
  4612. return 0;
  4613. }
  4614. _il_wr(il, CSR_INT, 0xFFFFFFFF);
  4615. /* must be initialised before il_hw_nic_init */
  4616. il->cmd_queue = IL_DEFAULT_CMD_QUEUE_NUM;
  4617. ret = il4965_hw_nic_init(il);
  4618. if (ret) {
  4619. IL_ERR("Unable to init nic\n");
  4620. return ret;
  4621. }
  4622. /* make sure rfkill handshake bits are cleared */
  4623. _il_wr(il, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  4624. _il_wr(il, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  4625. /* clear (again), then enable host interrupts */
  4626. _il_wr(il, CSR_INT, 0xFFFFFFFF);
  4627. il_enable_interrupts(il);
  4628. /* really make sure rfkill handshake bits are cleared */
  4629. _il_wr(il, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  4630. _il_wr(il, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  4631. /* Copy original ucode data image from disk into backup cache.
  4632. * This will be used to initialize the on-board processor's
  4633. * data SRAM for a clean start when the runtime program first loads. */
  4634. memcpy(il->ucode_data_backup.v_addr, il->ucode_data.v_addr,
  4635. il->ucode_data.len);
  4636. for (i = 0; i < MAX_HW_RESTARTS; i++) {
  4637. /* load bootstrap state machine,
  4638. * load bootstrap program into processor's memory,
  4639. * prepare to load the "initialize" uCode */
  4640. ret = il->ops->load_ucode(il);
  4641. if (ret) {
  4642. IL_ERR("Unable to set up bootstrap uCode: %d\n", ret);
  4643. continue;
  4644. }
  4645. /* start card; "initialize" will load runtime ucode */
  4646. il4965_nic_start(il);
  4647. D_INFO(DRV_NAME " is coming up\n");
  4648. return 0;
  4649. }
  4650. set_bit(S_EXIT_PENDING, &il->status);
  4651. __il4965_down(il);
  4652. clear_bit(S_EXIT_PENDING, &il->status);
  4653. /* tried to restart and config the device for as long as our
  4654. * patience could withstand */
  4655. IL_ERR("Unable to initialize device after %d attempts.\n", i);
  4656. return -EIO;
  4657. }
  4658. /*****************************************************************************
  4659. *
  4660. * Workqueue callbacks
  4661. *
  4662. *****************************************************************************/
  4663. static void
  4664. il4965_bg_init_alive_start(struct work_struct *data)
  4665. {
  4666. struct il_priv *il =
  4667. container_of(data, struct il_priv, init_alive_start.work);
  4668. mutex_lock(&il->mutex);
  4669. if (test_bit(S_EXIT_PENDING, &il->status))
  4670. goto out;
  4671. il->ops->init_alive_start(il);
  4672. out:
  4673. mutex_unlock(&il->mutex);
  4674. }
  4675. static void
  4676. il4965_bg_alive_start(struct work_struct *data)
  4677. {
  4678. struct il_priv *il =
  4679. container_of(data, struct il_priv, alive_start.work);
  4680. mutex_lock(&il->mutex);
  4681. if (test_bit(S_EXIT_PENDING, &il->status))
  4682. goto out;
  4683. il4965_alive_start(il);
  4684. out:
  4685. mutex_unlock(&il->mutex);
  4686. }
  4687. static void
  4688. il4965_bg_run_time_calib_work(struct work_struct *work)
  4689. {
  4690. struct il_priv *il = container_of(work, struct il_priv,
  4691. run_time_calib_work);
  4692. mutex_lock(&il->mutex);
  4693. if (test_bit(S_EXIT_PENDING, &il->status) ||
  4694. test_bit(S_SCANNING, &il->status)) {
  4695. mutex_unlock(&il->mutex);
  4696. return;
  4697. }
  4698. if (il->start_calib) {
  4699. il4965_chain_noise_calibration(il, (void *)&il->_4965.stats);
  4700. il4965_sensitivity_calibration(il, (void *)&il->_4965.stats);
  4701. }
  4702. mutex_unlock(&il->mutex);
  4703. }
  4704. static void
  4705. il4965_bg_restart(struct work_struct *data)
  4706. {
  4707. struct il_priv *il = container_of(data, struct il_priv, restart);
  4708. if (test_bit(S_EXIT_PENDING, &il->status))
  4709. return;
  4710. if (test_and_clear_bit(S_FW_ERROR, &il->status)) {
  4711. mutex_lock(&il->mutex);
  4712. il->is_open = 0;
  4713. __il4965_down(il);
  4714. mutex_unlock(&il->mutex);
  4715. il4965_cancel_deferred_work(il);
  4716. ieee80211_restart_hw(il->hw);
  4717. } else {
  4718. il4965_down(il);
  4719. mutex_lock(&il->mutex);
  4720. if (test_bit(S_EXIT_PENDING, &il->status)) {
  4721. mutex_unlock(&il->mutex);
  4722. return;
  4723. }
  4724. __il4965_up(il);
  4725. mutex_unlock(&il->mutex);
  4726. }
  4727. }
  4728. static void
  4729. il4965_bg_rx_replenish(struct work_struct *data)
  4730. {
  4731. struct il_priv *il = container_of(data, struct il_priv, rx_replenish);
  4732. if (test_bit(S_EXIT_PENDING, &il->status))
  4733. return;
  4734. mutex_lock(&il->mutex);
  4735. il4965_rx_replenish(il);
  4736. mutex_unlock(&il->mutex);
  4737. }
  4738. /*****************************************************************************
  4739. *
  4740. * mac80211 entry point functions
  4741. *
  4742. *****************************************************************************/
  4743. #define UCODE_READY_TIMEOUT (4 * HZ)
  4744. /*
  4745. * Not a mac80211 entry point function, but it fits in with all the
  4746. * other mac80211 functions grouped here.
  4747. */
  4748. static int
  4749. il4965_mac_setup_register(struct il_priv *il, u32 max_probe_length)
  4750. {
  4751. int ret;
  4752. struct ieee80211_hw *hw = il->hw;
  4753. hw->rate_control_algorithm = "iwl-4965-rs";
  4754. /* Tell mac80211 our characteristics */
  4755. hw->flags =
  4756. IEEE80211_HW_SIGNAL_DBM | IEEE80211_HW_AMPDU_AGGREGATION |
  4757. IEEE80211_HW_NEED_DTIM_PERIOD | IEEE80211_HW_SPECTRUM_MGMT |
  4758. IEEE80211_HW_REPORTS_TX_ACK_STATUS;
  4759. if (il->cfg->sku & IL_SKU_N)
  4760. hw->flags |=
  4761. IEEE80211_HW_SUPPORTS_DYNAMIC_SMPS |
  4762. IEEE80211_HW_SUPPORTS_STATIC_SMPS;
  4763. hw->sta_data_size = sizeof(struct il_station_priv);
  4764. hw->vif_data_size = sizeof(struct il_vif_priv);
  4765. hw->wiphy->interface_modes =
  4766. BIT(NL80211_IFTYPE_STATION) | BIT(NL80211_IFTYPE_ADHOC);
  4767. hw->wiphy->flags |=
  4768. WIPHY_FLAG_CUSTOM_REGULATORY | WIPHY_FLAG_DISABLE_BEACON_HINTS;
  4769. /*
  4770. * For now, disable PS by default because it affects
  4771. * RX performance significantly.
  4772. */
  4773. hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
  4774. hw->wiphy->max_scan_ssids = PROBE_OPTION_MAX;
  4775. /* we create the 802.11 header and a zero-length SSID element */
  4776. hw->wiphy->max_scan_ie_len = max_probe_length - 24 - 2;
  4777. /* Default value; 4 EDCA QOS priorities */
  4778. hw->queues = 4;
  4779. hw->max_listen_interval = IL_CONN_MAX_LISTEN_INTERVAL;
  4780. if (il->bands[IEEE80211_BAND_2GHZ].n_channels)
  4781. il->hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
  4782. &il->bands[IEEE80211_BAND_2GHZ];
  4783. if (il->bands[IEEE80211_BAND_5GHZ].n_channels)
  4784. il->hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
  4785. &il->bands[IEEE80211_BAND_5GHZ];
  4786. il_leds_init(il);
  4787. ret = ieee80211_register_hw(il->hw);
  4788. if (ret) {
  4789. IL_ERR("Failed to register hw (error %d)\n", ret);
  4790. return ret;
  4791. }
  4792. il->mac80211_registered = 1;
  4793. return 0;
  4794. }
  4795. int
  4796. il4965_mac_start(struct ieee80211_hw *hw)
  4797. {
  4798. struct il_priv *il = hw->priv;
  4799. int ret;
  4800. D_MAC80211("enter\n");
  4801. /* we should be verifying the device is ready to be opened */
  4802. mutex_lock(&il->mutex);
  4803. ret = __il4965_up(il);
  4804. mutex_unlock(&il->mutex);
  4805. if (ret)
  4806. return ret;
  4807. if (il_is_rfkill(il))
  4808. goto out;
  4809. D_INFO("Start UP work done.\n");
  4810. /* Wait for START_ALIVE from Run Time ucode. Otherwise callbacks from
  4811. * mac80211 will not be run successfully. */
  4812. ret = wait_event_timeout(il->wait_command_queue,
  4813. test_bit(S_READY, &il->status),
  4814. UCODE_READY_TIMEOUT);
  4815. if (!ret) {
  4816. if (!test_bit(S_READY, &il->status)) {
  4817. IL_ERR("START_ALIVE timeout after %dms.\n",
  4818. jiffies_to_msecs(UCODE_READY_TIMEOUT));
  4819. return -ETIMEDOUT;
  4820. }
  4821. }
  4822. il4965_led_enable(il);
  4823. out:
  4824. il->is_open = 1;
  4825. D_MAC80211("leave\n");
  4826. return 0;
  4827. }
  4828. void
  4829. il4965_mac_stop(struct ieee80211_hw *hw)
  4830. {
  4831. struct il_priv *il = hw->priv;
  4832. D_MAC80211("enter\n");
  4833. if (!il->is_open)
  4834. return;
  4835. il->is_open = 0;
  4836. il4965_down(il);
  4837. flush_workqueue(il->workqueue);
  4838. /* User space software may expect getting rfkill changes
  4839. * even if interface is down */
  4840. _il_wr(il, CSR_INT, 0xFFFFFFFF);
  4841. il_enable_rfkill_int(il);
  4842. D_MAC80211("leave\n");
  4843. }
  4844. void
  4845. il4965_mac_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
  4846. {
  4847. struct il_priv *il = hw->priv;
  4848. D_MACDUMP("enter\n");
  4849. D_TX("dev->xmit(%d bytes) at rate 0x%02x\n", skb->len,
  4850. ieee80211_get_tx_rate(hw, IEEE80211_SKB_CB(skb))->bitrate);
  4851. if (il4965_tx_skb(il, skb))
  4852. dev_kfree_skb_any(skb);
  4853. D_MACDUMP("leave\n");
  4854. }
  4855. void
  4856. il4965_mac_update_tkip_key(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  4857. struct ieee80211_key_conf *keyconf,
  4858. struct ieee80211_sta *sta, u32 iv32, u16 * phase1key)
  4859. {
  4860. struct il_priv *il = hw->priv;
  4861. D_MAC80211("enter\n");
  4862. il4965_update_tkip_key(il, keyconf, sta, iv32, phase1key);
  4863. D_MAC80211("leave\n");
  4864. }
  4865. int
  4866. il4965_mac_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  4867. struct ieee80211_vif *vif, struct ieee80211_sta *sta,
  4868. struct ieee80211_key_conf *key)
  4869. {
  4870. struct il_priv *il = hw->priv;
  4871. int ret;
  4872. u8 sta_id;
  4873. bool is_default_wep_key = false;
  4874. D_MAC80211("enter\n");
  4875. if (il->cfg->mod_params->sw_crypto) {
  4876. D_MAC80211("leave - hwcrypto disabled\n");
  4877. return -EOPNOTSUPP;
  4878. }
  4879. sta_id = il_sta_id_or_broadcast(il, sta);
  4880. if (sta_id == IL_INVALID_STATION)
  4881. return -EINVAL;
  4882. mutex_lock(&il->mutex);
  4883. il_scan_cancel_timeout(il, 100);
  4884. /*
  4885. * If we are getting WEP group key and we didn't receive any key mapping
  4886. * so far, we are in legacy wep mode (group key only), otherwise we are
  4887. * in 1X mode.
  4888. * In legacy wep mode, we use another host command to the uCode.
  4889. */
  4890. if ((key->cipher == WLAN_CIPHER_SUITE_WEP40 ||
  4891. key->cipher == WLAN_CIPHER_SUITE_WEP104) && !sta) {
  4892. if (cmd == SET_KEY)
  4893. is_default_wep_key = !il->_4965.key_mapping_keys;
  4894. else
  4895. is_default_wep_key =
  4896. (key->hw_key_idx == HW_KEY_DEFAULT);
  4897. }
  4898. switch (cmd) {
  4899. case SET_KEY:
  4900. if (is_default_wep_key)
  4901. ret = il4965_set_default_wep_key(il, key);
  4902. else
  4903. ret = il4965_set_dynamic_key(il, key, sta_id);
  4904. D_MAC80211("enable hwcrypto key\n");
  4905. break;
  4906. case DISABLE_KEY:
  4907. if (is_default_wep_key)
  4908. ret = il4965_remove_default_wep_key(il, key);
  4909. else
  4910. ret = il4965_remove_dynamic_key(il, key, sta_id);
  4911. D_MAC80211("disable hwcrypto key\n");
  4912. break;
  4913. default:
  4914. ret = -EINVAL;
  4915. }
  4916. mutex_unlock(&il->mutex);
  4917. D_MAC80211("leave\n");
  4918. return ret;
  4919. }
  4920. int
  4921. il4965_mac_ampdu_action(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  4922. enum ieee80211_ampdu_mlme_action action,
  4923. struct ieee80211_sta *sta, u16 tid, u16 * ssn,
  4924. u8 buf_size)
  4925. {
  4926. struct il_priv *il = hw->priv;
  4927. int ret = -EINVAL;
  4928. D_HT("A-MPDU action on addr %pM tid %d\n", sta->addr, tid);
  4929. if (!(il->cfg->sku & IL_SKU_N))
  4930. return -EACCES;
  4931. mutex_lock(&il->mutex);
  4932. switch (action) {
  4933. case IEEE80211_AMPDU_RX_START:
  4934. D_HT("start Rx\n");
  4935. ret = il4965_sta_rx_agg_start(il, sta, tid, *ssn);
  4936. break;
  4937. case IEEE80211_AMPDU_RX_STOP:
  4938. D_HT("stop Rx\n");
  4939. ret = il4965_sta_rx_agg_stop(il, sta, tid);
  4940. if (test_bit(S_EXIT_PENDING, &il->status))
  4941. ret = 0;
  4942. break;
  4943. case IEEE80211_AMPDU_TX_START:
  4944. D_HT("start Tx\n");
  4945. ret = il4965_tx_agg_start(il, vif, sta, tid, ssn);
  4946. break;
  4947. case IEEE80211_AMPDU_TX_STOP:
  4948. D_HT("stop Tx\n");
  4949. ret = il4965_tx_agg_stop(il, vif, sta, tid);
  4950. if (test_bit(S_EXIT_PENDING, &il->status))
  4951. ret = 0;
  4952. break;
  4953. case IEEE80211_AMPDU_TX_OPERATIONAL:
  4954. ret = 0;
  4955. break;
  4956. }
  4957. mutex_unlock(&il->mutex);
  4958. return ret;
  4959. }
  4960. int
  4961. il4965_mac_sta_add(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  4962. struct ieee80211_sta *sta)
  4963. {
  4964. struct il_priv *il = hw->priv;
  4965. struct il_station_priv *sta_priv = (void *)sta->drv_priv;
  4966. bool is_ap = vif->type == NL80211_IFTYPE_STATION;
  4967. int ret;
  4968. u8 sta_id;
  4969. D_INFO("received request to add station %pM\n", sta->addr);
  4970. mutex_lock(&il->mutex);
  4971. D_INFO("proceeding to add station %pM\n", sta->addr);
  4972. sta_priv->common.sta_id = IL_INVALID_STATION;
  4973. atomic_set(&sta_priv->pending_frames, 0);
  4974. ret =
  4975. il_add_station_common(il, sta->addr, is_ap, sta, &sta_id);
  4976. if (ret) {
  4977. IL_ERR("Unable to add station %pM (%d)\n", sta->addr, ret);
  4978. /* Should we return success if return code is EEXIST ? */
  4979. mutex_unlock(&il->mutex);
  4980. return ret;
  4981. }
  4982. sta_priv->common.sta_id = sta_id;
  4983. /* Initialize rate scaling */
  4984. D_INFO("Initializing rate scaling for station %pM\n", sta->addr);
  4985. il4965_rs_rate_init(il, sta, sta_id);
  4986. mutex_unlock(&il->mutex);
  4987. return 0;
  4988. }
  4989. void
  4990. il4965_mac_channel_switch(struct ieee80211_hw *hw,
  4991. struct ieee80211_channel_switch *ch_switch)
  4992. {
  4993. struct il_priv *il = hw->priv;
  4994. const struct il_channel_info *ch_info;
  4995. struct ieee80211_conf *conf = &hw->conf;
  4996. struct ieee80211_channel *channel = ch_switch->channel;
  4997. struct il_ht_config *ht_conf = &il->current_ht_config;
  4998. u16 ch;
  4999. D_MAC80211("enter\n");
  5000. mutex_lock(&il->mutex);
  5001. if (il_is_rfkill(il))
  5002. goto out;
  5003. if (test_bit(S_EXIT_PENDING, &il->status) ||
  5004. test_bit(S_SCANNING, &il->status) ||
  5005. test_bit(S_CHANNEL_SWITCH_PENDING, &il->status))
  5006. goto out;
  5007. if (!il_is_associated(il))
  5008. goto out;
  5009. if (!il->ops->set_channel_switch)
  5010. goto out;
  5011. ch = channel->hw_value;
  5012. if (le16_to_cpu(il->active.channel) == ch)
  5013. goto out;
  5014. ch_info = il_get_channel_info(il, channel->band, ch);
  5015. if (!il_is_channel_valid(ch_info)) {
  5016. D_MAC80211("invalid channel\n");
  5017. goto out;
  5018. }
  5019. spin_lock_irq(&il->lock);
  5020. il->current_ht_config.smps = conf->smps_mode;
  5021. /* Configure HT40 channels */
  5022. il->ht.enabled = conf_is_ht(conf);
  5023. if (il->ht.enabled) {
  5024. if (conf_is_ht40_minus(conf)) {
  5025. il->ht.extension_chan_offset =
  5026. IEEE80211_HT_PARAM_CHA_SEC_BELOW;
  5027. il->ht.is_40mhz = true;
  5028. } else if (conf_is_ht40_plus(conf)) {
  5029. il->ht.extension_chan_offset =
  5030. IEEE80211_HT_PARAM_CHA_SEC_ABOVE;
  5031. il->ht.is_40mhz = true;
  5032. } else {
  5033. il->ht.extension_chan_offset =
  5034. IEEE80211_HT_PARAM_CHA_SEC_NONE;
  5035. il->ht.is_40mhz = false;
  5036. }
  5037. } else
  5038. il->ht.is_40mhz = false;
  5039. if ((le16_to_cpu(il->staging.channel) != ch))
  5040. il->staging.flags = 0;
  5041. il_set_rxon_channel(il, channel);
  5042. il_set_rxon_ht(il, ht_conf);
  5043. il_set_flags_for_band(il, channel->band, il->vif);
  5044. spin_unlock_irq(&il->lock);
  5045. il_set_rate(il);
  5046. /*
  5047. * at this point, staging_rxon has the
  5048. * configuration for channel switch
  5049. */
  5050. set_bit(S_CHANNEL_SWITCH_PENDING, &il->status);
  5051. il->switch_channel = cpu_to_le16(ch);
  5052. if (il->ops->set_channel_switch(il, ch_switch)) {
  5053. clear_bit(S_CHANNEL_SWITCH_PENDING, &il->status);
  5054. il->switch_channel = 0;
  5055. ieee80211_chswitch_done(il->vif, false);
  5056. }
  5057. out:
  5058. mutex_unlock(&il->mutex);
  5059. D_MAC80211("leave\n");
  5060. }
  5061. void
  5062. il4965_configure_filter(struct ieee80211_hw *hw, unsigned int changed_flags,
  5063. unsigned int *total_flags, u64 multicast)
  5064. {
  5065. struct il_priv *il = hw->priv;
  5066. __le32 filter_or = 0, filter_nand = 0;
  5067. #define CHK(test, flag) do { \
  5068. if (*total_flags & (test)) \
  5069. filter_or |= (flag); \
  5070. else \
  5071. filter_nand |= (flag); \
  5072. } while (0)
  5073. D_MAC80211("Enter: changed: 0x%x, total: 0x%x\n", changed_flags,
  5074. *total_flags);
  5075. CHK(FIF_OTHER_BSS | FIF_PROMISC_IN_BSS, RXON_FILTER_PROMISC_MSK);
  5076. /* Setting _just_ RXON_FILTER_CTL2HOST_MSK causes FH errors */
  5077. CHK(FIF_CONTROL, RXON_FILTER_CTL2HOST_MSK | RXON_FILTER_PROMISC_MSK);
  5078. CHK(FIF_BCN_PRBRESP_PROMISC, RXON_FILTER_BCON_AWARE_MSK);
  5079. #undef CHK
  5080. mutex_lock(&il->mutex);
  5081. il->staging.filter_flags &= ~filter_nand;
  5082. il->staging.filter_flags |= filter_or;
  5083. /*
  5084. * Not committing directly because hardware can perform a scan,
  5085. * but we'll eventually commit the filter flags change anyway.
  5086. */
  5087. mutex_unlock(&il->mutex);
  5088. /*
  5089. * Receiving all multicast frames is always enabled by the
  5090. * default flags setup in il_connection_init_rx_config()
  5091. * since we currently do not support programming multicast
  5092. * filters into the device.
  5093. */
  5094. *total_flags &=
  5095. FIF_OTHER_BSS | FIF_ALLMULTI | FIF_PROMISC_IN_BSS |
  5096. FIF_BCN_PRBRESP_PROMISC | FIF_CONTROL;
  5097. }
  5098. /*****************************************************************************
  5099. *
  5100. * driver setup and teardown
  5101. *
  5102. *****************************************************************************/
  5103. static void
  5104. il4965_bg_txpower_work(struct work_struct *work)
  5105. {
  5106. struct il_priv *il = container_of(work, struct il_priv,
  5107. txpower_work);
  5108. mutex_lock(&il->mutex);
  5109. /* If a scan happened to start before we got here
  5110. * then just return; the stats notification will
  5111. * kick off another scheduled work to compensate for
  5112. * any temperature delta we missed here. */
  5113. if (test_bit(S_EXIT_PENDING, &il->status) ||
  5114. test_bit(S_SCANNING, &il->status))
  5115. goto out;
  5116. /* Regardless of if we are associated, we must reconfigure the
  5117. * TX power since frames can be sent on non-radar channels while
  5118. * not associated */
  5119. il->ops->send_tx_power(il);
  5120. /* Update last_temperature to keep is_calib_needed from running
  5121. * when it isn't needed... */
  5122. il->last_temperature = il->temperature;
  5123. out:
  5124. mutex_unlock(&il->mutex);
  5125. }
  5126. static void
  5127. il4965_setup_deferred_work(struct il_priv *il)
  5128. {
  5129. il->workqueue = create_singlethread_workqueue(DRV_NAME);
  5130. init_waitqueue_head(&il->wait_command_queue);
  5131. INIT_WORK(&il->restart, il4965_bg_restart);
  5132. INIT_WORK(&il->rx_replenish, il4965_bg_rx_replenish);
  5133. INIT_WORK(&il->run_time_calib_work, il4965_bg_run_time_calib_work);
  5134. INIT_DELAYED_WORK(&il->init_alive_start, il4965_bg_init_alive_start);
  5135. INIT_DELAYED_WORK(&il->alive_start, il4965_bg_alive_start);
  5136. il_setup_scan_deferred_work(il);
  5137. INIT_WORK(&il->txpower_work, il4965_bg_txpower_work);
  5138. init_timer(&il->stats_periodic);
  5139. il->stats_periodic.data = (unsigned long)il;
  5140. il->stats_periodic.function = il4965_bg_stats_periodic;
  5141. init_timer(&il->watchdog);
  5142. il->watchdog.data = (unsigned long)il;
  5143. il->watchdog.function = il_bg_watchdog;
  5144. tasklet_init(&il->irq_tasklet,
  5145. (void (*)(unsigned long))il4965_irq_tasklet,
  5146. (unsigned long)il);
  5147. }
  5148. static void
  5149. il4965_cancel_deferred_work(struct il_priv *il)
  5150. {
  5151. cancel_work_sync(&il->txpower_work);
  5152. cancel_delayed_work_sync(&il->init_alive_start);
  5153. cancel_delayed_work(&il->alive_start);
  5154. cancel_work_sync(&il->run_time_calib_work);
  5155. il_cancel_scan_deferred_work(il);
  5156. del_timer_sync(&il->stats_periodic);
  5157. }
  5158. static void
  5159. il4965_init_hw_rates(struct il_priv *il, struct ieee80211_rate *rates)
  5160. {
  5161. int i;
  5162. for (i = 0; i < RATE_COUNT_LEGACY; i++) {
  5163. rates[i].bitrate = il_rates[i].ieee * 5;
  5164. rates[i].hw_value = i; /* Rate scaling will work on idxes */
  5165. rates[i].hw_value_short = i;
  5166. rates[i].flags = 0;
  5167. if ((i >= IL_FIRST_CCK_RATE) && (i <= IL_LAST_CCK_RATE)) {
  5168. /*
  5169. * If CCK != 1M then set short preamble rate flag.
  5170. */
  5171. rates[i].flags |=
  5172. (il_rates[i].plcp ==
  5173. RATE_1M_PLCP) ? 0 : IEEE80211_RATE_SHORT_PREAMBLE;
  5174. }
  5175. }
  5176. }
  5177. /*
  5178. * Acquire il->lock before calling this function !
  5179. */
  5180. void
  5181. il4965_set_wr_ptrs(struct il_priv *il, int txq_id, u32 idx)
  5182. {
  5183. il_wr(il, HBUS_TARG_WRPTR, (idx & 0xff) | (txq_id << 8));
  5184. il_wr_prph(il, IL49_SCD_QUEUE_RDPTR(txq_id), idx);
  5185. }
  5186. void
  5187. il4965_tx_queue_set_status(struct il_priv *il, struct il_tx_queue *txq,
  5188. int tx_fifo_id, int scd_retry)
  5189. {
  5190. int txq_id = txq->q.id;
  5191. /* Find out whether to activate Tx queue */
  5192. int active = test_bit(txq_id, &il->txq_ctx_active_msk) ? 1 : 0;
  5193. /* Set up and activate */
  5194. il_wr_prph(il, IL49_SCD_QUEUE_STATUS_BITS(txq_id),
  5195. (active << IL49_SCD_QUEUE_STTS_REG_POS_ACTIVE) |
  5196. (tx_fifo_id << IL49_SCD_QUEUE_STTS_REG_POS_TXF) |
  5197. (scd_retry << IL49_SCD_QUEUE_STTS_REG_POS_WSL) |
  5198. (scd_retry << IL49_SCD_QUEUE_STTS_REG_POS_SCD_ACK) |
  5199. IL49_SCD_QUEUE_STTS_REG_MSK);
  5200. txq->sched_retry = scd_retry;
  5201. D_INFO("%s %s Queue %d on AC %d\n", active ? "Activate" : "Deactivate",
  5202. scd_retry ? "BA" : "AC", txq_id, tx_fifo_id);
  5203. }
  5204. const struct ieee80211_ops il4965_mac_ops = {
  5205. .tx = il4965_mac_tx,
  5206. .start = il4965_mac_start,
  5207. .stop = il4965_mac_stop,
  5208. .add_interface = il_mac_add_interface,
  5209. .remove_interface = il_mac_remove_interface,
  5210. .change_interface = il_mac_change_interface,
  5211. .config = il_mac_config,
  5212. .configure_filter = il4965_configure_filter,
  5213. .set_key = il4965_mac_set_key,
  5214. .update_tkip_key = il4965_mac_update_tkip_key,
  5215. .conf_tx = il_mac_conf_tx,
  5216. .reset_tsf = il_mac_reset_tsf,
  5217. .bss_info_changed = il_mac_bss_info_changed,
  5218. .ampdu_action = il4965_mac_ampdu_action,
  5219. .hw_scan = il_mac_hw_scan,
  5220. .sta_add = il4965_mac_sta_add,
  5221. .sta_remove = il_mac_sta_remove,
  5222. .channel_switch = il4965_mac_channel_switch,
  5223. .tx_last_beacon = il_mac_tx_last_beacon,
  5224. };
  5225. static int
  5226. il4965_init_drv(struct il_priv *il)
  5227. {
  5228. int ret;
  5229. spin_lock_init(&il->sta_lock);
  5230. spin_lock_init(&il->hcmd_lock);
  5231. INIT_LIST_HEAD(&il->free_frames);
  5232. mutex_init(&il->mutex);
  5233. il->ieee_channels = NULL;
  5234. il->ieee_rates = NULL;
  5235. il->band = IEEE80211_BAND_2GHZ;
  5236. il->iw_mode = NL80211_IFTYPE_STATION;
  5237. il->current_ht_config.smps = IEEE80211_SMPS_STATIC;
  5238. il->missed_beacon_threshold = IL_MISSED_BEACON_THRESHOLD_DEF;
  5239. /* initialize force reset */
  5240. il->force_reset.reset_duration = IL_DELAY_NEXT_FORCE_FW_RELOAD;
  5241. /* Choose which receivers/antennas to use */
  5242. if (il->ops->set_rxon_chain)
  5243. il->ops->set_rxon_chain(il);
  5244. il_init_scan_params(il);
  5245. ret = il_init_channel_map(il);
  5246. if (ret) {
  5247. IL_ERR("initializing regulatory failed: %d\n", ret);
  5248. goto err;
  5249. }
  5250. ret = il_init_geos(il);
  5251. if (ret) {
  5252. IL_ERR("initializing geos failed: %d\n", ret);
  5253. goto err_free_channel_map;
  5254. }
  5255. il4965_init_hw_rates(il, il->ieee_rates);
  5256. return 0;
  5257. err_free_channel_map:
  5258. il_free_channel_map(il);
  5259. err:
  5260. return ret;
  5261. }
  5262. static void
  5263. il4965_uninit_drv(struct il_priv *il)
  5264. {
  5265. il_free_geos(il);
  5266. il_free_channel_map(il);
  5267. kfree(il->scan_cmd);
  5268. }
  5269. static void
  5270. il4965_hw_detect(struct il_priv *il)
  5271. {
  5272. il->hw_rev = _il_rd(il, CSR_HW_REV);
  5273. il->hw_wa_rev = _il_rd(il, CSR_HW_REV_WA_REG);
  5274. il->rev_id = il->pci_dev->revision;
  5275. D_INFO("HW Revision ID = 0x%X\n", il->rev_id);
  5276. }
  5277. static struct il_sensitivity_ranges il4965_sensitivity = {
  5278. .min_nrg_cck = 97,
  5279. .max_nrg_cck = 0, /* not used, set to 0 */
  5280. .auto_corr_min_ofdm = 85,
  5281. .auto_corr_min_ofdm_mrc = 170,
  5282. .auto_corr_min_ofdm_x1 = 105,
  5283. .auto_corr_min_ofdm_mrc_x1 = 220,
  5284. .auto_corr_max_ofdm = 120,
  5285. .auto_corr_max_ofdm_mrc = 210,
  5286. .auto_corr_max_ofdm_x1 = 140,
  5287. .auto_corr_max_ofdm_mrc_x1 = 270,
  5288. .auto_corr_min_cck = 125,
  5289. .auto_corr_max_cck = 200,
  5290. .auto_corr_min_cck_mrc = 200,
  5291. .auto_corr_max_cck_mrc = 400,
  5292. .nrg_th_cck = 100,
  5293. .nrg_th_ofdm = 100,
  5294. .barker_corr_th_min = 190,
  5295. .barker_corr_th_min_mrc = 390,
  5296. .nrg_th_cca = 62,
  5297. };
  5298. static void
  5299. il4965_set_hw_params(struct il_priv *il)
  5300. {
  5301. il->hw_params.bcast_id = IL4965_BROADCAST_ID;
  5302. il->hw_params.max_rxq_size = RX_QUEUE_SIZE;
  5303. il->hw_params.max_rxq_log = RX_QUEUE_SIZE_LOG;
  5304. if (il->cfg->mod_params->amsdu_size_8K)
  5305. il->hw_params.rx_page_order = get_order(IL_RX_BUF_SIZE_8K);
  5306. else
  5307. il->hw_params.rx_page_order = get_order(IL_RX_BUF_SIZE_4K);
  5308. il->hw_params.max_beacon_itrvl = IL_MAX_UCODE_BEACON_INTERVAL;
  5309. if (il->cfg->mod_params->disable_11n)
  5310. il->cfg->sku &= ~IL_SKU_N;
  5311. if (il->cfg->mod_params->num_of_queues >= IL_MIN_NUM_QUEUES &&
  5312. il->cfg->mod_params->num_of_queues <= IL49_NUM_QUEUES)
  5313. il->cfg->num_of_queues =
  5314. il->cfg->mod_params->num_of_queues;
  5315. il->hw_params.max_txq_num = il->cfg->num_of_queues;
  5316. il->hw_params.dma_chnl_num = FH49_TCSR_CHNL_NUM;
  5317. il->hw_params.scd_bc_tbls_size =
  5318. il->cfg->num_of_queues *
  5319. sizeof(struct il4965_scd_bc_tbl);
  5320. il->hw_params.tfd_size = sizeof(struct il_tfd);
  5321. il->hw_params.max_stations = IL4965_STATION_COUNT;
  5322. il->hw_params.max_data_size = IL49_RTC_DATA_SIZE;
  5323. il->hw_params.max_inst_size = IL49_RTC_INST_SIZE;
  5324. il->hw_params.max_bsm_size = BSM_SRAM_SIZE;
  5325. il->hw_params.ht40_channel = BIT(IEEE80211_BAND_5GHZ);
  5326. il->hw_params.rx_wrt_ptr_reg = FH49_RSCSR_CHNL0_WPTR;
  5327. il->hw_params.tx_chains_num = il4965_num_of_ant(il->cfg->valid_tx_ant);
  5328. il->hw_params.rx_chains_num = il4965_num_of_ant(il->cfg->valid_rx_ant);
  5329. il->hw_params.valid_tx_ant = il->cfg->valid_tx_ant;
  5330. il->hw_params.valid_rx_ant = il->cfg->valid_rx_ant;
  5331. il->hw_params.ct_kill_threshold =
  5332. CELSIUS_TO_KELVIN(CT_KILL_THRESHOLD_LEGACY);
  5333. il->hw_params.sens = &il4965_sensitivity;
  5334. il->hw_params.beacon_time_tsf_bits = IL4965_EXT_BEACON_TIME_POS;
  5335. }
  5336. static int
  5337. il4965_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  5338. {
  5339. int err = 0;
  5340. struct il_priv *il;
  5341. struct ieee80211_hw *hw;
  5342. struct il_cfg *cfg = (struct il_cfg *)(ent->driver_data);
  5343. unsigned long flags;
  5344. u16 pci_cmd;
  5345. /************************
  5346. * 1. Allocating HW data
  5347. ************************/
  5348. hw = ieee80211_alloc_hw(sizeof(struct il_priv), &il4965_mac_ops);
  5349. if (!hw) {
  5350. err = -ENOMEM;
  5351. goto out;
  5352. }
  5353. il = hw->priv;
  5354. il->hw = hw;
  5355. SET_IEEE80211_DEV(hw, &pdev->dev);
  5356. D_INFO("*** LOAD DRIVER ***\n");
  5357. il->cfg = cfg;
  5358. il->ops = &il4965_ops;
  5359. #ifdef CONFIG_IWLEGACY_DEBUGFS
  5360. il->debugfs_ops = &il4965_debugfs_ops;
  5361. #endif
  5362. il->pci_dev = pdev;
  5363. il->inta_mask = CSR_INI_SET_MASK;
  5364. /**************************
  5365. * 2. Initializing PCI bus
  5366. **************************/
  5367. pci_disable_link_state(pdev,
  5368. PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
  5369. PCIE_LINK_STATE_CLKPM);
  5370. if (pci_enable_device(pdev)) {
  5371. err = -ENODEV;
  5372. goto out_ieee80211_free_hw;
  5373. }
  5374. pci_set_master(pdev);
  5375. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
  5376. if (!err)
  5377. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
  5378. if (err) {
  5379. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  5380. if (!err)
  5381. err =
  5382. pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  5383. /* both attempts failed: */
  5384. if (err) {
  5385. IL_WARN("No suitable DMA available.\n");
  5386. goto out_pci_disable_device;
  5387. }
  5388. }
  5389. err = pci_request_regions(pdev, DRV_NAME);
  5390. if (err)
  5391. goto out_pci_disable_device;
  5392. pci_set_drvdata(pdev, il);
  5393. /***********************
  5394. * 3. Read REV register
  5395. ***********************/
  5396. il->hw_base = pci_ioremap_bar(pdev, 0);
  5397. if (!il->hw_base) {
  5398. err = -ENODEV;
  5399. goto out_pci_release_regions;
  5400. }
  5401. D_INFO("pci_resource_len = 0x%08llx\n",
  5402. (unsigned long long)pci_resource_len(pdev, 0));
  5403. D_INFO("pci_resource_base = %p\n", il->hw_base);
  5404. /* these spin locks will be used in apm_ops.init and EEPROM access
  5405. * we should init now
  5406. */
  5407. spin_lock_init(&il->reg_lock);
  5408. spin_lock_init(&il->lock);
  5409. /*
  5410. * stop and reset the on-board processor just in case it is in a
  5411. * strange state ... like being left stranded by a primary kernel
  5412. * and this is now the kdump kernel trying to start up
  5413. */
  5414. _il_wr(il, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  5415. il4965_hw_detect(il);
  5416. IL_INFO("Detected %s, REV=0x%X\n", il->cfg->name, il->hw_rev);
  5417. /* We disable the RETRY_TIMEOUT register (0x41) to keep
  5418. * PCI Tx retries from interfering with C3 CPU state */
  5419. pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
  5420. il4965_prepare_card_hw(il);
  5421. if (!il->hw_ready) {
  5422. IL_WARN("Failed, HW not ready\n");
  5423. goto out_iounmap;
  5424. }
  5425. /*****************
  5426. * 4. Read EEPROM
  5427. *****************/
  5428. /* Read the EEPROM */
  5429. err = il_eeprom_init(il);
  5430. if (err) {
  5431. IL_ERR("Unable to init EEPROM\n");
  5432. goto out_iounmap;
  5433. }
  5434. err = il4965_eeprom_check_version(il);
  5435. if (err)
  5436. goto out_free_eeprom;
  5437. if (err)
  5438. goto out_free_eeprom;
  5439. /* extract MAC Address */
  5440. il4965_eeprom_get_mac(il, il->addresses[0].addr);
  5441. D_INFO("MAC address: %pM\n", il->addresses[0].addr);
  5442. il->hw->wiphy->addresses = il->addresses;
  5443. il->hw->wiphy->n_addresses = 1;
  5444. /************************
  5445. * 5. Setup HW constants
  5446. ************************/
  5447. il4965_set_hw_params(il);
  5448. /*******************
  5449. * 6. Setup il
  5450. *******************/
  5451. err = il4965_init_drv(il);
  5452. if (err)
  5453. goto out_free_eeprom;
  5454. /* At this point both hw and il are initialized. */
  5455. /********************
  5456. * 7. Setup services
  5457. ********************/
  5458. spin_lock_irqsave(&il->lock, flags);
  5459. il_disable_interrupts(il);
  5460. spin_unlock_irqrestore(&il->lock, flags);
  5461. pci_enable_msi(il->pci_dev);
  5462. err = request_irq(il->pci_dev->irq, il_isr, IRQF_SHARED, DRV_NAME, il);
  5463. if (err) {
  5464. IL_ERR("Error allocating IRQ %d\n", il->pci_dev->irq);
  5465. goto out_disable_msi;
  5466. }
  5467. il4965_setup_deferred_work(il);
  5468. il4965_setup_handlers(il);
  5469. /*********************************************
  5470. * 8. Enable interrupts and read RFKILL state
  5471. *********************************************/
  5472. /* enable rfkill interrupt: hw bug w/a */
  5473. pci_read_config_word(il->pci_dev, PCI_COMMAND, &pci_cmd);
  5474. if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
  5475. pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
  5476. pci_write_config_word(il->pci_dev, PCI_COMMAND, pci_cmd);
  5477. }
  5478. il_enable_rfkill_int(il);
  5479. /* If platform's RF_KILL switch is NOT set to KILL */
  5480. if (_il_rd(il, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
  5481. clear_bit(S_RFKILL, &il->status);
  5482. else
  5483. set_bit(S_RFKILL, &il->status);
  5484. wiphy_rfkill_set_hw_state(il->hw->wiphy,
  5485. test_bit(S_RFKILL, &il->status));
  5486. il_power_initialize(il);
  5487. init_completion(&il->_4965.firmware_loading_complete);
  5488. err = il4965_request_firmware(il, true);
  5489. if (err)
  5490. goto out_destroy_workqueue;
  5491. return 0;
  5492. out_destroy_workqueue:
  5493. destroy_workqueue(il->workqueue);
  5494. il->workqueue = NULL;
  5495. free_irq(il->pci_dev->irq, il);
  5496. out_disable_msi:
  5497. pci_disable_msi(il->pci_dev);
  5498. il4965_uninit_drv(il);
  5499. out_free_eeprom:
  5500. il_eeprom_free(il);
  5501. out_iounmap:
  5502. iounmap(il->hw_base);
  5503. out_pci_release_regions:
  5504. pci_set_drvdata(pdev, NULL);
  5505. pci_release_regions(pdev);
  5506. out_pci_disable_device:
  5507. pci_disable_device(pdev);
  5508. out_ieee80211_free_hw:
  5509. ieee80211_free_hw(il->hw);
  5510. out:
  5511. return err;
  5512. }
  5513. static void __devexit
  5514. il4965_pci_remove(struct pci_dev *pdev)
  5515. {
  5516. struct il_priv *il = pci_get_drvdata(pdev);
  5517. unsigned long flags;
  5518. if (!il)
  5519. return;
  5520. wait_for_completion(&il->_4965.firmware_loading_complete);
  5521. D_INFO("*** UNLOAD DRIVER ***\n");
  5522. il_dbgfs_unregister(il);
  5523. sysfs_remove_group(&pdev->dev.kobj, &il_attribute_group);
  5524. /* ieee80211_unregister_hw call wil cause il_mac_stop to
  5525. * to be called and il4965_down since we are removing the device
  5526. * we need to set S_EXIT_PENDING bit.
  5527. */
  5528. set_bit(S_EXIT_PENDING, &il->status);
  5529. il_leds_exit(il);
  5530. if (il->mac80211_registered) {
  5531. ieee80211_unregister_hw(il->hw);
  5532. il->mac80211_registered = 0;
  5533. } else {
  5534. il4965_down(il);
  5535. }
  5536. /*
  5537. * Make sure device is reset to low power before unloading driver.
  5538. * This may be redundant with il4965_down(), but there are paths to
  5539. * run il4965_down() without calling apm_ops.stop(), and there are
  5540. * paths to avoid running il4965_down() at all before leaving driver.
  5541. * This (inexpensive) call *makes sure* device is reset.
  5542. */
  5543. il_apm_stop(il);
  5544. /* make sure we flush any pending irq or
  5545. * tasklet for the driver
  5546. */
  5547. spin_lock_irqsave(&il->lock, flags);
  5548. il_disable_interrupts(il);
  5549. spin_unlock_irqrestore(&il->lock, flags);
  5550. il4965_synchronize_irq(il);
  5551. il4965_dealloc_ucode_pci(il);
  5552. if (il->rxq.bd)
  5553. il4965_rx_queue_free(il, &il->rxq);
  5554. il4965_hw_txq_ctx_free(il);
  5555. il_eeprom_free(il);
  5556. /*netif_stop_queue(dev); */
  5557. flush_workqueue(il->workqueue);
  5558. /* ieee80211_unregister_hw calls il_mac_stop, which flushes
  5559. * il->workqueue... so we can't take down the workqueue
  5560. * until now... */
  5561. destroy_workqueue(il->workqueue);
  5562. il->workqueue = NULL;
  5563. free_irq(il->pci_dev->irq, il);
  5564. pci_disable_msi(il->pci_dev);
  5565. iounmap(il->hw_base);
  5566. pci_release_regions(pdev);
  5567. pci_disable_device(pdev);
  5568. pci_set_drvdata(pdev, NULL);
  5569. il4965_uninit_drv(il);
  5570. dev_kfree_skb(il->beacon_skb);
  5571. ieee80211_free_hw(il->hw);
  5572. }
  5573. /*
  5574. * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
  5575. * must be called under il->lock and mac access
  5576. */
  5577. void
  5578. il4965_txq_set_sched(struct il_priv *il, u32 mask)
  5579. {
  5580. il_wr_prph(il, IL49_SCD_TXFACT, mask);
  5581. }
  5582. /*****************************************************************************
  5583. *
  5584. * driver and module entry point
  5585. *
  5586. *****************************************************************************/
  5587. /* Hardware specific file defines the PCI IDs table for that hardware module */
  5588. static DEFINE_PCI_DEVICE_TABLE(il4965_hw_card_ids) = {
  5589. {IL_PCI_DEVICE(0x4229, PCI_ANY_ID, il4965_cfg)},
  5590. {IL_PCI_DEVICE(0x4230, PCI_ANY_ID, il4965_cfg)},
  5591. {0}
  5592. };
  5593. MODULE_DEVICE_TABLE(pci, il4965_hw_card_ids);
  5594. static struct pci_driver il4965_driver = {
  5595. .name = DRV_NAME,
  5596. .id_table = il4965_hw_card_ids,
  5597. .probe = il4965_pci_probe,
  5598. .remove = __devexit_p(il4965_pci_remove),
  5599. .driver.pm = IL_LEGACY_PM_OPS,
  5600. };
  5601. static int __init
  5602. il4965_init(void)
  5603. {
  5604. int ret;
  5605. pr_info(DRV_DESCRIPTION ", " DRV_VERSION "\n");
  5606. pr_info(DRV_COPYRIGHT "\n");
  5607. ret = il4965_rate_control_register();
  5608. if (ret) {
  5609. pr_err("Unable to register rate control algorithm: %d\n", ret);
  5610. return ret;
  5611. }
  5612. ret = pci_register_driver(&il4965_driver);
  5613. if (ret) {
  5614. pr_err("Unable to initialize PCI module\n");
  5615. goto error_register;
  5616. }
  5617. return ret;
  5618. error_register:
  5619. il4965_rate_control_unregister();
  5620. return ret;
  5621. }
  5622. static void __exit
  5623. il4965_exit(void)
  5624. {
  5625. pci_unregister_driver(&il4965_driver);
  5626. il4965_rate_control_unregister();
  5627. }
  5628. module_exit(il4965_exit);
  5629. module_init(il4965_init);
  5630. #ifdef CONFIG_IWLEGACY_DEBUG
  5631. module_param_named(debug, il_debug_level, uint, S_IRUGO | S_IWUSR);
  5632. MODULE_PARM_DESC(debug, "debug output mask");
  5633. #endif
  5634. module_param_named(swcrypto, il4965_mod_params.sw_crypto, int, S_IRUGO);
  5635. MODULE_PARM_DESC(swcrypto, "using crypto in software (default 0 [hardware])");
  5636. module_param_named(queues_num, il4965_mod_params.num_of_queues, int, S_IRUGO);
  5637. MODULE_PARM_DESC(queues_num, "number of hw queues.");
  5638. module_param_named(11n_disable, il4965_mod_params.disable_11n, int, S_IRUGO);
  5639. MODULE_PARM_DESC(11n_disable, "disable 11n functionality");
  5640. module_param_named(amsdu_size_8K, il4965_mod_params.amsdu_size_8K, int,
  5641. S_IRUGO);
  5642. MODULE_PARM_DESC(amsdu_size_8K, "enable 8K amsdu size");
  5643. module_param_named(fw_restart, il4965_mod_params.restart_fw, int, S_IRUGO);
  5644. MODULE_PARM_DESC(fw_restart, "restart firmware in case of error");