dhd_sdio.c 108 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054
  1. /*
  2. * Copyright (c) 2010 Broadcom Corporation
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
  11. * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
  13. * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
  14. * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  17. #include <linux/types.h>
  18. #include <linux/kernel.h>
  19. #include <linux/kthread.h>
  20. #include <linux/printk.h>
  21. #include <linux/pci_ids.h>
  22. #include <linux/netdevice.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/sched.h>
  25. #include <linux/mmc/sdio.h>
  26. #include <linux/mmc/sdio_func.h>
  27. #include <linux/mmc/card.h>
  28. #include <linux/semaphore.h>
  29. #include <linux/firmware.h>
  30. #include <linux/module.h>
  31. #include <linux/bcma/bcma.h>
  32. #include <asm/unaligned.h>
  33. #include <defs.h>
  34. #include <brcmu_wifi.h>
  35. #include <brcmu_utils.h>
  36. #include <brcm_hw_ids.h>
  37. #include <soc.h>
  38. #include "sdio_host.h"
  39. #include "sdio_chip.h"
  40. #define DCMD_RESP_TIMEOUT 2000 /* In milli second */
  41. #ifdef DEBUG
  42. #define BRCMF_TRAP_INFO_SIZE 80
  43. #define CBUF_LEN (128)
  44. struct rte_log_le {
  45. __le32 buf; /* Can't be pointer on (64-bit) hosts */
  46. __le32 buf_size;
  47. __le32 idx;
  48. char *_buf_compat; /* Redundant pointer for backward compat. */
  49. };
  50. struct rte_console {
  51. /* Virtual UART
  52. * When there is no UART (e.g. Quickturn),
  53. * the host should write a complete
  54. * input line directly into cbuf and then write
  55. * the length into vcons_in.
  56. * This may also be used when there is a real UART
  57. * (at risk of conflicting with
  58. * the real UART). vcons_out is currently unused.
  59. */
  60. uint vcons_in;
  61. uint vcons_out;
  62. /* Output (logging) buffer
  63. * Console output is written to a ring buffer log_buf at index log_idx.
  64. * The host may read the output when it sees log_idx advance.
  65. * Output will be lost if the output wraps around faster than the host
  66. * polls.
  67. */
  68. struct rte_log_le log_le;
  69. /* Console input line buffer
  70. * Characters are read one at a time into cbuf
  71. * until <CR> is received, then
  72. * the buffer is processed as a command line.
  73. * Also used for virtual UART.
  74. */
  75. uint cbuf_idx;
  76. char cbuf[CBUF_LEN];
  77. };
  78. #endif /* DEBUG */
  79. #include <chipcommon.h>
  80. #include "dhd_bus.h"
  81. #include "dhd_dbg.h"
  82. #define TXQLEN 2048 /* bulk tx queue length */
  83. #define TXHI (TXQLEN - 256) /* turn on flow control above TXHI */
  84. #define TXLOW (TXHI - 256) /* turn off flow control below TXLOW */
  85. #define PRIOMASK 7
  86. #define TXRETRIES 2 /* # of retries for tx frames */
  87. #define BRCMF_RXBOUND 50 /* Default for max rx frames in
  88. one scheduling */
  89. #define BRCMF_TXBOUND 20 /* Default for max tx frames in
  90. one scheduling */
  91. #define BRCMF_TXMINMAX 1 /* Max tx frames if rx still pending */
  92. #define MEMBLOCK 2048 /* Block size used for downloading
  93. of dongle image */
  94. #define MAX_DATA_BUF (32 * 1024) /* Must be large enough to hold
  95. biggest possible glom */
  96. #define BRCMF_FIRSTREAD (1 << 6)
  97. /* SBSDIO_DEVICE_CTL */
  98. /* 1: device will assert busy signal when receiving CMD53 */
  99. #define SBSDIO_DEVCTL_SETBUSY 0x01
  100. /* 1: assertion of sdio interrupt is synchronous to the sdio clock */
  101. #define SBSDIO_DEVCTL_SPI_INTR_SYNC 0x02
  102. /* 1: mask all interrupts to host except the chipActive (rev 8) */
  103. #define SBSDIO_DEVCTL_CA_INT_ONLY 0x04
  104. /* 1: isolate internal sdio signals, put external pads in tri-state; requires
  105. * sdio bus power cycle to clear (rev 9) */
  106. #define SBSDIO_DEVCTL_PADS_ISO 0x08
  107. /* Force SD->SB reset mapping (rev 11) */
  108. #define SBSDIO_DEVCTL_SB_RST_CTL 0x30
  109. /* Determined by CoreControl bit */
  110. #define SBSDIO_DEVCTL_RST_CORECTL 0x00
  111. /* Force backplane reset */
  112. #define SBSDIO_DEVCTL_RST_BPRESET 0x10
  113. /* Force no backplane reset */
  114. #define SBSDIO_DEVCTL_RST_NOBPRESET 0x20
  115. /* direct(mapped) cis space */
  116. /* MAPPED common CIS address */
  117. #define SBSDIO_CIS_BASE_COMMON 0x1000
  118. /* maximum bytes in one CIS */
  119. #define SBSDIO_CIS_SIZE_LIMIT 0x200
  120. /* cis offset addr is < 17 bits */
  121. #define SBSDIO_CIS_OFT_ADDR_MASK 0x1FFFF
  122. /* manfid tuple length, include tuple, link bytes */
  123. #define SBSDIO_CIS_MANFID_TUPLE_LEN 6
  124. /* intstatus */
  125. #define I_SMB_SW0 (1 << 0) /* To SB Mail S/W interrupt 0 */
  126. #define I_SMB_SW1 (1 << 1) /* To SB Mail S/W interrupt 1 */
  127. #define I_SMB_SW2 (1 << 2) /* To SB Mail S/W interrupt 2 */
  128. #define I_SMB_SW3 (1 << 3) /* To SB Mail S/W interrupt 3 */
  129. #define I_SMB_SW_MASK 0x0000000f /* To SB Mail S/W interrupts mask */
  130. #define I_SMB_SW_SHIFT 0 /* To SB Mail S/W interrupts shift */
  131. #define I_HMB_SW0 (1 << 4) /* To Host Mail S/W interrupt 0 */
  132. #define I_HMB_SW1 (1 << 5) /* To Host Mail S/W interrupt 1 */
  133. #define I_HMB_SW2 (1 << 6) /* To Host Mail S/W interrupt 2 */
  134. #define I_HMB_SW3 (1 << 7) /* To Host Mail S/W interrupt 3 */
  135. #define I_HMB_SW_MASK 0x000000f0 /* To Host Mail S/W interrupts mask */
  136. #define I_HMB_SW_SHIFT 4 /* To Host Mail S/W interrupts shift */
  137. #define I_WR_OOSYNC (1 << 8) /* Write Frame Out Of Sync */
  138. #define I_RD_OOSYNC (1 << 9) /* Read Frame Out Of Sync */
  139. #define I_PC (1 << 10) /* descriptor error */
  140. #define I_PD (1 << 11) /* data error */
  141. #define I_DE (1 << 12) /* Descriptor protocol Error */
  142. #define I_RU (1 << 13) /* Receive descriptor Underflow */
  143. #define I_RO (1 << 14) /* Receive fifo Overflow */
  144. #define I_XU (1 << 15) /* Transmit fifo Underflow */
  145. #define I_RI (1 << 16) /* Receive Interrupt */
  146. #define I_BUSPWR (1 << 17) /* SDIO Bus Power Change (rev 9) */
  147. #define I_XMTDATA_AVAIL (1 << 23) /* bits in fifo */
  148. #define I_XI (1 << 24) /* Transmit Interrupt */
  149. #define I_RF_TERM (1 << 25) /* Read Frame Terminate */
  150. #define I_WF_TERM (1 << 26) /* Write Frame Terminate */
  151. #define I_PCMCIA_XU (1 << 27) /* PCMCIA Transmit FIFO Underflow */
  152. #define I_SBINT (1 << 28) /* sbintstatus Interrupt */
  153. #define I_CHIPACTIVE (1 << 29) /* chip from doze to active state */
  154. #define I_SRESET (1 << 30) /* CCCR RES interrupt */
  155. #define I_IOE2 (1U << 31) /* CCCR IOE2 Bit Changed */
  156. #define I_ERRORS (I_PC | I_PD | I_DE | I_RU | I_RO | I_XU)
  157. #define I_DMA (I_RI | I_XI | I_ERRORS)
  158. /* corecontrol */
  159. #define CC_CISRDY (1 << 0) /* CIS Ready */
  160. #define CC_BPRESEN (1 << 1) /* CCCR RES signal */
  161. #define CC_F2RDY (1 << 2) /* set CCCR IOR2 bit */
  162. #define CC_CLRPADSISO (1 << 3) /* clear SDIO pads isolation */
  163. #define CC_XMTDATAAVAIL_MODE (1 << 4)
  164. #define CC_XMTDATAAVAIL_CTRL (1 << 5)
  165. /* SDA_FRAMECTRL */
  166. #define SFC_RF_TERM (1 << 0) /* Read Frame Terminate */
  167. #define SFC_WF_TERM (1 << 1) /* Write Frame Terminate */
  168. #define SFC_CRC4WOOS (1 << 2) /* CRC error for write out of sync */
  169. #define SFC_ABORTALL (1 << 3) /* Abort all in-progress frames */
  170. /* HW frame tag */
  171. #define SDPCM_FRAMETAG_LEN 4 /* 2 bytes len, 2 bytes check val */
  172. /* Total length of frame header for dongle protocol */
  173. #define SDPCM_HDRLEN (SDPCM_FRAMETAG_LEN + SDPCM_SWHEADER_LEN)
  174. #define SDPCM_RESERVE (SDPCM_HDRLEN + BRCMF_SDALIGN)
  175. /*
  176. * Software allocation of To SB Mailbox resources
  177. */
  178. /* tosbmailbox bits corresponding to intstatus bits */
  179. #define SMB_NAK (1 << 0) /* Frame NAK */
  180. #define SMB_INT_ACK (1 << 1) /* Host Interrupt ACK */
  181. #define SMB_USE_OOB (1 << 2) /* Use OOB Wakeup */
  182. #define SMB_DEV_INT (1 << 3) /* Miscellaneous Interrupt */
  183. /* tosbmailboxdata */
  184. #define SMB_DATA_VERSION_SHIFT 16 /* host protocol version */
  185. /*
  186. * Software allocation of To Host Mailbox resources
  187. */
  188. /* intstatus bits */
  189. #define I_HMB_FC_STATE I_HMB_SW0 /* Flow Control State */
  190. #define I_HMB_FC_CHANGE I_HMB_SW1 /* Flow Control State Changed */
  191. #define I_HMB_FRAME_IND I_HMB_SW2 /* Frame Indication */
  192. #define I_HMB_HOST_INT I_HMB_SW3 /* Miscellaneous Interrupt */
  193. /* tohostmailboxdata */
  194. #define HMB_DATA_NAKHANDLED 1 /* retransmit NAK'd frame */
  195. #define HMB_DATA_DEVREADY 2 /* talk to host after enable */
  196. #define HMB_DATA_FC 4 /* per prio flowcontrol update flag */
  197. #define HMB_DATA_FWREADY 8 /* fw ready for protocol activity */
  198. #define HMB_DATA_FCDATA_MASK 0xff000000
  199. #define HMB_DATA_FCDATA_SHIFT 24
  200. #define HMB_DATA_VERSION_MASK 0x00ff0000
  201. #define HMB_DATA_VERSION_SHIFT 16
  202. /*
  203. * Software-defined protocol header
  204. */
  205. /* Current protocol version */
  206. #define SDPCM_PROT_VERSION 4
  207. /* SW frame header */
  208. #define SDPCM_PACKET_SEQUENCE(p) (((u8 *)p)[0] & 0xff)
  209. #define SDPCM_CHANNEL_MASK 0x00000f00
  210. #define SDPCM_CHANNEL_SHIFT 8
  211. #define SDPCM_PACKET_CHANNEL(p) (((u8 *)p)[1] & 0x0f)
  212. #define SDPCM_NEXTLEN_OFFSET 2
  213. /* Data Offset from SOF (HW Tag, SW Tag, Pad) */
  214. #define SDPCM_DOFFSET_OFFSET 3 /* Data Offset */
  215. #define SDPCM_DOFFSET_VALUE(p) (((u8 *)p)[SDPCM_DOFFSET_OFFSET] & 0xff)
  216. #define SDPCM_DOFFSET_MASK 0xff000000
  217. #define SDPCM_DOFFSET_SHIFT 24
  218. #define SDPCM_FCMASK_OFFSET 4 /* Flow control */
  219. #define SDPCM_FCMASK_VALUE(p) (((u8 *)p)[SDPCM_FCMASK_OFFSET] & 0xff)
  220. #define SDPCM_WINDOW_OFFSET 5 /* Credit based fc */
  221. #define SDPCM_WINDOW_VALUE(p) (((u8 *)p)[SDPCM_WINDOW_OFFSET] & 0xff)
  222. #define SDPCM_SWHEADER_LEN 8 /* SW header is 64 bits */
  223. /* logical channel numbers */
  224. #define SDPCM_CONTROL_CHANNEL 0 /* Control channel Id */
  225. #define SDPCM_EVENT_CHANNEL 1 /* Asyc Event Indication Channel Id */
  226. #define SDPCM_DATA_CHANNEL 2 /* Data Xmit/Recv Channel Id */
  227. #define SDPCM_GLOM_CHANNEL 3 /* For coalesced packets */
  228. #define SDPCM_TEST_CHANNEL 15 /* Reserved for test/debug packets */
  229. #define SDPCM_SEQUENCE_WRAP 256 /* wrap-around val for 8bit frame seq */
  230. #define SDPCM_GLOMDESC(p) (((u8 *)p)[1] & 0x80)
  231. /*
  232. * Shared structure between dongle and the host.
  233. * The structure contains pointers to trap or assert information.
  234. */
  235. #define SDPCM_SHARED_VERSION 0x0002
  236. #define SDPCM_SHARED_VERSION_MASK 0x00FF
  237. #define SDPCM_SHARED_ASSERT_BUILT 0x0100
  238. #define SDPCM_SHARED_ASSERT 0x0200
  239. #define SDPCM_SHARED_TRAP 0x0400
  240. /* Space for header read, limit for data packets */
  241. #define MAX_HDR_READ (1 << 6)
  242. #define MAX_RX_DATASZ 2048
  243. /* Maximum milliseconds to wait for F2 to come up */
  244. #define BRCMF_WAIT_F2RDY 3000
  245. /* Bump up limit on waiting for HT to account for first startup;
  246. * if the image is doing a CRC calculation before programming the PMU
  247. * for HT availability, it could take a couple hundred ms more, so
  248. * max out at a 1 second (1000000us).
  249. */
  250. #undef PMU_MAX_TRANSITION_DLY
  251. #define PMU_MAX_TRANSITION_DLY 1000000
  252. /* Value for ChipClockCSR during initial setup */
  253. #define BRCMF_INIT_CLKCTL1 (SBSDIO_FORCE_HW_CLKREQ_OFF | \
  254. SBSDIO_ALP_AVAIL_REQ)
  255. /* Flags for SDH calls */
  256. #define F2SYNC (SDIO_REQ_4BYTE | SDIO_REQ_FIXED)
  257. #define BRCMF_SDIO_FW_NAME "brcm/brcmfmac-sdio.bin"
  258. #define BRCMF_SDIO_NV_NAME "brcm/brcmfmac-sdio.txt"
  259. MODULE_FIRMWARE(BRCMF_SDIO_FW_NAME);
  260. MODULE_FIRMWARE(BRCMF_SDIO_NV_NAME);
  261. #define BRCMF_IDLE_IMMEDIATE (-1) /* Enter idle immediately */
  262. #define BRCMF_IDLE_ACTIVE 0 /* Do not request any SD clock change
  263. * when idle
  264. */
  265. #define BRCMF_IDLE_INTERVAL 1
  266. /*
  267. * Conversion of 802.1D priority to precedence level
  268. */
  269. static uint prio2prec(u32 prio)
  270. {
  271. return (prio == PRIO_8021D_NONE || prio == PRIO_8021D_BE) ?
  272. (prio^2) : prio;
  273. }
  274. /* core registers */
  275. struct sdpcmd_regs {
  276. u32 corecontrol; /* 0x00, rev8 */
  277. u32 corestatus; /* rev8 */
  278. u32 PAD[1];
  279. u32 biststatus; /* rev8 */
  280. /* PCMCIA access */
  281. u16 pcmciamesportaladdr; /* 0x010, rev8 */
  282. u16 PAD[1];
  283. u16 pcmciamesportalmask; /* rev8 */
  284. u16 PAD[1];
  285. u16 pcmciawrframebc; /* rev8 */
  286. u16 PAD[1];
  287. u16 pcmciaunderflowtimer; /* rev8 */
  288. u16 PAD[1];
  289. /* interrupt */
  290. u32 intstatus; /* 0x020, rev8 */
  291. u32 hostintmask; /* rev8 */
  292. u32 intmask; /* rev8 */
  293. u32 sbintstatus; /* rev8 */
  294. u32 sbintmask; /* rev8 */
  295. u32 funcintmask; /* rev4 */
  296. u32 PAD[2];
  297. u32 tosbmailbox; /* 0x040, rev8 */
  298. u32 tohostmailbox; /* rev8 */
  299. u32 tosbmailboxdata; /* rev8 */
  300. u32 tohostmailboxdata; /* rev8 */
  301. /* synchronized access to registers in SDIO clock domain */
  302. u32 sdioaccess; /* 0x050, rev8 */
  303. u32 PAD[3];
  304. /* PCMCIA frame control */
  305. u8 pcmciaframectrl; /* 0x060, rev8 */
  306. u8 PAD[3];
  307. u8 pcmciawatermark; /* rev8 */
  308. u8 PAD[155];
  309. /* interrupt batching control */
  310. u32 intrcvlazy; /* 0x100, rev8 */
  311. u32 PAD[3];
  312. /* counters */
  313. u32 cmd52rd; /* 0x110, rev8 */
  314. u32 cmd52wr; /* rev8 */
  315. u32 cmd53rd; /* rev8 */
  316. u32 cmd53wr; /* rev8 */
  317. u32 abort; /* rev8 */
  318. u32 datacrcerror; /* rev8 */
  319. u32 rdoutofsync; /* rev8 */
  320. u32 wroutofsync; /* rev8 */
  321. u32 writebusy; /* rev8 */
  322. u32 readwait; /* rev8 */
  323. u32 readterm; /* rev8 */
  324. u32 writeterm; /* rev8 */
  325. u32 PAD[40];
  326. u32 clockctlstatus; /* rev8 */
  327. u32 PAD[7];
  328. u32 PAD[128]; /* DMA engines */
  329. /* SDIO/PCMCIA CIS region */
  330. char cis[512]; /* 0x400-0x5ff, rev6 */
  331. /* PCMCIA function control registers */
  332. char pcmciafcr[256]; /* 0x600-6ff, rev6 */
  333. u16 PAD[55];
  334. /* PCMCIA backplane access */
  335. u16 backplanecsr; /* 0x76E, rev6 */
  336. u16 backplaneaddr0; /* rev6 */
  337. u16 backplaneaddr1; /* rev6 */
  338. u16 backplaneaddr2; /* rev6 */
  339. u16 backplaneaddr3; /* rev6 */
  340. u16 backplanedata0; /* rev6 */
  341. u16 backplanedata1; /* rev6 */
  342. u16 backplanedata2; /* rev6 */
  343. u16 backplanedata3; /* rev6 */
  344. u16 PAD[31];
  345. /* sprom "size" & "blank" info */
  346. u16 spromstatus; /* 0x7BE, rev2 */
  347. u32 PAD[464];
  348. u16 PAD[0x80];
  349. };
  350. #ifdef DEBUG
  351. /* Device console log buffer state */
  352. struct brcmf_console {
  353. uint count; /* Poll interval msec counter */
  354. uint log_addr; /* Log struct address (fixed) */
  355. struct rte_log_le log_le; /* Log struct (host copy) */
  356. uint bufsize; /* Size of log buffer */
  357. u8 *buf; /* Log buffer (host copy) */
  358. uint last; /* Last buffer read index */
  359. };
  360. #endif /* DEBUG */
  361. struct sdpcm_shared {
  362. u32 flags;
  363. u32 trap_addr;
  364. u32 assert_exp_addr;
  365. u32 assert_file_addr;
  366. u32 assert_line;
  367. u32 console_addr; /* Address of struct rte_console */
  368. u32 msgtrace_addr;
  369. u8 tag[32];
  370. };
  371. struct sdpcm_shared_le {
  372. __le32 flags;
  373. __le32 trap_addr;
  374. __le32 assert_exp_addr;
  375. __le32 assert_file_addr;
  376. __le32 assert_line;
  377. __le32 console_addr; /* Address of struct rte_console */
  378. __le32 msgtrace_addr;
  379. u8 tag[32];
  380. };
  381. /* misc chip info needed by some of the routines */
  382. /* Private data for SDIO bus interaction */
  383. struct brcmf_sdio {
  384. struct brcmf_sdio_dev *sdiodev; /* sdio device handler */
  385. struct chip_info *ci; /* Chip info struct */
  386. char *vars; /* Variables (from CIS and/or other) */
  387. uint varsz; /* Size of variables buffer */
  388. u32 ramsize; /* Size of RAM in SOCRAM (bytes) */
  389. u32 hostintmask; /* Copy of Host Interrupt Mask */
  390. u32 intstatus; /* Intstatus bits (events) pending */
  391. bool dpc_sched; /* Indicates DPC schedule (intrpt rcvd) */
  392. bool fcstate; /* State of dongle flow-control */
  393. uint blocksize; /* Block size of SDIO transfers */
  394. uint roundup; /* Max roundup limit */
  395. struct pktq txq; /* Queue length used for flow-control */
  396. u8 flowcontrol; /* per prio flow control bitmask */
  397. u8 tx_seq; /* Transmit sequence number (next) */
  398. u8 tx_max; /* Maximum transmit sequence allowed */
  399. u8 hdrbuf[MAX_HDR_READ + BRCMF_SDALIGN];
  400. u8 *rxhdr; /* Header of current rx frame (in hdrbuf) */
  401. u16 nextlen; /* Next Read Len from last header */
  402. u8 rx_seq; /* Receive sequence number (expected) */
  403. bool rxskip; /* Skip receive (awaiting NAK ACK) */
  404. uint rxbound; /* Rx frames to read before resched */
  405. uint txbound; /* Tx frames to send before resched */
  406. uint txminmax;
  407. struct sk_buff *glomd; /* Packet containing glomming descriptor */
  408. struct sk_buff_head glom; /* Packet list for glommed superframe */
  409. uint glomerr; /* Glom packet read errors */
  410. u8 *rxbuf; /* Buffer for receiving control packets */
  411. uint rxblen; /* Allocated length of rxbuf */
  412. u8 *rxctl; /* Aligned pointer into rxbuf */
  413. u8 *databuf; /* Buffer for receiving big glom packet */
  414. u8 *dataptr; /* Aligned pointer into databuf */
  415. uint rxlen; /* Length of valid data in buffer */
  416. u8 sdpcm_ver; /* Bus protocol reported by dongle */
  417. bool intr; /* Use interrupts */
  418. bool poll; /* Use polling */
  419. bool ipend; /* Device interrupt is pending */
  420. uint intrcount; /* Count of device interrupt callbacks */
  421. uint lastintrs; /* Count as of last watchdog timer */
  422. uint spurious; /* Count of spurious interrupts */
  423. uint pollrate; /* Ticks between device polls */
  424. uint polltick; /* Tick counter */
  425. uint pollcnt; /* Count of active polls */
  426. #ifdef DEBUG
  427. uint console_interval;
  428. struct brcmf_console console; /* Console output polling support */
  429. uint console_addr; /* Console address from shared struct */
  430. #endif /* DEBUG */
  431. uint regfails; /* Count of R_REG failures */
  432. uint clkstate; /* State of sd and backplane clock(s) */
  433. bool activity; /* Activity flag for clock down */
  434. s32 idletime; /* Control for activity timeout */
  435. s32 idlecount; /* Activity timeout counter */
  436. s32 idleclock; /* How to set bus driver when idle */
  437. s32 sd_rxchain;
  438. bool use_rxchain; /* If brcmf should use PKT chains */
  439. bool sleeping; /* Is SDIO bus sleeping? */
  440. bool rxflow_mode; /* Rx flow control mode */
  441. bool rxflow; /* Is rx flow control on */
  442. bool alp_only; /* Don't use HT clock (ALP only) */
  443. /* Field to decide if rx of control frames happen in rxbuf or lb-pool */
  444. bool usebufpool;
  445. /* Some additional counters */
  446. uint tx_sderrs; /* Count of tx attempts with sd errors */
  447. uint fcqueued; /* Tx packets that got queued */
  448. uint rxrtx; /* Count of rtx requests (NAK to dongle) */
  449. uint rx_toolong; /* Receive frames too long to receive */
  450. uint rxc_errors; /* SDIO errors when reading control frames */
  451. uint rx_hdrfail; /* SDIO errors on header reads */
  452. uint rx_badhdr; /* Bad received headers (roosync?) */
  453. uint rx_badseq; /* Mismatched rx sequence number */
  454. uint fc_rcvd; /* Number of flow-control events received */
  455. uint fc_xoff; /* Number which turned on flow-control */
  456. uint fc_xon; /* Number which turned off flow-control */
  457. uint rxglomfail; /* Failed deglom attempts */
  458. uint rxglomframes; /* Number of glom frames (superframes) */
  459. uint rxglompkts; /* Number of packets from glom frames */
  460. uint f2rxhdrs; /* Number of header reads */
  461. uint f2rxdata; /* Number of frame data reads */
  462. uint f2txdata; /* Number of f2 frame writes */
  463. uint f1regdata; /* Number of f1 register accesses */
  464. uint tickcnt; /* Number of watchdog been schedule */
  465. unsigned long tx_ctlerrs; /* Err of sending ctrl frames */
  466. unsigned long tx_ctlpkts; /* Ctrl frames sent to dongle */
  467. unsigned long rx_ctlerrs; /* Err of processing rx ctrl frames */
  468. unsigned long rx_ctlpkts; /* Ctrl frames processed from dongle */
  469. unsigned long rx_readahead_cnt; /* Number of packets where header
  470. * read-ahead was used. */
  471. u8 *ctrl_frame_buf;
  472. u32 ctrl_frame_len;
  473. bool ctrl_frame_stat;
  474. spinlock_t txqlock;
  475. wait_queue_head_t ctrl_wait;
  476. wait_queue_head_t dcmd_resp_wait;
  477. struct timer_list timer;
  478. struct completion watchdog_wait;
  479. struct task_struct *watchdog_tsk;
  480. bool wd_timer_valid;
  481. uint save_ms;
  482. struct task_struct *dpc_tsk;
  483. struct completion dpc_wait;
  484. struct list_head dpc_tsklst;
  485. spinlock_t dpc_tl_lock;
  486. struct semaphore sdsem;
  487. const struct firmware *firmware;
  488. u32 fw_ptr;
  489. bool txoff; /* Transmit flow-controlled */
  490. };
  491. /* clkstate */
  492. #define CLK_NONE 0
  493. #define CLK_SDONLY 1
  494. #define CLK_PENDING 2 /* Not used yet */
  495. #define CLK_AVAIL 3
  496. #ifdef DEBUG
  497. static int qcount[NUMPRIO];
  498. static int tx_packets[NUMPRIO];
  499. #endif /* DEBUG */
  500. #define SDIO_DRIVE_STRENGTH 6 /* in milliamps */
  501. #define RETRYCHAN(chan) ((chan) == SDPCM_EVENT_CHANNEL)
  502. /* Retry count for register access failures */
  503. static const uint retry_limit = 2;
  504. /* Limit on rounding up frames */
  505. static const uint max_roundup = 512;
  506. #define ALIGNMENT 4
  507. static void pkt_align(struct sk_buff *p, int len, int align)
  508. {
  509. uint datalign;
  510. datalign = (unsigned long)(p->data);
  511. datalign = roundup(datalign, (align)) - datalign;
  512. if (datalign)
  513. skb_pull(p, datalign);
  514. __skb_trim(p, len);
  515. }
  516. /* To check if there's window offered */
  517. static bool data_ok(struct brcmf_sdio *bus)
  518. {
  519. return (u8)(bus->tx_max - bus->tx_seq) != 0 &&
  520. ((u8)(bus->tx_max - bus->tx_seq) & 0x80) == 0;
  521. }
  522. /*
  523. * Reads a register in the SDIO hardware block. This block occupies a series of
  524. * adresses on the 32 bit backplane bus.
  525. */
  526. static void
  527. r_sdreg32(struct brcmf_sdio *bus, u32 *regvar, u32 reg_offset, u32 *retryvar)
  528. {
  529. u8 idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  530. *retryvar = 0;
  531. do {
  532. *regvar = brcmf_sdcard_reg_read(bus->sdiodev,
  533. bus->ci->c_inf[idx].base + reg_offset,
  534. sizeof(u32));
  535. } while (brcmf_sdcard_regfail(bus->sdiodev) &&
  536. (++(*retryvar) <= retry_limit));
  537. if (*retryvar) {
  538. bus->regfails += (*retryvar-1);
  539. if (*retryvar > retry_limit) {
  540. brcmf_dbg(ERROR, "FAILED READ %Xh\n", reg_offset);
  541. *regvar = 0;
  542. }
  543. }
  544. }
  545. static void
  546. w_sdreg32(struct brcmf_sdio *bus, u32 regval, u32 reg_offset, u32 *retryvar)
  547. {
  548. u8 idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  549. *retryvar = 0;
  550. do {
  551. brcmf_sdcard_reg_write(bus->sdiodev,
  552. bus->ci->c_inf[idx].base + reg_offset,
  553. sizeof(u32), regval);
  554. } while (brcmf_sdcard_regfail(bus->sdiodev) &&
  555. (++(*retryvar) <= retry_limit));
  556. if (*retryvar) {
  557. bus->regfails += (*retryvar-1);
  558. if (*retryvar > retry_limit)
  559. brcmf_dbg(ERROR, "FAILED REGISTER WRITE %Xh\n",
  560. reg_offset);
  561. }
  562. }
  563. #define PKT_AVAILABLE() (intstatus & I_HMB_FRAME_IND)
  564. #define HOSTINTMASK (I_HMB_SW_MASK | I_CHIPACTIVE)
  565. /* Packet free applicable unconditionally for sdio and sdspi.
  566. * Conditional if bufpool was present for gspi bus.
  567. */
  568. static void brcmf_sdbrcm_pktfree2(struct brcmf_sdio *bus, struct sk_buff *pkt)
  569. {
  570. if (bus->usebufpool)
  571. brcmu_pkt_buf_free_skb(pkt);
  572. }
  573. /* Turn backplane clock on or off */
  574. static int brcmf_sdbrcm_htclk(struct brcmf_sdio *bus, bool on, bool pendok)
  575. {
  576. int err;
  577. u8 clkctl, clkreq, devctl;
  578. unsigned long timeout;
  579. brcmf_dbg(TRACE, "Enter\n");
  580. clkctl = 0;
  581. if (on) {
  582. /* Request HT Avail */
  583. clkreq =
  584. bus->alp_only ? SBSDIO_ALP_AVAIL_REQ : SBSDIO_HT_AVAIL_REQ;
  585. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  586. SBSDIO_FUNC1_CHIPCLKCSR, clkreq, &err);
  587. if (err) {
  588. brcmf_dbg(ERROR, "HT Avail request error: %d\n", err);
  589. return -EBADE;
  590. }
  591. /* Check current status */
  592. clkctl = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  593. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  594. if (err) {
  595. brcmf_dbg(ERROR, "HT Avail read error: %d\n", err);
  596. return -EBADE;
  597. }
  598. /* Go to pending and await interrupt if appropriate */
  599. if (!SBSDIO_CLKAV(clkctl, bus->alp_only) && pendok) {
  600. /* Allow only clock-available interrupt */
  601. devctl = brcmf_sdcard_cfg_read(bus->sdiodev,
  602. SDIO_FUNC_1,
  603. SBSDIO_DEVICE_CTL, &err);
  604. if (err) {
  605. brcmf_dbg(ERROR, "Devctl error setting CA: %d\n",
  606. err);
  607. return -EBADE;
  608. }
  609. devctl |= SBSDIO_DEVCTL_CA_INT_ONLY;
  610. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  611. SBSDIO_DEVICE_CTL, devctl, &err);
  612. brcmf_dbg(INFO, "CLKCTL: set PENDING\n");
  613. bus->clkstate = CLK_PENDING;
  614. return 0;
  615. } else if (bus->clkstate == CLK_PENDING) {
  616. /* Cancel CA-only interrupt filter */
  617. devctl =
  618. brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  619. SBSDIO_DEVICE_CTL, &err);
  620. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  621. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  622. SBSDIO_DEVICE_CTL, devctl, &err);
  623. }
  624. /* Otherwise, wait here (polling) for HT Avail */
  625. timeout = jiffies +
  626. msecs_to_jiffies(PMU_MAX_TRANSITION_DLY/1000);
  627. while (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
  628. clkctl = brcmf_sdcard_cfg_read(bus->sdiodev,
  629. SDIO_FUNC_1,
  630. SBSDIO_FUNC1_CHIPCLKCSR,
  631. &err);
  632. if (time_after(jiffies, timeout))
  633. break;
  634. else
  635. usleep_range(5000, 10000);
  636. }
  637. if (err) {
  638. brcmf_dbg(ERROR, "HT Avail request error: %d\n", err);
  639. return -EBADE;
  640. }
  641. if (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
  642. brcmf_dbg(ERROR, "HT Avail timeout (%d): clkctl 0x%02x\n",
  643. PMU_MAX_TRANSITION_DLY, clkctl);
  644. return -EBADE;
  645. }
  646. /* Mark clock available */
  647. bus->clkstate = CLK_AVAIL;
  648. brcmf_dbg(INFO, "CLKCTL: turned ON\n");
  649. #if defined(DEBUG)
  650. if (!bus->alp_only) {
  651. if (SBSDIO_ALPONLY(clkctl))
  652. brcmf_dbg(ERROR, "HT Clock should be on\n");
  653. }
  654. #endif /* defined (DEBUG) */
  655. bus->activity = true;
  656. } else {
  657. clkreq = 0;
  658. if (bus->clkstate == CLK_PENDING) {
  659. /* Cancel CA-only interrupt filter */
  660. devctl = brcmf_sdcard_cfg_read(bus->sdiodev,
  661. SDIO_FUNC_1,
  662. SBSDIO_DEVICE_CTL, &err);
  663. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  664. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  665. SBSDIO_DEVICE_CTL, devctl, &err);
  666. }
  667. bus->clkstate = CLK_SDONLY;
  668. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  669. SBSDIO_FUNC1_CHIPCLKCSR, clkreq, &err);
  670. brcmf_dbg(INFO, "CLKCTL: turned OFF\n");
  671. if (err) {
  672. brcmf_dbg(ERROR, "Failed access turning clock off: %d\n",
  673. err);
  674. return -EBADE;
  675. }
  676. }
  677. return 0;
  678. }
  679. /* Change idle/active SD state */
  680. static int brcmf_sdbrcm_sdclk(struct brcmf_sdio *bus, bool on)
  681. {
  682. brcmf_dbg(TRACE, "Enter\n");
  683. if (on)
  684. bus->clkstate = CLK_SDONLY;
  685. else
  686. bus->clkstate = CLK_NONE;
  687. return 0;
  688. }
  689. /* Transition SD and backplane clock readiness */
  690. static int brcmf_sdbrcm_clkctl(struct brcmf_sdio *bus, uint target, bool pendok)
  691. {
  692. #ifdef DEBUG
  693. uint oldstate = bus->clkstate;
  694. #endif /* DEBUG */
  695. brcmf_dbg(TRACE, "Enter\n");
  696. /* Early exit if we're already there */
  697. if (bus->clkstate == target) {
  698. if (target == CLK_AVAIL) {
  699. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  700. bus->activity = true;
  701. }
  702. return 0;
  703. }
  704. switch (target) {
  705. case CLK_AVAIL:
  706. /* Make sure SD clock is available */
  707. if (bus->clkstate == CLK_NONE)
  708. brcmf_sdbrcm_sdclk(bus, true);
  709. /* Now request HT Avail on the backplane */
  710. brcmf_sdbrcm_htclk(bus, true, pendok);
  711. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  712. bus->activity = true;
  713. break;
  714. case CLK_SDONLY:
  715. /* Remove HT request, or bring up SD clock */
  716. if (bus->clkstate == CLK_NONE)
  717. brcmf_sdbrcm_sdclk(bus, true);
  718. else if (bus->clkstate == CLK_AVAIL)
  719. brcmf_sdbrcm_htclk(bus, false, false);
  720. else
  721. brcmf_dbg(ERROR, "request for %d -> %d\n",
  722. bus->clkstate, target);
  723. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  724. break;
  725. case CLK_NONE:
  726. /* Make sure to remove HT request */
  727. if (bus->clkstate == CLK_AVAIL)
  728. brcmf_sdbrcm_htclk(bus, false, false);
  729. /* Now remove the SD clock */
  730. brcmf_sdbrcm_sdclk(bus, false);
  731. brcmf_sdbrcm_wd_timer(bus, 0);
  732. break;
  733. }
  734. #ifdef DEBUG
  735. brcmf_dbg(INFO, "%d -> %d\n", oldstate, bus->clkstate);
  736. #endif /* DEBUG */
  737. return 0;
  738. }
  739. static int brcmf_sdbrcm_bussleep(struct brcmf_sdio *bus, bool sleep)
  740. {
  741. uint retries = 0;
  742. brcmf_dbg(INFO, "request %s (currently %s)\n",
  743. sleep ? "SLEEP" : "WAKE",
  744. bus->sleeping ? "SLEEP" : "WAKE");
  745. /* Done if we're already in the requested state */
  746. if (sleep == bus->sleeping)
  747. return 0;
  748. /* Going to sleep: set the alarm and turn off the lights... */
  749. if (sleep) {
  750. /* Don't sleep if something is pending */
  751. if (bus->dpc_sched || bus->rxskip || pktq_len(&bus->txq))
  752. return -EBUSY;
  753. /* Make sure the controller has the bus up */
  754. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  755. /* Tell device to start using OOB wakeup */
  756. w_sdreg32(bus, SMB_USE_OOB,
  757. offsetof(struct sdpcmd_regs, tosbmailbox), &retries);
  758. if (retries > retry_limit)
  759. brcmf_dbg(ERROR, "CANNOT SIGNAL CHIP, WILL NOT WAKE UP!!\n");
  760. /* Turn off our contribution to the HT clock request */
  761. brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
  762. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  763. SBSDIO_FUNC1_CHIPCLKCSR,
  764. SBSDIO_FORCE_HW_CLKREQ_OFF, NULL);
  765. /* Isolate the bus */
  766. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  767. SBSDIO_DEVICE_CTL,
  768. SBSDIO_DEVCTL_PADS_ISO, NULL);
  769. /* Change state */
  770. bus->sleeping = true;
  771. } else {
  772. /* Waking up: bus power up is ok, set local state */
  773. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  774. SBSDIO_FUNC1_CHIPCLKCSR, 0, NULL);
  775. /* Make sure the controller has the bus up */
  776. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  777. /* Send misc interrupt to indicate OOB not needed */
  778. w_sdreg32(bus, 0, offsetof(struct sdpcmd_regs, tosbmailboxdata),
  779. &retries);
  780. if (retries <= retry_limit)
  781. w_sdreg32(bus, SMB_DEV_INT,
  782. offsetof(struct sdpcmd_regs, tosbmailbox),
  783. &retries);
  784. if (retries > retry_limit)
  785. brcmf_dbg(ERROR, "CANNOT SIGNAL CHIP TO CLEAR OOB!!\n");
  786. /* Make sure we have SD bus access */
  787. brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
  788. /* Change state */
  789. bus->sleeping = false;
  790. }
  791. return 0;
  792. }
  793. static void bus_wake(struct brcmf_sdio *bus)
  794. {
  795. if (bus->sleeping)
  796. brcmf_sdbrcm_bussleep(bus, false);
  797. }
  798. static u32 brcmf_sdbrcm_hostmail(struct brcmf_sdio *bus)
  799. {
  800. u32 intstatus = 0;
  801. u32 hmb_data;
  802. u8 fcbits;
  803. uint retries = 0;
  804. brcmf_dbg(TRACE, "Enter\n");
  805. /* Read mailbox data and ack that we did so */
  806. r_sdreg32(bus, &hmb_data,
  807. offsetof(struct sdpcmd_regs, tohostmailboxdata), &retries);
  808. if (retries <= retry_limit)
  809. w_sdreg32(bus, SMB_INT_ACK,
  810. offsetof(struct sdpcmd_regs, tosbmailbox), &retries);
  811. bus->f1regdata += 2;
  812. /* Dongle recomposed rx frames, accept them again */
  813. if (hmb_data & HMB_DATA_NAKHANDLED) {
  814. brcmf_dbg(INFO, "Dongle reports NAK handled, expect rtx of %d\n",
  815. bus->rx_seq);
  816. if (!bus->rxskip)
  817. brcmf_dbg(ERROR, "unexpected NAKHANDLED!\n");
  818. bus->rxskip = false;
  819. intstatus |= I_HMB_FRAME_IND;
  820. }
  821. /*
  822. * DEVREADY does not occur with gSPI.
  823. */
  824. if (hmb_data & (HMB_DATA_DEVREADY | HMB_DATA_FWREADY)) {
  825. bus->sdpcm_ver =
  826. (hmb_data & HMB_DATA_VERSION_MASK) >>
  827. HMB_DATA_VERSION_SHIFT;
  828. if (bus->sdpcm_ver != SDPCM_PROT_VERSION)
  829. brcmf_dbg(ERROR, "Version mismatch, dongle reports %d, "
  830. "expecting %d\n",
  831. bus->sdpcm_ver, SDPCM_PROT_VERSION);
  832. else
  833. brcmf_dbg(INFO, "Dongle ready, protocol version %d\n",
  834. bus->sdpcm_ver);
  835. }
  836. /*
  837. * Flow Control has been moved into the RX headers and this out of band
  838. * method isn't used any more.
  839. * remaining backward compatible with older dongles.
  840. */
  841. if (hmb_data & HMB_DATA_FC) {
  842. fcbits = (hmb_data & HMB_DATA_FCDATA_MASK) >>
  843. HMB_DATA_FCDATA_SHIFT;
  844. if (fcbits & ~bus->flowcontrol)
  845. bus->fc_xoff++;
  846. if (bus->flowcontrol & ~fcbits)
  847. bus->fc_xon++;
  848. bus->fc_rcvd++;
  849. bus->flowcontrol = fcbits;
  850. }
  851. /* Shouldn't be any others */
  852. if (hmb_data & ~(HMB_DATA_DEVREADY |
  853. HMB_DATA_NAKHANDLED |
  854. HMB_DATA_FC |
  855. HMB_DATA_FWREADY |
  856. HMB_DATA_FCDATA_MASK | HMB_DATA_VERSION_MASK))
  857. brcmf_dbg(ERROR, "Unknown mailbox data content: 0x%02x\n",
  858. hmb_data);
  859. return intstatus;
  860. }
  861. static void brcmf_sdbrcm_rxfail(struct brcmf_sdio *bus, bool abort, bool rtx)
  862. {
  863. uint retries = 0;
  864. u16 lastrbc;
  865. u8 hi, lo;
  866. int err;
  867. brcmf_dbg(ERROR, "%sterminate frame%s\n",
  868. abort ? "abort command, " : "",
  869. rtx ? ", send NAK" : "");
  870. if (abort)
  871. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  872. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  873. SBSDIO_FUNC1_FRAMECTRL,
  874. SFC_RF_TERM, &err);
  875. bus->f1regdata++;
  876. /* Wait until the packet has been flushed (device/FIFO stable) */
  877. for (lastrbc = retries = 0xffff; retries > 0; retries--) {
  878. hi = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  879. SBSDIO_FUNC1_RFRAMEBCHI, NULL);
  880. lo = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  881. SBSDIO_FUNC1_RFRAMEBCLO, NULL);
  882. bus->f1regdata += 2;
  883. if ((hi == 0) && (lo == 0))
  884. break;
  885. if ((hi > (lastrbc >> 8)) && (lo > (lastrbc & 0x00ff))) {
  886. brcmf_dbg(ERROR, "count growing: last 0x%04x now 0x%04x\n",
  887. lastrbc, (hi << 8) + lo);
  888. }
  889. lastrbc = (hi << 8) + lo;
  890. }
  891. if (!retries)
  892. brcmf_dbg(ERROR, "count never zeroed: last 0x%04x\n", lastrbc);
  893. else
  894. brcmf_dbg(INFO, "flush took %d iterations\n", 0xffff - retries);
  895. if (rtx) {
  896. bus->rxrtx++;
  897. w_sdreg32(bus, SMB_NAK,
  898. offsetof(struct sdpcmd_regs, tosbmailbox), &retries);
  899. bus->f1regdata++;
  900. if (retries <= retry_limit)
  901. bus->rxskip = true;
  902. }
  903. /* Clear partial in any case */
  904. bus->nextlen = 0;
  905. /* If we can't reach the device, signal failure */
  906. if (err || brcmf_sdcard_regfail(bus->sdiodev))
  907. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  908. }
  909. /* copy a buffer into a pkt buffer chain */
  910. static uint brcmf_sdbrcm_glom_from_buf(struct brcmf_sdio *bus, uint len)
  911. {
  912. uint n, ret = 0;
  913. struct sk_buff *p;
  914. u8 *buf;
  915. buf = bus->dataptr;
  916. /* copy the data */
  917. skb_queue_walk(&bus->glom, p) {
  918. n = min_t(uint, p->len, len);
  919. memcpy(p->data, buf, n);
  920. buf += n;
  921. len -= n;
  922. ret += n;
  923. if (!len)
  924. break;
  925. }
  926. return ret;
  927. }
  928. /* return total length of buffer chain */
  929. static uint brcmf_sdbrcm_glom_len(struct brcmf_sdio *bus)
  930. {
  931. struct sk_buff *p;
  932. uint total;
  933. total = 0;
  934. skb_queue_walk(&bus->glom, p)
  935. total += p->len;
  936. return total;
  937. }
  938. static void brcmf_sdbrcm_free_glom(struct brcmf_sdio *bus)
  939. {
  940. struct sk_buff *cur, *next;
  941. skb_queue_walk_safe(&bus->glom, cur, next) {
  942. skb_unlink(cur, &bus->glom);
  943. brcmu_pkt_buf_free_skb(cur);
  944. }
  945. }
  946. static u8 brcmf_sdbrcm_rxglom(struct brcmf_sdio *bus, u8 rxseq)
  947. {
  948. u16 dlen, totlen;
  949. u8 *dptr, num = 0;
  950. u16 sublen, check;
  951. struct sk_buff *pfirst, *pnext;
  952. int errcode;
  953. u8 chan, seq, doff, sfdoff;
  954. u8 txmax;
  955. int ifidx = 0;
  956. bool usechain = bus->use_rxchain;
  957. /* If packets, issue read(s) and send up packet chain */
  958. /* Return sequence numbers consumed? */
  959. brcmf_dbg(TRACE, "start: glomd %p glom %p\n",
  960. bus->glomd, skb_peek(&bus->glom));
  961. /* If there's a descriptor, generate the packet chain */
  962. if (bus->glomd) {
  963. pfirst = pnext = NULL;
  964. dlen = (u16) (bus->glomd->len);
  965. dptr = bus->glomd->data;
  966. if (!dlen || (dlen & 1)) {
  967. brcmf_dbg(ERROR, "bad glomd len(%d), ignore descriptor\n",
  968. dlen);
  969. dlen = 0;
  970. }
  971. for (totlen = num = 0; dlen; num++) {
  972. /* Get (and move past) next length */
  973. sublen = get_unaligned_le16(dptr);
  974. dlen -= sizeof(u16);
  975. dptr += sizeof(u16);
  976. if ((sublen < SDPCM_HDRLEN) ||
  977. ((num == 0) && (sublen < (2 * SDPCM_HDRLEN)))) {
  978. brcmf_dbg(ERROR, "descriptor len %d bad: %d\n",
  979. num, sublen);
  980. pnext = NULL;
  981. break;
  982. }
  983. if (sublen % BRCMF_SDALIGN) {
  984. brcmf_dbg(ERROR, "sublen %d not multiple of %d\n",
  985. sublen, BRCMF_SDALIGN);
  986. usechain = false;
  987. }
  988. totlen += sublen;
  989. /* For last frame, adjust read len so total
  990. is a block multiple */
  991. if (!dlen) {
  992. sublen +=
  993. (roundup(totlen, bus->blocksize) - totlen);
  994. totlen = roundup(totlen, bus->blocksize);
  995. }
  996. /* Allocate/chain packet for next subframe */
  997. pnext = brcmu_pkt_buf_get_skb(sublen + BRCMF_SDALIGN);
  998. if (pnext == NULL) {
  999. brcmf_dbg(ERROR, "bcm_pkt_buf_get_skb failed, num %d len %d\n",
  1000. num, sublen);
  1001. break;
  1002. }
  1003. skb_queue_tail(&bus->glom, pnext);
  1004. /* Adhere to start alignment requirements */
  1005. pkt_align(pnext, sublen, BRCMF_SDALIGN);
  1006. }
  1007. /* If all allocations succeeded, save packet chain
  1008. in bus structure */
  1009. if (pnext) {
  1010. brcmf_dbg(GLOM, "allocated %d-byte packet chain for %d subframes\n",
  1011. totlen, num);
  1012. if (BRCMF_GLOM_ON() && bus->nextlen &&
  1013. totlen != bus->nextlen) {
  1014. brcmf_dbg(GLOM, "glomdesc mismatch: nextlen %d glomdesc %d rxseq %d\n",
  1015. bus->nextlen, totlen, rxseq);
  1016. }
  1017. pfirst = pnext = NULL;
  1018. } else {
  1019. brcmf_sdbrcm_free_glom(bus);
  1020. num = 0;
  1021. }
  1022. /* Done with descriptor packet */
  1023. brcmu_pkt_buf_free_skb(bus->glomd);
  1024. bus->glomd = NULL;
  1025. bus->nextlen = 0;
  1026. }
  1027. /* Ok -- either we just generated a packet chain,
  1028. or had one from before */
  1029. if (!skb_queue_empty(&bus->glom)) {
  1030. if (BRCMF_GLOM_ON()) {
  1031. brcmf_dbg(GLOM, "try superframe read, packet chain:\n");
  1032. skb_queue_walk(&bus->glom, pnext) {
  1033. brcmf_dbg(GLOM, " %p: %p len 0x%04x (%d)\n",
  1034. pnext, (u8 *) (pnext->data),
  1035. pnext->len, pnext->len);
  1036. }
  1037. }
  1038. pfirst = skb_peek(&bus->glom);
  1039. dlen = (u16) brcmf_sdbrcm_glom_len(bus);
  1040. /* Do an SDIO read for the superframe. Configurable iovar to
  1041. * read directly into the chained packet, or allocate a large
  1042. * packet and and copy into the chain.
  1043. */
  1044. if (usechain) {
  1045. errcode = brcmf_sdcard_recv_chain(bus->sdiodev,
  1046. bus->sdiodev->sbwad,
  1047. SDIO_FUNC_2, F2SYNC, &bus->glom);
  1048. } else if (bus->dataptr) {
  1049. errcode = brcmf_sdcard_recv_buf(bus->sdiodev,
  1050. bus->sdiodev->sbwad,
  1051. SDIO_FUNC_2, F2SYNC,
  1052. bus->dataptr, dlen);
  1053. sublen = (u16) brcmf_sdbrcm_glom_from_buf(bus, dlen);
  1054. if (sublen != dlen) {
  1055. brcmf_dbg(ERROR, "FAILED TO COPY, dlen %d sublen %d\n",
  1056. dlen, sublen);
  1057. errcode = -1;
  1058. }
  1059. pnext = NULL;
  1060. } else {
  1061. brcmf_dbg(ERROR, "COULDN'T ALLOC %d-BYTE GLOM, FORCE FAILURE\n",
  1062. dlen);
  1063. errcode = -1;
  1064. }
  1065. bus->f2rxdata++;
  1066. /* On failure, kill the superframe, allow a couple retries */
  1067. if (errcode < 0) {
  1068. brcmf_dbg(ERROR, "glom read of %d bytes failed: %d\n",
  1069. dlen, errcode);
  1070. bus->sdiodev->bus_if->dstats.rx_errors++;
  1071. if (bus->glomerr++ < 3) {
  1072. brcmf_sdbrcm_rxfail(bus, true, true);
  1073. } else {
  1074. bus->glomerr = 0;
  1075. brcmf_sdbrcm_rxfail(bus, true, false);
  1076. bus->rxglomfail++;
  1077. brcmf_sdbrcm_free_glom(bus);
  1078. }
  1079. return 0;
  1080. }
  1081. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1082. pfirst->data, min_t(int, pfirst->len, 48),
  1083. "SUPERFRAME:\n");
  1084. /* Validate the superframe header */
  1085. dptr = (u8 *) (pfirst->data);
  1086. sublen = get_unaligned_le16(dptr);
  1087. check = get_unaligned_le16(dptr + sizeof(u16));
  1088. chan = SDPCM_PACKET_CHANNEL(&dptr[SDPCM_FRAMETAG_LEN]);
  1089. seq = SDPCM_PACKET_SEQUENCE(&dptr[SDPCM_FRAMETAG_LEN]);
  1090. bus->nextlen = dptr[SDPCM_FRAMETAG_LEN + SDPCM_NEXTLEN_OFFSET];
  1091. if ((bus->nextlen << 4) > MAX_RX_DATASZ) {
  1092. brcmf_dbg(INFO, "nextlen too large (%d) seq %d\n",
  1093. bus->nextlen, seq);
  1094. bus->nextlen = 0;
  1095. }
  1096. doff = SDPCM_DOFFSET_VALUE(&dptr[SDPCM_FRAMETAG_LEN]);
  1097. txmax = SDPCM_WINDOW_VALUE(&dptr[SDPCM_FRAMETAG_LEN]);
  1098. errcode = 0;
  1099. if ((u16)~(sublen ^ check)) {
  1100. brcmf_dbg(ERROR, "(superframe): HW hdr error: len/check 0x%04x/0x%04x\n",
  1101. sublen, check);
  1102. errcode = -1;
  1103. } else if (roundup(sublen, bus->blocksize) != dlen) {
  1104. brcmf_dbg(ERROR, "(superframe): len 0x%04x, rounded 0x%04x, expect 0x%04x\n",
  1105. sublen, roundup(sublen, bus->blocksize),
  1106. dlen);
  1107. errcode = -1;
  1108. } else if (SDPCM_PACKET_CHANNEL(&dptr[SDPCM_FRAMETAG_LEN]) !=
  1109. SDPCM_GLOM_CHANNEL) {
  1110. brcmf_dbg(ERROR, "(superframe): bad channel %d\n",
  1111. SDPCM_PACKET_CHANNEL(
  1112. &dptr[SDPCM_FRAMETAG_LEN]));
  1113. errcode = -1;
  1114. } else if (SDPCM_GLOMDESC(&dptr[SDPCM_FRAMETAG_LEN])) {
  1115. brcmf_dbg(ERROR, "(superframe): got 2nd descriptor?\n");
  1116. errcode = -1;
  1117. } else if ((doff < SDPCM_HDRLEN) ||
  1118. (doff > (pfirst->len - SDPCM_HDRLEN))) {
  1119. brcmf_dbg(ERROR, "(superframe): Bad data offset %d: HW %d pkt %d min %d\n",
  1120. doff, sublen, pfirst->len, SDPCM_HDRLEN);
  1121. errcode = -1;
  1122. }
  1123. /* Check sequence number of superframe SW header */
  1124. if (rxseq != seq) {
  1125. brcmf_dbg(INFO, "(superframe) rx_seq %d, expected %d\n",
  1126. seq, rxseq);
  1127. bus->rx_badseq++;
  1128. rxseq = seq;
  1129. }
  1130. /* Check window for sanity */
  1131. if ((u8) (txmax - bus->tx_seq) > 0x40) {
  1132. brcmf_dbg(ERROR, "unlikely tx max %d with tx_seq %d\n",
  1133. txmax, bus->tx_seq);
  1134. txmax = bus->tx_seq + 2;
  1135. }
  1136. bus->tx_max = txmax;
  1137. /* Remove superframe header, remember offset */
  1138. skb_pull(pfirst, doff);
  1139. sfdoff = doff;
  1140. num = 0;
  1141. /* Validate all the subframe headers */
  1142. skb_queue_walk(&bus->glom, pnext) {
  1143. /* leave when invalid subframe is found */
  1144. if (errcode)
  1145. break;
  1146. dptr = (u8 *) (pnext->data);
  1147. dlen = (u16) (pnext->len);
  1148. sublen = get_unaligned_le16(dptr);
  1149. check = get_unaligned_le16(dptr + sizeof(u16));
  1150. chan = SDPCM_PACKET_CHANNEL(&dptr[SDPCM_FRAMETAG_LEN]);
  1151. doff = SDPCM_DOFFSET_VALUE(&dptr[SDPCM_FRAMETAG_LEN]);
  1152. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1153. dptr, 32, "subframe:\n");
  1154. if ((u16)~(sublen ^ check)) {
  1155. brcmf_dbg(ERROR, "(subframe %d): HW hdr error: len/check 0x%04x/0x%04x\n",
  1156. num, sublen, check);
  1157. errcode = -1;
  1158. } else if ((sublen > dlen) || (sublen < SDPCM_HDRLEN)) {
  1159. brcmf_dbg(ERROR, "(subframe %d): length mismatch: len 0x%04x, expect 0x%04x\n",
  1160. num, sublen, dlen);
  1161. errcode = -1;
  1162. } else if ((chan != SDPCM_DATA_CHANNEL) &&
  1163. (chan != SDPCM_EVENT_CHANNEL)) {
  1164. brcmf_dbg(ERROR, "(subframe %d): bad channel %d\n",
  1165. num, chan);
  1166. errcode = -1;
  1167. } else if ((doff < SDPCM_HDRLEN) || (doff > sublen)) {
  1168. brcmf_dbg(ERROR, "(subframe %d): Bad data offset %d: HW %d min %d\n",
  1169. num, doff, sublen, SDPCM_HDRLEN);
  1170. errcode = -1;
  1171. }
  1172. /* increase the subframe count */
  1173. num++;
  1174. }
  1175. if (errcode) {
  1176. /* Terminate frame on error, request
  1177. a couple retries */
  1178. if (bus->glomerr++ < 3) {
  1179. /* Restore superframe header space */
  1180. skb_push(pfirst, sfdoff);
  1181. brcmf_sdbrcm_rxfail(bus, true, true);
  1182. } else {
  1183. bus->glomerr = 0;
  1184. brcmf_sdbrcm_rxfail(bus, true, false);
  1185. bus->rxglomfail++;
  1186. brcmf_sdbrcm_free_glom(bus);
  1187. }
  1188. bus->nextlen = 0;
  1189. return 0;
  1190. }
  1191. /* Basic SD framing looks ok - process each packet (header) */
  1192. skb_queue_walk_safe(&bus->glom, pfirst, pnext) {
  1193. dptr = (u8 *) (pfirst->data);
  1194. sublen = get_unaligned_le16(dptr);
  1195. chan = SDPCM_PACKET_CHANNEL(&dptr[SDPCM_FRAMETAG_LEN]);
  1196. seq = SDPCM_PACKET_SEQUENCE(&dptr[SDPCM_FRAMETAG_LEN]);
  1197. doff = SDPCM_DOFFSET_VALUE(&dptr[SDPCM_FRAMETAG_LEN]);
  1198. brcmf_dbg(GLOM, "Get subframe %d, %p(%p/%d), sublen %d chan %d seq %d\n",
  1199. num, pfirst, pfirst->data,
  1200. pfirst->len, sublen, chan, seq);
  1201. /* precondition: chan == SDPCM_DATA_CHANNEL ||
  1202. chan == SDPCM_EVENT_CHANNEL */
  1203. if (rxseq != seq) {
  1204. brcmf_dbg(GLOM, "rx_seq %d, expected %d\n",
  1205. seq, rxseq);
  1206. bus->rx_badseq++;
  1207. rxseq = seq;
  1208. }
  1209. rxseq++;
  1210. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
  1211. dptr, dlen, "Rx Subframe Data:\n");
  1212. __skb_trim(pfirst, sublen);
  1213. skb_pull(pfirst, doff);
  1214. if (pfirst->len == 0) {
  1215. skb_unlink(pfirst, &bus->glom);
  1216. brcmu_pkt_buf_free_skb(pfirst);
  1217. continue;
  1218. } else if (brcmf_proto_hdrpull(bus->sdiodev->dev,
  1219. &ifidx, pfirst) != 0) {
  1220. brcmf_dbg(ERROR, "rx protocol error\n");
  1221. bus->sdiodev->bus_if->dstats.rx_errors++;
  1222. skb_unlink(pfirst, &bus->glom);
  1223. brcmu_pkt_buf_free_skb(pfirst);
  1224. continue;
  1225. }
  1226. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1227. pfirst->data,
  1228. min_t(int, pfirst->len, 32),
  1229. "subframe %d to stack, %p (%p/%d) nxt/lnk %p/%p\n",
  1230. bus->glom.qlen, pfirst, pfirst->data,
  1231. pfirst->len, pfirst->next,
  1232. pfirst->prev);
  1233. }
  1234. /* sent any remaining packets up */
  1235. if (bus->glom.qlen) {
  1236. up(&bus->sdsem);
  1237. brcmf_rx_frame(bus->sdiodev->dev, ifidx, &bus->glom);
  1238. down(&bus->sdsem);
  1239. }
  1240. bus->rxglomframes++;
  1241. bus->rxglompkts += bus->glom.qlen;
  1242. }
  1243. return num;
  1244. }
  1245. static int brcmf_sdbrcm_dcmd_resp_wait(struct brcmf_sdio *bus, uint *condition,
  1246. bool *pending)
  1247. {
  1248. DECLARE_WAITQUEUE(wait, current);
  1249. int timeout = msecs_to_jiffies(DCMD_RESP_TIMEOUT);
  1250. /* Wait until control frame is available */
  1251. add_wait_queue(&bus->dcmd_resp_wait, &wait);
  1252. set_current_state(TASK_INTERRUPTIBLE);
  1253. while (!(*condition) && (!signal_pending(current) && timeout))
  1254. timeout = schedule_timeout(timeout);
  1255. if (signal_pending(current))
  1256. *pending = true;
  1257. set_current_state(TASK_RUNNING);
  1258. remove_wait_queue(&bus->dcmd_resp_wait, &wait);
  1259. return timeout;
  1260. }
  1261. static int brcmf_sdbrcm_dcmd_resp_wake(struct brcmf_sdio *bus)
  1262. {
  1263. if (waitqueue_active(&bus->dcmd_resp_wait))
  1264. wake_up_interruptible(&bus->dcmd_resp_wait);
  1265. return 0;
  1266. }
  1267. static void
  1268. brcmf_sdbrcm_read_control(struct brcmf_sdio *bus, u8 *hdr, uint len, uint doff)
  1269. {
  1270. uint rdlen, pad;
  1271. int sdret;
  1272. brcmf_dbg(TRACE, "Enter\n");
  1273. /* Set rxctl for frame (w/optional alignment) */
  1274. bus->rxctl = bus->rxbuf;
  1275. bus->rxctl += BRCMF_FIRSTREAD;
  1276. pad = ((unsigned long)bus->rxctl % BRCMF_SDALIGN);
  1277. if (pad)
  1278. bus->rxctl += (BRCMF_SDALIGN - pad);
  1279. bus->rxctl -= BRCMF_FIRSTREAD;
  1280. /* Copy the already-read portion over */
  1281. memcpy(bus->rxctl, hdr, BRCMF_FIRSTREAD);
  1282. if (len <= BRCMF_FIRSTREAD)
  1283. goto gotpkt;
  1284. /* Raise rdlen to next SDIO block to avoid tail command */
  1285. rdlen = len - BRCMF_FIRSTREAD;
  1286. if (bus->roundup && bus->blocksize && (rdlen > bus->blocksize)) {
  1287. pad = bus->blocksize - (rdlen % bus->blocksize);
  1288. if ((pad <= bus->roundup) && (pad < bus->blocksize) &&
  1289. ((len + pad) < bus->sdiodev->bus_if->maxctl))
  1290. rdlen += pad;
  1291. } else if (rdlen % BRCMF_SDALIGN) {
  1292. rdlen += BRCMF_SDALIGN - (rdlen % BRCMF_SDALIGN);
  1293. }
  1294. /* Satisfy length-alignment requirements */
  1295. if (rdlen & (ALIGNMENT - 1))
  1296. rdlen = roundup(rdlen, ALIGNMENT);
  1297. /* Drop if the read is too big or it exceeds our maximum */
  1298. if ((rdlen + BRCMF_FIRSTREAD) > bus->sdiodev->bus_if->maxctl) {
  1299. brcmf_dbg(ERROR, "%d-byte control read exceeds %d-byte buffer\n",
  1300. rdlen, bus->sdiodev->bus_if->maxctl);
  1301. bus->sdiodev->bus_if->dstats.rx_errors++;
  1302. brcmf_sdbrcm_rxfail(bus, false, false);
  1303. goto done;
  1304. }
  1305. if ((len - doff) > bus->sdiodev->bus_if->maxctl) {
  1306. brcmf_dbg(ERROR, "%d-byte ctl frame (%d-byte ctl data) exceeds %d-byte limit\n",
  1307. len, len - doff, bus->sdiodev->bus_if->maxctl);
  1308. bus->sdiodev->bus_if->dstats.rx_errors++;
  1309. bus->rx_toolong++;
  1310. brcmf_sdbrcm_rxfail(bus, false, false);
  1311. goto done;
  1312. }
  1313. /* Read remainder of frame body into the rxctl buffer */
  1314. sdret = brcmf_sdcard_recv_buf(bus->sdiodev,
  1315. bus->sdiodev->sbwad,
  1316. SDIO_FUNC_2,
  1317. F2SYNC, (bus->rxctl + BRCMF_FIRSTREAD), rdlen);
  1318. bus->f2rxdata++;
  1319. /* Control frame failures need retransmission */
  1320. if (sdret < 0) {
  1321. brcmf_dbg(ERROR, "read %d control bytes failed: %d\n",
  1322. rdlen, sdret);
  1323. bus->rxc_errors++;
  1324. brcmf_sdbrcm_rxfail(bus, true, true);
  1325. goto done;
  1326. }
  1327. gotpkt:
  1328. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
  1329. bus->rxctl, len, "RxCtrl:\n");
  1330. /* Point to valid data and indicate its length */
  1331. bus->rxctl += doff;
  1332. bus->rxlen = len - doff;
  1333. done:
  1334. /* Awake any waiters */
  1335. brcmf_sdbrcm_dcmd_resp_wake(bus);
  1336. }
  1337. /* Pad read to blocksize for efficiency */
  1338. static void brcmf_pad(struct brcmf_sdio *bus, u16 *pad, u16 *rdlen)
  1339. {
  1340. if (bus->roundup && bus->blocksize && *rdlen > bus->blocksize) {
  1341. *pad = bus->blocksize - (*rdlen % bus->blocksize);
  1342. if (*pad <= bus->roundup && *pad < bus->blocksize &&
  1343. *rdlen + *pad + BRCMF_FIRSTREAD < MAX_RX_DATASZ)
  1344. *rdlen += *pad;
  1345. } else if (*rdlen % BRCMF_SDALIGN) {
  1346. *rdlen += BRCMF_SDALIGN - (*rdlen % BRCMF_SDALIGN);
  1347. }
  1348. }
  1349. static void
  1350. brcmf_alloc_pkt_and_read(struct brcmf_sdio *bus, u16 rdlen,
  1351. struct sk_buff **pkt, u8 **rxbuf)
  1352. {
  1353. int sdret; /* Return code from calls */
  1354. *pkt = brcmu_pkt_buf_get_skb(rdlen + BRCMF_SDALIGN);
  1355. if (*pkt == NULL)
  1356. return;
  1357. pkt_align(*pkt, rdlen, BRCMF_SDALIGN);
  1358. *rxbuf = (u8 *) ((*pkt)->data);
  1359. /* Read the entire frame */
  1360. sdret = brcmf_sdcard_recv_pkt(bus->sdiodev, bus->sdiodev->sbwad,
  1361. SDIO_FUNC_2, F2SYNC, *pkt);
  1362. bus->f2rxdata++;
  1363. if (sdret < 0) {
  1364. brcmf_dbg(ERROR, "(nextlen): read %d bytes failed: %d\n",
  1365. rdlen, sdret);
  1366. brcmu_pkt_buf_free_skb(*pkt);
  1367. bus->sdiodev->bus_if->dstats.rx_errors++;
  1368. /* Force retry w/normal header read.
  1369. * Don't attempt NAK for
  1370. * gSPI
  1371. */
  1372. brcmf_sdbrcm_rxfail(bus, true, true);
  1373. *pkt = NULL;
  1374. }
  1375. }
  1376. /* Checks the header */
  1377. static int
  1378. brcmf_check_rxbuf(struct brcmf_sdio *bus, struct sk_buff *pkt, u8 *rxbuf,
  1379. u8 rxseq, u16 nextlen, u16 *len)
  1380. {
  1381. u16 check;
  1382. bool len_consistent; /* Result of comparing readahead len and
  1383. len from hw-hdr */
  1384. memcpy(bus->rxhdr, rxbuf, SDPCM_HDRLEN);
  1385. /* Extract hardware header fields */
  1386. *len = get_unaligned_le16(bus->rxhdr);
  1387. check = get_unaligned_le16(bus->rxhdr + sizeof(u16));
  1388. /* All zeros means readahead info was bad */
  1389. if (!(*len | check)) {
  1390. brcmf_dbg(INFO, "(nextlen): read zeros in HW header???\n");
  1391. goto fail;
  1392. }
  1393. /* Validate check bytes */
  1394. if ((u16)~(*len ^ check)) {
  1395. brcmf_dbg(ERROR, "(nextlen): HW hdr error: nextlen/len/check 0x%04x/0x%04x/0x%04x\n",
  1396. nextlen, *len, check);
  1397. bus->rx_badhdr++;
  1398. brcmf_sdbrcm_rxfail(bus, false, false);
  1399. goto fail;
  1400. }
  1401. /* Validate frame length */
  1402. if (*len < SDPCM_HDRLEN) {
  1403. brcmf_dbg(ERROR, "(nextlen): HW hdr length invalid: %d\n",
  1404. *len);
  1405. goto fail;
  1406. }
  1407. /* Check for consistency with readahead info */
  1408. len_consistent = (nextlen != (roundup(*len, 16) >> 4));
  1409. if (len_consistent) {
  1410. /* Mismatch, force retry w/normal
  1411. header (may be >4K) */
  1412. brcmf_dbg(ERROR, "(nextlen): mismatch, nextlen %d len %d rnd %d; expected rxseq %d\n",
  1413. nextlen, *len, roundup(*len, 16),
  1414. rxseq);
  1415. brcmf_sdbrcm_rxfail(bus, true, true);
  1416. goto fail;
  1417. }
  1418. return 0;
  1419. fail:
  1420. brcmf_sdbrcm_pktfree2(bus, pkt);
  1421. return -EINVAL;
  1422. }
  1423. /* Return true if there may be more frames to read */
  1424. static uint
  1425. brcmf_sdbrcm_readframes(struct brcmf_sdio *bus, uint maxframes, bool *finished)
  1426. {
  1427. u16 len, check; /* Extracted hardware header fields */
  1428. u8 chan, seq, doff; /* Extracted software header fields */
  1429. u8 fcbits; /* Extracted fcbits from software header */
  1430. struct sk_buff *pkt; /* Packet for event or data frames */
  1431. u16 pad; /* Number of pad bytes to read */
  1432. u16 rdlen; /* Total number of bytes to read */
  1433. u8 rxseq; /* Next sequence number to expect */
  1434. uint rxleft = 0; /* Remaining number of frames allowed */
  1435. int sdret; /* Return code from calls */
  1436. u8 txmax; /* Maximum tx sequence offered */
  1437. u8 *rxbuf;
  1438. int ifidx = 0;
  1439. uint rxcount = 0; /* Total frames read */
  1440. brcmf_dbg(TRACE, "Enter\n");
  1441. /* Not finished unless we encounter no more frames indication */
  1442. *finished = false;
  1443. for (rxseq = bus->rx_seq, rxleft = maxframes;
  1444. !bus->rxskip && rxleft &&
  1445. bus->sdiodev->bus_if->state != BRCMF_BUS_DOWN;
  1446. rxseq++, rxleft--) {
  1447. /* Handle glomming separately */
  1448. if (bus->glomd || !skb_queue_empty(&bus->glom)) {
  1449. u8 cnt;
  1450. brcmf_dbg(GLOM, "calling rxglom: glomd %p, glom %p\n",
  1451. bus->glomd, skb_peek(&bus->glom));
  1452. cnt = brcmf_sdbrcm_rxglom(bus, rxseq);
  1453. brcmf_dbg(GLOM, "rxglom returned %d\n", cnt);
  1454. rxseq += cnt - 1;
  1455. rxleft = (rxleft > cnt) ? (rxleft - cnt) : 1;
  1456. continue;
  1457. }
  1458. /* Try doing single read if we can */
  1459. if (bus->nextlen) {
  1460. u16 nextlen = bus->nextlen;
  1461. bus->nextlen = 0;
  1462. rdlen = len = nextlen << 4;
  1463. brcmf_pad(bus, &pad, &rdlen);
  1464. /*
  1465. * After the frame is received we have to
  1466. * distinguish whether it is data
  1467. * or non-data frame.
  1468. */
  1469. brcmf_alloc_pkt_and_read(bus, rdlen, &pkt, &rxbuf);
  1470. if (pkt == NULL) {
  1471. /* Give up on data, request rtx of events */
  1472. brcmf_dbg(ERROR, "(nextlen): brcmf_alloc_pkt_and_read failed: len %d rdlen %d expected rxseq %d\n",
  1473. len, rdlen, rxseq);
  1474. continue;
  1475. }
  1476. if (brcmf_check_rxbuf(bus, pkt, rxbuf, rxseq, nextlen,
  1477. &len) < 0)
  1478. continue;
  1479. /* Extract software header fields */
  1480. chan = SDPCM_PACKET_CHANNEL(
  1481. &bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1482. seq = SDPCM_PACKET_SEQUENCE(
  1483. &bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1484. doff = SDPCM_DOFFSET_VALUE(
  1485. &bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1486. txmax = SDPCM_WINDOW_VALUE(
  1487. &bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1488. bus->nextlen =
  1489. bus->rxhdr[SDPCM_FRAMETAG_LEN +
  1490. SDPCM_NEXTLEN_OFFSET];
  1491. if ((bus->nextlen << 4) > MAX_RX_DATASZ) {
  1492. brcmf_dbg(INFO, "(nextlen): got frame w/nextlen too large (%d), seq %d\n",
  1493. bus->nextlen, seq);
  1494. bus->nextlen = 0;
  1495. }
  1496. bus->rx_readahead_cnt++;
  1497. /* Handle Flow Control */
  1498. fcbits = SDPCM_FCMASK_VALUE(
  1499. &bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1500. if (bus->flowcontrol != fcbits) {
  1501. if (~bus->flowcontrol & fcbits)
  1502. bus->fc_xoff++;
  1503. if (bus->flowcontrol & ~fcbits)
  1504. bus->fc_xon++;
  1505. bus->fc_rcvd++;
  1506. bus->flowcontrol = fcbits;
  1507. }
  1508. /* Check and update sequence number */
  1509. if (rxseq != seq) {
  1510. brcmf_dbg(INFO, "(nextlen): rx_seq %d, expected %d\n",
  1511. seq, rxseq);
  1512. bus->rx_badseq++;
  1513. rxseq = seq;
  1514. }
  1515. /* Check window for sanity */
  1516. if ((u8) (txmax - bus->tx_seq) > 0x40) {
  1517. brcmf_dbg(ERROR, "got unlikely tx max %d with tx_seq %d\n",
  1518. txmax, bus->tx_seq);
  1519. txmax = bus->tx_seq + 2;
  1520. }
  1521. bus->tx_max = txmax;
  1522. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
  1523. rxbuf, len, "Rx Data:\n");
  1524. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() &&
  1525. BRCMF_DATA_ON()) &&
  1526. BRCMF_HDRS_ON(),
  1527. bus->rxhdr, SDPCM_HDRLEN,
  1528. "RxHdr:\n");
  1529. if (chan == SDPCM_CONTROL_CHANNEL) {
  1530. brcmf_dbg(ERROR, "(nextlen): readahead on control packet %d?\n",
  1531. seq);
  1532. /* Force retry w/normal header read */
  1533. bus->nextlen = 0;
  1534. brcmf_sdbrcm_rxfail(bus, false, true);
  1535. brcmf_sdbrcm_pktfree2(bus, pkt);
  1536. continue;
  1537. }
  1538. /* Validate data offset */
  1539. if ((doff < SDPCM_HDRLEN) || (doff > len)) {
  1540. brcmf_dbg(ERROR, "(nextlen): bad data offset %d: HW len %d min %d\n",
  1541. doff, len, SDPCM_HDRLEN);
  1542. brcmf_sdbrcm_rxfail(bus, false, false);
  1543. brcmf_sdbrcm_pktfree2(bus, pkt);
  1544. continue;
  1545. }
  1546. /* All done with this one -- now deliver the packet */
  1547. goto deliver;
  1548. }
  1549. /* Read frame header (hardware and software) */
  1550. sdret = brcmf_sdcard_recv_buf(bus->sdiodev, bus->sdiodev->sbwad,
  1551. SDIO_FUNC_2, F2SYNC, bus->rxhdr,
  1552. BRCMF_FIRSTREAD);
  1553. bus->f2rxhdrs++;
  1554. if (sdret < 0) {
  1555. brcmf_dbg(ERROR, "RXHEADER FAILED: %d\n", sdret);
  1556. bus->rx_hdrfail++;
  1557. brcmf_sdbrcm_rxfail(bus, true, true);
  1558. continue;
  1559. }
  1560. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() || BRCMF_HDRS_ON(),
  1561. bus->rxhdr, SDPCM_HDRLEN, "RxHdr:\n");
  1562. /* Extract hardware header fields */
  1563. len = get_unaligned_le16(bus->rxhdr);
  1564. check = get_unaligned_le16(bus->rxhdr + sizeof(u16));
  1565. /* All zeros means no more frames */
  1566. if (!(len | check)) {
  1567. *finished = true;
  1568. break;
  1569. }
  1570. /* Validate check bytes */
  1571. if ((u16) ~(len ^ check)) {
  1572. brcmf_dbg(ERROR, "HW hdr err: len/check 0x%04x/0x%04x\n",
  1573. len, check);
  1574. bus->rx_badhdr++;
  1575. brcmf_sdbrcm_rxfail(bus, false, false);
  1576. continue;
  1577. }
  1578. /* Validate frame length */
  1579. if (len < SDPCM_HDRLEN) {
  1580. brcmf_dbg(ERROR, "HW hdr length invalid: %d\n", len);
  1581. continue;
  1582. }
  1583. /* Extract software header fields */
  1584. chan = SDPCM_PACKET_CHANNEL(&bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1585. seq = SDPCM_PACKET_SEQUENCE(&bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1586. doff = SDPCM_DOFFSET_VALUE(&bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1587. txmax = SDPCM_WINDOW_VALUE(&bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1588. /* Validate data offset */
  1589. if ((doff < SDPCM_HDRLEN) || (doff > len)) {
  1590. brcmf_dbg(ERROR, "Bad data offset %d: HW len %d, min %d seq %d\n",
  1591. doff, len, SDPCM_HDRLEN, seq);
  1592. bus->rx_badhdr++;
  1593. brcmf_sdbrcm_rxfail(bus, false, false);
  1594. continue;
  1595. }
  1596. /* Save the readahead length if there is one */
  1597. bus->nextlen =
  1598. bus->rxhdr[SDPCM_FRAMETAG_LEN + SDPCM_NEXTLEN_OFFSET];
  1599. if ((bus->nextlen << 4) > MAX_RX_DATASZ) {
  1600. brcmf_dbg(INFO, "(nextlen): got frame w/nextlen too large (%d), seq %d\n",
  1601. bus->nextlen, seq);
  1602. bus->nextlen = 0;
  1603. }
  1604. /* Handle Flow Control */
  1605. fcbits = SDPCM_FCMASK_VALUE(&bus->rxhdr[SDPCM_FRAMETAG_LEN]);
  1606. if (bus->flowcontrol != fcbits) {
  1607. if (~bus->flowcontrol & fcbits)
  1608. bus->fc_xoff++;
  1609. if (bus->flowcontrol & ~fcbits)
  1610. bus->fc_xon++;
  1611. bus->fc_rcvd++;
  1612. bus->flowcontrol = fcbits;
  1613. }
  1614. /* Check and update sequence number */
  1615. if (rxseq != seq) {
  1616. brcmf_dbg(INFO, "rx_seq %d, expected %d\n", seq, rxseq);
  1617. bus->rx_badseq++;
  1618. rxseq = seq;
  1619. }
  1620. /* Check window for sanity */
  1621. if ((u8) (txmax - bus->tx_seq) > 0x40) {
  1622. brcmf_dbg(ERROR, "unlikely tx max %d with tx_seq %d\n",
  1623. txmax, bus->tx_seq);
  1624. txmax = bus->tx_seq + 2;
  1625. }
  1626. bus->tx_max = txmax;
  1627. /* Call a separate function for control frames */
  1628. if (chan == SDPCM_CONTROL_CHANNEL) {
  1629. brcmf_sdbrcm_read_control(bus, bus->rxhdr, len, doff);
  1630. continue;
  1631. }
  1632. /* precondition: chan is either SDPCM_DATA_CHANNEL,
  1633. SDPCM_EVENT_CHANNEL, SDPCM_TEST_CHANNEL or
  1634. SDPCM_GLOM_CHANNEL */
  1635. /* Length to read */
  1636. rdlen = (len > BRCMF_FIRSTREAD) ? (len - BRCMF_FIRSTREAD) : 0;
  1637. /* May pad read to blocksize for efficiency */
  1638. if (bus->roundup && bus->blocksize &&
  1639. (rdlen > bus->blocksize)) {
  1640. pad = bus->blocksize - (rdlen % bus->blocksize);
  1641. if ((pad <= bus->roundup) && (pad < bus->blocksize) &&
  1642. ((rdlen + pad + BRCMF_FIRSTREAD) < MAX_RX_DATASZ))
  1643. rdlen += pad;
  1644. } else if (rdlen % BRCMF_SDALIGN) {
  1645. rdlen += BRCMF_SDALIGN - (rdlen % BRCMF_SDALIGN);
  1646. }
  1647. /* Satisfy length-alignment requirements */
  1648. if (rdlen & (ALIGNMENT - 1))
  1649. rdlen = roundup(rdlen, ALIGNMENT);
  1650. if ((rdlen + BRCMF_FIRSTREAD) > MAX_RX_DATASZ) {
  1651. /* Too long -- skip this frame */
  1652. brcmf_dbg(ERROR, "too long: len %d rdlen %d\n",
  1653. len, rdlen);
  1654. bus->sdiodev->bus_if->dstats.rx_errors++;
  1655. bus->rx_toolong++;
  1656. brcmf_sdbrcm_rxfail(bus, false, false);
  1657. continue;
  1658. }
  1659. pkt = brcmu_pkt_buf_get_skb(rdlen +
  1660. BRCMF_FIRSTREAD + BRCMF_SDALIGN);
  1661. if (!pkt) {
  1662. /* Give up on data, request rtx of events */
  1663. brcmf_dbg(ERROR, "brcmu_pkt_buf_get_skb failed: rdlen %d chan %d\n",
  1664. rdlen, chan);
  1665. bus->sdiodev->bus_if->dstats.rx_dropped++;
  1666. brcmf_sdbrcm_rxfail(bus, false, RETRYCHAN(chan));
  1667. continue;
  1668. }
  1669. /* Leave room for what we already read, and align remainder */
  1670. skb_pull(pkt, BRCMF_FIRSTREAD);
  1671. pkt_align(pkt, rdlen, BRCMF_SDALIGN);
  1672. /* Read the remaining frame data */
  1673. sdret = brcmf_sdcard_recv_pkt(bus->sdiodev, bus->sdiodev->sbwad,
  1674. SDIO_FUNC_2, F2SYNC, pkt);
  1675. bus->f2rxdata++;
  1676. if (sdret < 0) {
  1677. brcmf_dbg(ERROR, "read %d %s bytes failed: %d\n", rdlen,
  1678. ((chan == SDPCM_EVENT_CHANNEL) ? "event"
  1679. : ((chan == SDPCM_DATA_CHANNEL) ? "data"
  1680. : "test")), sdret);
  1681. brcmu_pkt_buf_free_skb(pkt);
  1682. bus->sdiodev->bus_if->dstats.rx_errors++;
  1683. brcmf_sdbrcm_rxfail(bus, true, RETRYCHAN(chan));
  1684. continue;
  1685. }
  1686. /* Copy the already-read portion */
  1687. skb_push(pkt, BRCMF_FIRSTREAD);
  1688. memcpy(pkt->data, bus->rxhdr, BRCMF_FIRSTREAD);
  1689. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
  1690. pkt->data, len, "Rx Data:\n");
  1691. deliver:
  1692. /* Save superframe descriptor and allocate packet frame */
  1693. if (chan == SDPCM_GLOM_CHANNEL) {
  1694. if (SDPCM_GLOMDESC(&bus->rxhdr[SDPCM_FRAMETAG_LEN])) {
  1695. brcmf_dbg(GLOM, "glom descriptor, %d bytes:\n",
  1696. len);
  1697. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1698. pkt->data, len,
  1699. "Glom Data:\n");
  1700. __skb_trim(pkt, len);
  1701. skb_pull(pkt, SDPCM_HDRLEN);
  1702. bus->glomd = pkt;
  1703. } else {
  1704. brcmf_dbg(ERROR, "%s: glom superframe w/o "
  1705. "descriptor!\n", __func__);
  1706. brcmf_sdbrcm_rxfail(bus, false, false);
  1707. }
  1708. continue;
  1709. }
  1710. /* Fill in packet len and prio, deliver upward */
  1711. __skb_trim(pkt, len);
  1712. skb_pull(pkt, doff);
  1713. if (pkt->len == 0) {
  1714. brcmu_pkt_buf_free_skb(pkt);
  1715. continue;
  1716. } else if (brcmf_proto_hdrpull(bus->sdiodev->dev, &ifidx,
  1717. pkt) != 0) {
  1718. brcmf_dbg(ERROR, "rx protocol error\n");
  1719. brcmu_pkt_buf_free_skb(pkt);
  1720. bus->sdiodev->bus_if->dstats.rx_errors++;
  1721. continue;
  1722. }
  1723. /* Unlock during rx call */
  1724. up(&bus->sdsem);
  1725. brcmf_rx_packet(bus->sdiodev->dev, ifidx, pkt);
  1726. down(&bus->sdsem);
  1727. }
  1728. rxcount = maxframes - rxleft;
  1729. /* Message if we hit the limit */
  1730. if (!rxleft)
  1731. brcmf_dbg(DATA, "hit rx limit of %d frames\n",
  1732. maxframes);
  1733. else
  1734. brcmf_dbg(DATA, "processed %d frames\n", rxcount);
  1735. /* Back off rxseq if awaiting rtx, update rx_seq */
  1736. if (bus->rxskip)
  1737. rxseq--;
  1738. bus->rx_seq = rxseq;
  1739. return rxcount;
  1740. }
  1741. static void
  1742. brcmf_sdbrcm_wait_for_event(struct brcmf_sdio *bus, bool *lockvar)
  1743. {
  1744. up(&bus->sdsem);
  1745. wait_event_interruptible_timeout(bus->ctrl_wait, !*lockvar, HZ * 2);
  1746. down(&bus->sdsem);
  1747. return;
  1748. }
  1749. static void
  1750. brcmf_sdbrcm_wait_event_wakeup(struct brcmf_sdio *bus)
  1751. {
  1752. if (waitqueue_active(&bus->ctrl_wait))
  1753. wake_up_interruptible(&bus->ctrl_wait);
  1754. return;
  1755. }
  1756. /* Writes a HW/SW header into the packet and sends it. */
  1757. /* Assumes: (a) header space already there, (b) caller holds lock */
  1758. static int brcmf_sdbrcm_txpkt(struct brcmf_sdio *bus, struct sk_buff *pkt,
  1759. uint chan, bool free_pkt)
  1760. {
  1761. int ret;
  1762. u8 *frame;
  1763. u16 len, pad = 0;
  1764. u32 swheader;
  1765. struct sk_buff *new;
  1766. int i;
  1767. brcmf_dbg(TRACE, "Enter\n");
  1768. frame = (u8 *) (pkt->data);
  1769. /* Add alignment padding, allocate new packet if needed */
  1770. pad = ((unsigned long)frame % BRCMF_SDALIGN);
  1771. if (pad) {
  1772. if (skb_headroom(pkt) < pad) {
  1773. brcmf_dbg(INFO, "insufficient headroom %d for %d pad\n",
  1774. skb_headroom(pkt), pad);
  1775. bus->sdiodev->bus_if->tx_realloc++;
  1776. new = brcmu_pkt_buf_get_skb(pkt->len + BRCMF_SDALIGN);
  1777. if (!new) {
  1778. brcmf_dbg(ERROR, "couldn't allocate new %d-byte packet\n",
  1779. pkt->len + BRCMF_SDALIGN);
  1780. ret = -ENOMEM;
  1781. goto done;
  1782. }
  1783. pkt_align(new, pkt->len, BRCMF_SDALIGN);
  1784. memcpy(new->data, pkt->data, pkt->len);
  1785. if (free_pkt)
  1786. brcmu_pkt_buf_free_skb(pkt);
  1787. /* free the pkt if canned one is not used */
  1788. free_pkt = true;
  1789. pkt = new;
  1790. frame = (u8 *) (pkt->data);
  1791. /* precondition: (frame % BRCMF_SDALIGN) == 0) */
  1792. pad = 0;
  1793. } else {
  1794. skb_push(pkt, pad);
  1795. frame = (u8 *) (pkt->data);
  1796. /* precondition: pad + SDPCM_HDRLEN <= pkt->len */
  1797. memset(frame, 0, pad + SDPCM_HDRLEN);
  1798. }
  1799. }
  1800. /* precondition: pad < BRCMF_SDALIGN */
  1801. /* Hardware tag: 2 byte len followed by 2 byte ~len check (all LE) */
  1802. len = (u16) (pkt->len);
  1803. *(__le16 *) frame = cpu_to_le16(len);
  1804. *(((__le16 *) frame) + 1) = cpu_to_le16(~len);
  1805. /* Software tag: channel, sequence number, data offset */
  1806. swheader =
  1807. ((chan << SDPCM_CHANNEL_SHIFT) & SDPCM_CHANNEL_MASK) | bus->tx_seq |
  1808. (((pad +
  1809. SDPCM_HDRLEN) << SDPCM_DOFFSET_SHIFT) & SDPCM_DOFFSET_MASK);
  1810. put_unaligned_le32(swheader, frame + SDPCM_FRAMETAG_LEN);
  1811. put_unaligned_le32(0, frame + SDPCM_FRAMETAG_LEN + sizeof(swheader));
  1812. #ifdef DEBUG
  1813. tx_packets[pkt->priority]++;
  1814. #endif
  1815. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() &&
  1816. ((BRCMF_CTL_ON() && chan == SDPCM_CONTROL_CHANNEL) ||
  1817. (BRCMF_DATA_ON() && chan != SDPCM_CONTROL_CHANNEL)),
  1818. frame, len, "Tx Frame:\n");
  1819. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() &&
  1820. ((BRCMF_CTL_ON() &&
  1821. chan == SDPCM_CONTROL_CHANNEL) ||
  1822. (BRCMF_DATA_ON() &&
  1823. chan != SDPCM_CONTROL_CHANNEL))) &&
  1824. BRCMF_HDRS_ON(),
  1825. frame, min_t(u16, len, 16), "TxHdr:\n");
  1826. /* Raise len to next SDIO block to eliminate tail command */
  1827. if (bus->roundup && bus->blocksize && (len > bus->blocksize)) {
  1828. u16 pad = bus->blocksize - (len % bus->blocksize);
  1829. if ((pad <= bus->roundup) && (pad < bus->blocksize))
  1830. len += pad;
  1831. } else if (len % BRCMF_SDALIGN) {
  1832. len += BRCMF_SDALIGN - (len % BRCMF_SDALIGN);
  1833. }
  1834. /* Some controllers have trouble with odd bytes -- round to even */
  1835. if (len & (ALIGNMENT - 1))
  1836. len = roundup(len, ALIGNMENT);
  1837. ret = brcmf_sdcard_send_pkt(bus->sdiodev, bus->sdiodev->sbwad,
  1838. SDIO_FUNC_2, F2SYNC, pkt);
  1839. bus->f2txdata++;
  1840. if (ret < 0) {
  1841. /* On failure, abort the command and terminate the frame */
  1842. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  1843. ret);
  1844. bus->tx_sderrs++;
  1845. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  1846. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  1847. SBSDIO_FUNC1_FRAMECTRL, SFC_WF_TERM,
  1848. NULL);
  1849. bus->f1regdata++;
  1850. for (i = 0; i < 3; i++) {
  1851. u8 hi, lo;
  1852. hi = brcmf_sdcard_cfg_read(bus->sdiodev,
  1853. SDIO_FUNC_1,
  1854. SBSDIO_FUNC1_WFRAMEBCHI,
  1855. NULL);
  1856. lo = brcmf_sdcard_cfg_read(bus->sdiodev,
  1857. SDIO_FUNC_1,
  1858. SBSDIO_FUNC1_WFRAMEBCLO,
  1859. NULL);
  1860. bus->f1regdata += 2;
  1861. if ((hi == 0) && (lo == 0))
  1862. break;
  1863. }
  1864. }
  1865. if (ret == 0)
  1866. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQUENCE_WRAP;
  1867. done:
  1868. /* restore pkt buffer pointer before calling tx complete routine */
  1869. skb_pull(pkt, SDPCM_HDRLEN + pad);
  1870. up(&bus->sdsem);
  1871. brcmf_txcomplete(bus->sdiodev->dev, pkt, ret != 0);
  1872. down(&bus->sdsem);
  1873. if (free_pkt)
  1874. brcmu_pkt_buf_free_skb(pkt);
  1875. return ret;
  1876. }
  1877. static uint brcmf_sdbrcm_sendfromq(struct brcmf_sdio *bus, uint maxframes)
  1878. {
  1879. struct sk_buff *pkt;
  1880. u32 intstatus = 0;
  1881. uint retries = 0;
  1882. int ret = 0, prec_out;
  1883. uint cnt = 0;
  1884. uint datalen;
  1885. u8 tx_prec_map;
  1886. brcmf_dbg(TRACE, "Enter\n");
  1887. tx_prec_map = ~bus->flowcontrol;
  1888. /* Send frames until the limit or some other event */
  1889. for (cnt = 0; (cnt < maxframes) && data_ok(bus); cnt++) {
  1890. spin_lock_bh(&bus->txqlock);
  1891. pkt = brcmu_pktq_mdeq(&bus->txq, tx_prec_map, &prec_out);
  1892. if (pkt == NULL) {
  1893. spin_unlock_bh(&bus->txqlock);
  1894. break;
  1895. }
  1896. spin_unlock_bh(&bus->txqlock);
  1897. datalen = pkt->len - SDPCM_HDRLEN;
  1898. ret = brcmf_sdbrcm_txpkt(bus, pkt, SDPCM_DATA_CHANNEL, true);
  1899. if (ret)
  1900. bus->sdiodev->bus_if->dstats.tx_errors++;
  1901. else
  1902. bus->sdiodev->bus_if->dstats.tx_bytes += datalen;
  1903. /* In poll mode, need to check for other events */
  1904. if (!bus->intr && cnt) {
  1905. /* Check device status, signal pending interrupt */
  1906. r_sdreg32(bus, &intstatus,
  1907. offsetof(struct sdpcmd_regs, intstatus),
  1908. &retries);
  1909. bus->f2txdata++;
  1910. if (brcmf_sdcard_regfail(bus->sdiodev))
  1911. break;
  1912. if (intstatus & bus->hostintmask)
  1913. bus->ipend = true;
  1914. }
  1915. }
  1916. /* Deflow-control stack if needed */
  1917. if (bus->sdiodev->bus_if->drvr_up &&
  1918. (bus->sdiodev->bus_if->state == BRCMF_BUS_DATA) &&
  1919. bus->txoff && (pktq_len(&bus->txq) < TXLOW)) {
  1920. bus->txoff = OFF;
  1921. brcmf_txflowcontrol(bus->sdiodev->dev, 0, OFF);
  1922. }
  1923. return cnt;
  1924. }
  1925. static void brcmf_sdbrcm_bus_stop(struct device *dev)
  1926. {
  1927. u32 local_hostintmask;
  1928. u8 saveclk;
  1929. uint retries;
  1930. int err;
  1931. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  1932. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  1933. struct brcmf_sdio *bus = sdiodev->bus;
  1934. brcmf_dbg(TRACE, "Enter\n");
  1935. if (bus->watchdog_tsk) {
  1936. send_sig(SIGTERM, bus->watchdog_tsk, 1);
  1937. kthread_stop(bus->watchdog_tsk);
  1938. bus->watchdog_tsk = NULL;
  1939. }
  1940. if (bus->dpc_tsk && bus->dpc_tsk != current) {
  1941. send_sig(SIGTERM, bus->dpc_tsk, 1);
  1942. kthread_stop(bus->dpc_tsk);
  1943. bus->dpc_tsk = NULL;
  1944. }
  1945. down(&bus->sdsem);
  1946. bus_wake(bus);
  1947. /* Enable clock for device interrupts */
  1948. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  1949. /* Disable and clear interrupts at the chip level also */
  1950. w_sdreg32(bus, 0, offsetof(struct sdpcmd_regs, hostintmask), &retries);
  1951. local_hostintmask = bus->hostintmask;
  1952. bus->hostintmask = 0;
  1953. /* Change our idea of bus state */
  1954. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1955. /* Force clocks on backplane to be sure F2 interrupt propagates */
  1956. saveclk = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  1957. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  1958. if (!err) {
  1959. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  1960. SBSDIO_FUNC1_CHIPCLKCSR,
  1961. (saveclk | SBSDIO_FORCE_HT), &err);
  1962. }
  1963. if (err)
  1964. brcmf_dbg(ERROR, "Failed to force clock for F2: err %d\n", err);
  1965. /* Turn off the bus (F2), free any pending packets */
  1966. brcmf_dbg(INTR, "disable SDIO interrupts\n");
  1967. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_0, SDIO_CCCR_IOEx,
  1968. SDIO_FUNC_ENABLE_1, NULL);
  1969. /* Clear any pending interrupts now that F2 is disabled */
  1970. w_sdreg32(bus, local_hostintmask,
  1971. offsetof(struct sdpcmd_regs, intstatus), &retries);
  1972. /* Turn off the backplane clock (only) */
  1973. brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
  1974. /* Clear the data packet queues */
  1975. brcmu_pktq_flush(&bus->txq, true, NULL, NULL);
  1976. /* Clear any held glomming stuff */
  1977. if (bus->glomd)
  1978. brcmu_pkt_buf_free_skb(bus->glomd);
  1979. brcmf_sdbrcm_free_glom(bus);
  1980. /* Clear rx control and wake any waiters */
  1981. bus->rxlen = 0;
  1982. brcmf_sdbrcm_dcmd_resp_wake(bus);
  1983. /* Reset some F2 state stuff */
  1984. bus->rxskip = false;
  1985. bus->tx_seq = bus->rx_seq = 0;
  1986. up(&bus->sdsem);
  1987. }
  1988. static bool brcmf_sdbrcm_dpc(struct brcmf_sdio *bus)
  1989. {
  1990. u32 intstatus, newstatus = 0;
  1991. uint retries = 0;
  1992. uint rxlimit = bus->rxbound; /* Rx frames to read before resched */
  1993. uint txlimit = bus->txbound; /* Tx frames to send before resched */
  1994. uint framecnt = 0; /* Temporary counter of tx/rx frames */
  1995. bool rxdone = true; /* Flag for no more read data */
  1996. bool resched = false; /* Flag indicating resched wanted */
  1997. brcmf_dbg(TRACE, "Enter\n");
  1998. /* Start with leftover status bits */
  1999. intstatus = bus->intstatus;
  2000. down(&bus->sdsem);
  2001. /* If waiting for HTAVAIL, check status */
  2002. if (bus->clkstate == CLK_PENDING) {
  2003. int err;
  2004. u8 clkctl, devctl = 0;
  2005. #ifdef DEBUG
  2006. /* Check for inconsistent device control */
  2007. devctl = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  2008. SBSDIO_DEVICE_CTL, &err);
  2009. if (err) {
  2010. brcmf_dbg(ERROR, "error reading DEVCTL: %d\n", err);
  2011. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  2012. }
  2013. #endif /* DEBUG */
  2014. /* Read CSR, if clock on switch to AVAIL, else ignore */
  2015. clkctl = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  2016. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  2017. if (err) {
  2018. brcmf_dbg(ERROR, "error reading CSR: %d\n",
  2019. err);
  2020. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  2021. }
  2022. brcmf_dbg(INFO, "DPC: PENDING, devctl 0x%02x clkctl 0x%02x\n",
  2023. devctl, clkctl);
  2024. if (SBSDIO_HTAV(clkctl)) {
  2025. devctl = brcmf_sdcard_cfg_read(bus->sdiodev,
  2026. SDIO_FUNC_1,
  2027. SBSDIO_DEVICE_CTL, &err);
  2028. if (err) {
  2029. brcmf_dbg(ERROR, "error reading DEVCTL: %d\n",
  2030. err);
  2031. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  2032. }
  2033. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  2034. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  2035. SBSDIO_DEVICE_CTL, devctl, &err);
  2036. if (err) {
  2037. brcmf_dbg(ERROR, "error writing DEVCTL: %d\n",
  2038. err);
  2039. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  2040. }
  2041. bus->clkstate = CLK_AVAIL;
  2042. } else {
  2043. goto clkwait;
  2044. }
  2045. }
  2046. bus_wake(bus);
  2047. /* Make sure backplane clock is on */
  2048. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, true);
  2049. if (bus->clkstate == CLK_PENDING)
  2050. goto clkwait;
  2051. /* Pending interrupt indicates new device status */
  2052. if (bus->ipend) {
  2053. bus->ipend = false;
  2054. r_sdreg32(bus, &newstatus,
  2055. offsetof(struct sdpcmd_regs, intstatus), &retries);
  2056. bus->f1regdata++;
  2057. if (brcmf_sdcard_regfail(bus->sdiodev))
  2058. newstatus = 0;
  2059. newstatus &= bus->hostintmask;
  2060. bus->fcstate = !!(newstatus & I_HMB_FC_STATE);
  2061. if (newstatus) {
  2062. w_sdreg32(bus, newstatus,
  2063. offsetof(struct sdpcmd_regs, intstatus),
  2064. &retries);
  2065. bus->f1regdata++;
  2066. }
  2067. }
  2068. /* Merge new bits with previous */
  2069. intstatus |= newstatus;
  2070. bus->intstatus = 0;
  2071. /* Handle flow-control change: read new state in case our ack
  2072. * crossed another change interrupt. If change still set, assume
  2073. * FC ON for safety, let next loop through do the debounce.
  2074. */
  2075. if (intstatus & I_HMB_FC_CHANGE) {
  2076. intstatus &= ~I_HMB_FC_CHANGE;
  2077. w_sdreg32(bus, I_HMB_FC_CHANGE,
  2078. offsetof(struct sdpcmd_regs, intstatus), &retries);
  2079. r_sdreg32(bus, &newstatus,
  2080. offsetof(struct sdpcmd_regs, intstatus), &retries);
  2081. bus->f1regdata += 2;
  2082. bus->fcstate =
  2083. !!(newstatus & (I_HMB_FC_STATE | I_HMB_FC_CHANGE));
  2084. intstatus |= (newstatus & bus->hostintmask);
  2085. }
  2086. /* Handle host mailbox indication */
  2087. if (intstatus & I_HMB_HOST_INT) {
  2088. intstatus &= ~I_HMB_HOST_INT;
  2089. intstatus |= brcmf_sdbrcm_hostmail(bus);
  2090. }
  2091. /* Generally don't ask for these, can get CRC errors... */
  2092. if (intstatus & I_WR_OOSYNC) {
  2093. brcmf_dbg(ERROR, "Dongle reports WR_OOSYNC\n");
  2094. intstatus &= ~I_WR_OOSYNC;
  2095. }
  2096. if (intstatus & I_RD_OOSYNC) {
  2097. brcmf_dbg(ERROR, "Dongle reports RD_OOSYNC\n");
  2098. intstatus &= ~I_RD_OOSYNC;
  2099. }
  2100. if (intstatus & I_SBINT) {
  2101. brcmf_dbg(ERROR, "Dongle reports SBINT\n");
  2102. intstatus &= ~I_SBINT;
  2103. }
  2104. /* Would be active due to wake-wlan in gSPI */
  2105. if (intstatus & I_CHIPACTIVE) {
  2106. brcmf_dbg(INFO, "Dongle reports CHIPACTIVE\n");
  2107. intstatus &= ~I_CHIPACTIVE;
  2108. }
  2109. /* Ignore frame indications if rxskip is set */
  2110. if (bus->rxskip)
  2111. intstatus &= ~I_HMB_FRAME_IND;
  2112. /* On frame indication, read available frames */
  2113. if (PKT_AVAILABLE()) {
  2114. framecnt = brcmf_sdbrcm_readframes(bus, rxlimit, &rxdone);
  2115. if (rxdone || bus->rxskip)
  2116. intstatus &= ~I_HMB_FRAME_IND;
  2117. rxlimit -= min(framecnt, rxlimit);
  2118. }
  2119. /* Keep still-pending events for next scheduling */
  2120. bus->intstatus = intstatus;
  2121. clkwait:
  2122. if (data_ok(bus) && bus->ctrl_frame_stat &&
  2123. (bus->clkstate == CLK_AVAIL)) {
  2124. int ret, i;
  2125. ret = brcmf_sdcard_send_buf(bus->sdiodev, bus->sdiodev->sbwad,
  2126. SDIO_FUNC_2, F2SYNC, bus->ctrl_frame_buf,
  2127. (u32) bus->ctrl_frame_len);
  2128. if (ret < 0) {
  2129. /* On failure, abort the command and
  2130. terminate the frame */
  2131. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  2132. ret);
  2133. bus->tx_sderrs++;
  2134. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  2135. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  2136. SBSDIO_FUNC1_FRAMECTRL, SFC_WF_TERM,
  2137. NULL);
  2138. bus->f1regdata++;
  2139. for (i = 0; i < 3; i++) {
  2140. u8 hi, lo;
  2141. hi = brcmf_sdcard_cfg_read(bus->sdiodev,
  2142. SDIO_FUNC_1,
  2143. SBSDIO_FUNC1_WFRAMEBCHI,
  2144. NULL);
  2145. lo = brcmf_sdcard_cfg_read(bus->sdiodev,
  2146. SDIO_FUNC_1,
  2147. SBSDIO_FUNC1_WFRAMEBCLO,
  2148. NULL);
  2149. bus->f1regdata += 2;
  2150. if ((hi == 0) && (lo == 0))
  2151. break;
  2152. }
  2153. }
  2154. if (ret == 0)
  2155. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQUENCE_WRAP;
  2156. brcmf_dbg(INFO, "Return_dpc value is : %d\n", ret);
  2157. bus->ctrl_frame_stat = false;
  2158. brcmf_sdbrcm_wait_event_wakeup(bus);
  2159. }
  2160. /* Send queued frames (limit 1 if rx may still be pending) */
  2161. else if ((bus->clkstate == CLK_AVAIL) && !bus->fcstate &&
  2162. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) && txlimit
  2163. && data_ok(bus)) {
  2164. framecnt = rxdone ? txlimit : min(txlimit, bus->txminmax);
  2165. framecnt = brcmf_sdbrcm_sendfromq(bus, framecnt);
  2166. txlimit -= framecnt;
  2167. }
  2168. /* Resched if events or tx frames are pending,
  2169. else await next interrupt */
  2170. /* On failed register access, all bets are off:
  2171. no resched or interrupts */
  2172. if ((bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN) ||
  2173. brcmf_sdcard_regfail(bus->sdiodev)) {
  2174. brcmf_dbg(ERROR, "failed backplane access over SDIO, halting operation %d\n",
  2175. brcmf_sdcard_regfail(bus->sdiodev));
  2176. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  2177. bus->intstatus = 0;
  2178. } else if (bus->clkstate == CLK_PENDING) {
  2179. brcmf_dbg(INFO, "rescheduled due to CLK_PENDING awaiting I_CHIPACTIVE interrupt\n");
  2180. resched = true;
  2181. } else if (bus->intstatus || bus->ipend ||
  2182. (!bus->fcstate && brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol)
  2183. && data_ok(bus)) || PKT_AVAILABLE()) {
  2184. resched = true;
  2185. }
  2186. bus->dpc_sched = resched;
  2187. /* If we're done for now, turn off clock request. */
  2188. if ((bus->clkstate != CLK_PENDING)
  2189. && bus->idletime == BRCMF_IDLE_IMMEDIATE) {
  2190. bus->activity = false;
  2191. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  2192. }
  2193. up(&bus->sdsem);
  2194. return resched;
  2195. }
  2196. static inline void brcmf_sdbrcm_adddpctsk(struct brcmf_sdio *bus)
  2197. {
  2198. struct list_head *new_hd;
  2199. unsigned long flags;
  2200. if (in_interrupt())
  2201. new_hd = kzalloc(sizeof(struct list_head), GFP_ATOMIC);
  2202. else
  2203. new_hd = kzalloc(sizeof(struct list_head), GFP_KERNEL);
  2204. if (new_hd == NULL)
  2205. return;
  2206. spin_lock_irqsave(&bus->dpc_tl_lock, flags);
  2207. list_add_tail(new_hd, &bus->dpc_tsklst);
  2208. spin_unlock_irqrestore(&bus->dpc_tl_lock, flags);
  2209. }
  2210. static int brcmf_sdbrcm_dpc_thread(void *data)
  2211. {
  2212. struct brcmf_sdio *bus = (struct brcmf_sdio *) data;
  2213. struct list_head *cur_hd, *tmp_hd;
  2214. unsigned long flags;
  2215. allow_signal(SIGTERM);
  2216. /* Run until signal received */
  2217. while (1) {
  2218. if (kthread_should_stop())
  2219. break;
  2220. if (list_empty(&bus->dpc_tsklst))
  2221. if (wait_for_completion_interruptible(&bus->dpc_wait))
  2222. break;
  2223. spin_lock_irqsave(&bus->dpc_tl_lock, flags);
  2224. list_for_each_safe(cur_hd, tmp_hd, &bus->dpc_tsklst) {
  2225. spin_unlock_irqrestore(&bus->dpc_tl_lock, flags);
  2226. if (bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN) {
  2227. /* after stopping the bus, exit thread */
  2228. brcmf_sdbrcm_bus_stop(bus->sdiodev->dev);
  2229. bus->dpc_tsk = NULL;
  2230. spin_lock_irqsave(&bus->dpc_tl_lock, flags);
  2231. break;
  2232. }
  2233. if (brcmf_sdbrcm_dpc(bus))
  2234. brcmf_sdbrcm_adddpctsk(bus);
  2235. spin_lock_irqsave(&bus->dpc_tl_lock, flags);
  2236. list_del(cur_hd);
  2237. kfree(cur_hd);
  2238. }
  2239. spin_unlock_irqrestore(&bus->dpc_tl_lock, flags);
  2240. }
  2241. return 0;
  2242. }
  2243. static int brcmf_sdbrcm_bus_txdata(struct device *dev, struct sk_buff *pkt)
  2244. {
  2245. int ret = -EBADE;
  2246. uint datalen, prec;
  2247. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2248. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2249. struct brcmf_sdio *bus = sdiodev->bus;
  2250. brcmf_dbg(TRACE, "Enter\n");
  2251. datalen = pkt->len;
  2252. /* Add space for the header */
  2253. skb_push(pkt, SDPCM_HDRLEN);
  2254. /* precondition: IS_ALIGNED((unsigned long)(pkt->data), 2) */
  2255. prec = prio2prec((pkt->priority & PRIOMASK));
  2256. /* Check for existing queue, current flow-control,
  2257. pending event, or pending clock */
  2258. brcmf_dbg(TRACE, "deferring pktq len %d\n", pktq_len(&bus->txq));
  2259. bus->fcqueued++;
  2260. /* Priority based enq */
  2261. spin_lock_bh(&bus->txqlock);
  2262. if (!brcmf_c_prec_enq(bus->sdiodev->dev, &bus->txq, pkt, prec)) {
  2263. skb_pull(pkt, SDPCM_HDRLEN);
  2264. brcmf_txcomplete(bus->sdiodev->dev, pkt, false);
  2265. brcmu_pkt_buf_free_skb(pkt);
  2266. brcmf_dbg(ERROR, "out of bus->txq !!!\n");
  2267. ret = -ENOSR;
  2268. } else {
  2269. ret = 0;
  2270. }
  2271. spin_unlock_bh(&bus->txqlock);
  2272. if (pktq_len(&bus->txq) >= TXHI) {
  2273. bus->txoff = ON;
  2274. brcmf_txflowcontrol(bus->sdiodev->dev, 0, ON);
  2275. }
  2276. #ifdef DEBUG
  2277. if (pktq_plen(&bus->txq, prec) > qcount[prec])
  2278. qcount[prec] = pktq_plen(&bus->txq, prec);
  2279. #endif
  2280. /* Schedule DPC if needed to send queued packet(s) */
  2281. if (!bus->dpc_sched) {
  2282. bus->dpc_sched = true;
  2283. if (bus->dpc_tsk) {
  2284. brcmf_sdbrcm_adddpctsk(bus);
  2285. complete(&bus->dpc_wait);
  2286. }
  2287. }
  2288. return ret;
  2289. }
  2290. static int
  2291. brcmf_sdbrcm_membytes(struct brcmf_sdio *bus, bool write, u32 address, u8 *data,
  2292. uint size)
  2293. {
  2294. int bcmerror = 0;
  2295. u32 sdaddr;
  2296. uint dsize;
  2297. /* Determine initial transfer parameters */
  2298. sdaddr = address & SBSDIO_SB_OFT_ADDR_MASK;
  2299. if ((sdaddr + size) & SBSDIO_SBWINDOW_MASK)
  2300. dsize = (SBSDIO_SB_OFT_ADDR_LIMIT - sdaddr);
  2301. else
  2302. dsize = size;
  2303. /* Set the backplane window to include the start address */
  2304. bcmerror = brcmf_sdcard_set_sbaddr_window(bus->sdiodev, address);
  2305. if (bcmerror) {
  2306. brcmf_dbg(ERROR, "window change failed\n");
  2307. goto xfer_done;
  2308. }
  2309. /* Do the transfer(s) */
  2310. while (size) {
  2311. brcmf_dbg(INFO, "%s %d bytes at offset 0x%08x in window 0x%08x\n",
  2312. write ? "write" : "read", dsize,
  2313. sdaddr, address & SBSDIO_SBWINDOW_MASK);
  2314. bcmerror = brcmf_sdcard_rwdata(bus->sdiodev, write,
  2315. sdaddr, data, dsize);
  2316. if (bcmerror) {
  2317. brcmf_dbg(ERROR, "membytes transfer failed\n");
  2318. break;
  2319. }
  2320. /* Adjust for next transfer (if any) */
  2321. size -= dsize;
  2322. if (size) {
  2323. data += dsize;
  2324. address += dsize;
  2325. bcmerror = brcmf_sdcard_set_sbaddr_window(bus->sdiodev,
  2326. address);
  2327. if (bcmerror) {
  2328. brcmf_dbg(ERROR, "window change failed\n");
  2329. break;
  2330. }
  2331. sdaddr = 0;
  2332. dsize = min_t(uint, SBSDIO_SB_OFT_ADDR_LIMIT, size);
  2333. }
  2334. }
  2335. xfer_done:
  2336. /* Return the window to backplane enumeration space for core access */
  2337. if (brcmf_sdcard_set_sbaddr_window(bus->sdiodev, bus->sdiodev->sbwad))
  2338. brcmf_dbg(ERROR, "FAILED to set window back to 0x%x\n",
  2339. bus->sdiodev->sbwad);
  2340. return bcmerror;
  2341. }
  2342. #ifdef DEBUG
  2343. #define CONSOLE_LINE_MAX 192
  2344. static int brcmf_sdbrcm_readconsole(struct brcmf_sdio *bus)
  2345. {
  2346. struct brcmf_console *c = &bus->console;
  2347. u8 line[CONSOLE_LINE_MAX], ch;
  2348. u32 n, idx, addr;
  2349. int rv;
  2350. /* Don't do anything until FWREADY updates console address */
  2351. if (bus->console_addr == 0)
  2352. return 0;
  2353. /* Read console log struct */
  2354. addr = bus->console_addr + offsetof(struct rte_console, log_le);
  2355. rv = brcmf_sdbrcm_membytes(bus, false, addr, (u8 *)&c->log_le,
  2356. sizeof(c->log_le));
  2357. if (rv < 0)
  2358. return rv;
  2359. /* Allocate console buffer (one time only) */
  2360. if (c->buf == NULL) {
  2361. c->bufsize = le32_to_cpu(c->log_le.buf_size);
  2362. c->buf = kmalloc(c->bufsize, GFP_ATOMIC);
  2363. if (c->buf == NULL)
  2364. return -ENOMEM;
  2365. }
  2366. idx = le32_to_cpu(c->log_le.idx);
  2367. /* Protect against corrupt value */
  2368. if (idx > c->bufsize)
  2369. return -EBADE;
  2370. /* Skip reading the console buffer if the index pointer
  2371. has not moved */
  2372. if (idx == c->last)
  2373. return 0;
  2374. /* Read the console buffer */
  2375. addr = le32_to_cpu(c->log_le.buf);
  2376. rv = brcmf_sdbrcm_membytes(bus, false, addr, c->buf, c->bufsize);
  2377. if (rv < 0)
  2378. return rv;
  2379. while (c->last != idx) {
  2380. for (n = 0; n < CONSOLE_LINE_MAX - 2; n++) {
  2381. if (c->last == idx) {
  2382. /* This would output a partial line.
  2383. * Instead, back up
  2384. * the buffer pointer and output this
  2385. * line next time around.
  2386. */
  2387. if (c->last >= n)
  2388. c->last -= n;
  2389. else
  2390. c->last = c->bufsize - n;
  2391. goto break2;
  2392. }
  2393. ch = c->buf[c->last];
  2394. c->last = (c->last + 1) % c->bufsize;
  2395. if (ch == '\n')
  2396. break;
  2397. line[n] = ch;
  2398. }
  2399. if (n > 0) {
  2400. if (line[n - 1] == '\r')
  2401. n--;
  2402. line[n] = 0;
  2403. pr_debug("CONSOLE: %s\n", line);
  2404. }
  2405. }
  2406. break2:
  2407. return 0;
  2408. }
  2409. #endif /* DEBUG */
  2410. static int brcmf_tx_frame(struct brcmf_sdio *bus, u8 *frame, u16 len)
  2411. {
  2412. int i;
  2413. int ret;
  2414. bus->ctrl_frame_stat = false;
  2415. ret = brcmf_sdcard_send_buf(bus->sdiodev, bus->sdiodev->sbwad,
  2416. SDIO_FUNC_2, F2SYNC, frame, len);
  2417. if (ret < 0) {
  2418. /* On failure, abort the command and terminate the frame */
  2419. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  2420. ret);
  2421. bus->tx_sderrs++;
  2422. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  2423. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  2424. SBSDIO_FUNC1_FRAMECTRL,
  2425. SFC_WF_TERM, NULL);
  2426. bus->f1regdata++;
  2427. for (i = 0; i < 3; i++) {
  2428. u8 hi, lo;
  2429. hi = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  2430. SBSDIO_FUNC1_WFRAMEBCHI,
  2431. NULL);
  2432. lo = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  2433. SBSDIO_FUNC1_WFRAMEBCLO,
  2434. NULL);
  2435. bus->f1regdata += 2;
  2436. if (hi == 0 && lo == 0)
  2437. break;
  2438. }
  2439. return ret;
  2440. }
  2441. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQUENCE_WRAP;
  2442. return ret;
  2443. }
  2444. static int
  2445. brcmf_sdbrcm_bus_txctl(struct device *dev, unsigned char *msg, uint msglen)
  2446. {
  2447. u8 *frame;
  2448. u16 len;
  2449. u32 swheader;
  2450. uint retries = 0;
  2451. u8 doff = 0;
  2452. int ret = -1;
  2453. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2454. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2455. struct brcmf_sdio *bus = sdiodev->bus;
  2456. brcmf_dbg(TRACE, "Enter\n");
  2457. /* Back the pointer to make a room for bus header */
  2458. frame = msg - SDPCM_HDRLEN;
  2459. len = (msglen += SDPCM_HDRLEN);
  2460. /* Add alignment padding (optional for ctl frames) */
  2461. doff = ((unsigned long)frame % BRCMF_SDALIGN);
  2462. if (doff) {
  2463. frame -= doff;
  2464. len += doff;
  2465. msglen += doff;
  2466. memset(frame, 0, doff + SDPCM_HDRLEN);
  2467. }
  2468. /* precondition: doff < BRCMF_SDALIGN */
  2469. doff += SDPCM_HDRLEN;
  2470. /* Round send length to next SDIO block */
  2471. if (bus->roundup && bus->blocksize && (len > bus->blocksize)) {
  2472. u16 pad = bus->blocksize - (len % bus->blocksize);
  2473. if ((pad <= bus->roundup) && (pad < bus->blocksize))
  2474. len += pad;
  2475. } else if (len % BRCMF_SDALIGN) {
  2476. len += BRCMF_SDALIGN - (len % BRCMF_SDALIGN);
  2477. }
  2478. /* Satisfy length-alignment requirements */
  2479. if (len & (ALIGNMENT - 1))
  2480. len = roundup(len, ALIGNMENT);
  2481. /* precondition: IS_ALIGNED((unsigned long)frame, 2) */
  2482. /* Need to lock here to protect txseq and SDIO tx calls */
  2483. down(&bus->sdsem);
  2484. bus_wake(bus);
  2485. /* Make sure backplane clock is on */
  2486. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  2487. /* Hardware tag: 2 byte len followed by 2 byte ~len check (all LE) */
  2488. *(__le16 *) frame = cpu_to_le16((u16) msglen);
  2489. *(((__le16 *) frame) + 1) = cpu_to_le16(~msglen);
  2490. /* Software tag: channel, sequence number, data offset */
  2491. swheader =
  2492. ((SDPCM_CONTROL_CHANNEL << SDPCM_CHANNEL_SHIFT) &
  2493. SDPCM_CHANNEL_MASK)
  2494. | bus->tx_seq | ((doff << SDPCM_DOFFSET_SHIFT) &
  2495. SDPCM_DOFFSET_MASK);
  2496. put_unaligned_le32(swheader, frame + SDPCM_FRAMETAG_LEN);
  2497. put_unaligned_le32(0, frame + SDPCM_FRAMETAG_LEN + sizeof(swheader));
  2498. if (!data_ok(bus)) {
  2499. brcmf_dbg(INFO, "No bus credit bus->tx_max %d, bus->tx_seq %d\n",
  2500. bus->tx_max, bus->tx_seq);
  2501. bus->ctrl_frame_stat = true;
  2502. /* Send from dpc */
  2503. bus->ctrl_frame_buf = frame;
  2504. bus->ctrl_frame_len = len;
  2505. brcmf_sdbrcm_wait_for_event(bus, &bus->ctrl_frame_stat);
  2506. if (!bus->ctrl_frame_stat) {
  2507. brcmf_dbg(INFO, "ctrl_frame_stat == false\n");
  2508. ret = 0;
  2509. } else {
  2510. brcmf_dbg(INFO, "ctrl_frame_stat == true\n");
  2511. ret = -1;
  2512. }
  2513. }
  2514. if (ret == -1) {
  2515. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
  2516. frame, len, "Tx Frame:\n");
  2517. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() && BRCMF_CTL_ON()) &&
  2518. BRCMF_HDRS_ON(),
  2519. frame, min_t(u16, len, 16), "TxHdr:\n");
  2520. do {
  2521. ret = brcmf_tx_frame(bus, frame, len);
  2522. } while (ret < 0 && retries++ < TXRETRIES);
  2523. }
  2524. if ((bus->idletime == BRCMF_IDLE_IMMEDIATE) && !bus->dpc_sched) {
  2525. bus->activity = false;
  2526. brcmf_sdbrcm_clkctl(bus, CLK_NONE, true);
  2527. }
  2528. up(&bus->sdsem);
  2529. if (ret)
  2530. bus->tx_ctlerrs++;
  2531. else
  2532. bus->tx_ctlpkts++;
  2533. return ret ? -EIO : 0;
  2534. }
  2535. static int
  2536. brcmf_sdbrcm_bus_rxctl(struct device *dev, unsigned char *msg, uint msglen)
  2537. {
  2538. int timeleft;
  2539. uint rxlen = 0;
  2540. bool pending;
  2541. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2542. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2543. struct brcmf_sdio *bus = sdiodev->bus;
  2544. brcmf_dbg(TRACE, "Enter\n");
  2545. /* Wait until control frame is available */
  2546. timeleft = brcmf_sdbrcm_dcmd_resp_wait(bus, &bus->rxlen, &pending);
  2547. down(&bus->sdsem);
  2548. rxlen = bus->rxlen;
  2549. memcpy(msg, bus->rxctl, min(msglen, rxlen));
  2550. bus->rxlen = 0;
  2551. up(&bus->sdsem);
  2552. if (rxlen) {
  2553. brcmf_dbg(CTL, "resumed on rxctl frame, got %d expected %d\n",
  2554. rxlen, msglen);
  2555. } else if (timeleft == 0) {
  2556. brcmf_dbg(ERROR, "resumed on timeout\n");
  2557. } else if (pending) {
  2558. brcmf_dbg(CTL, "cancelled\n");
  2559. return -ERESTARTSYS;
  2560. } else {
  2561. brcmf_dbg(CTL, "resumed for unknown reason?\n");
  2562. }
  2563. if (rxlen)
  2564. bus->rx_ctlpkts++;
  2565. else
  2566. bus->rx_ctlerrs++;
  2567. return rxlen ? (int)rxlen : -ETIMEDOUT;
  2568. }
  2569. static int brcmf_sdbrcm_downloadvars(struct brcmf_sdio *bus, void *arg, int len)
  2570. {
  2571. int bcmerror = 0;
  2572. brcmf_dbg(TRACE, "Enter\n");
  2573. /* Basic sanity checks */
  2574. if (bus->sdiodev->bus_if->drvr_up) {
  2575. bcmerror = -EISCONN;
  2576. goto err;
  2577. }
  2578. if (!len) {
  2579. bcmerror = -EOVERFLOW;
  2580. goto err;
  2581. }
  2582. /* Free the old ones and replace with passed variables */
  2583. kfree(bus->vars);
  2584. bus->vars = kmalloc(len, GFP_ATOMIC);
  2585. bus->varsz = bus->vars ? len : 0;
  2586. if (bus->vars == NULL) {
  2587. bcmerror = -ENOMEM;
  2588. goto err;
  2589. }
  2590. /* Copy the passed variables, which should include the
  2591. terminating double-null */
  2592. memcpy(bus->vars, arg, bus->varsz);
  2593. err:
  2594. return bcmerror;
  2595. }
  2596. static int brcmf_sdbrcm_write_vars(struct brcmf_sdio *bus)
  2597. {
  2598. int bcmerror = 0;
  2599. u32 varsize;
  2600. u32 varaddr;
  2601. u8 *vbuffer;
  2602. u32 varsizew;
  2603. __le32 varsizew_le;
  2604. #ifdef DEBUG
  2605. char *nvram_ularray;
  2606. #endif /* DEBUG */
  2607. /* Even if there are no vars are to be written, we still
  2608. need to set the ramsize. */
  2609. varsize = bus->varsz ? roundup(bus->varsz, 4) : 0;
  2610. varaddr = (bus->ramsize - 4) - varsize;
  2611. if (bus->vars) {
  2612. vbuffer = kzalloc(varsize, GFP_ATOMIC);
  2613. if (!vbuffer)
  2614. return -ENOMEM;
  2615. memcpy(vbuffer, bus->vars, bus->varsz);
  2616. /* Write the vars list */
  2617. bcmerror =
  2618. brcmf_sdbrcm_membytes(bus, true, varaddr, vbuffer, varsize);
  2619. #ifdef DEBUG
  2620. /* Verify NVRAM bytes */
  2621. brcmf_dbg(INFO, "Compare NVRAM dl & ul; varsize=%d\n", varsize);
  2622. nvram_ularray = kmalloc(varsize, GFP_ATOMIC);
  2623. if (!nvram_ularray) {
  2624. kfree(vbuffer);
  2625. return -ENOMEM;
  2626. }
  2627. /* Upload image to verify downloaded contents. */
  2628. memset(nvram_ularray, 0xaa, varsize);
  2629. /* Read the vars list to temp buffer for comparison */
  2630. bcmerror =
  2631. brcmf_sdbrcm_membytes(bus, false, varaddr, nvram_ularray,
  2632. varsize);
  2633. if (bcmerror) {
  2634. brcmf_dbg(ERROR, "error %d on reading %d nvram bytes at 0x%08x\n",
  2635. bcmerror, varsize, varaddr);
  2636. }
  2637. /* Compare the org NVRAM with the one read from RAM */
  2638. if (memcmp(vbuffer, nvram_ularray, varsize))
  2639. brcmf_dbg(ERROR, "Downloaded NVRAM image is corrupted\n");
  2640. else
  2641. brcmf_dbg(ERROR, "Download/Upload/Compare of NVRAM ok\n");
  2642. kfree(nvram_ularray);
  2643. #endif /* DEBUG */
  2644. kfree(vbuffer);
  2645. }
  2646. /* adjust to the user specified RAM */
  2647. brcmf_dbg(INFO, "Physical memory size: %d\n", bus->ramsize);
  2648. brcmf_dbg(INFO, "Vars are at %d, orig varsize is %d\n",
  2649. varaddr, varsize);
  2650. varsize = ((bus->ramsize - 4) - varaddr);
  2651. /*
  2652. * Determine the length token:
  2653. * Varsize, converted to words, in lower 16-bits, checksum
  2654. * in upper 16-bits.
  2655. */
  2656. if (bcmerror) {
  2657. varsizew = 0;
  2658. varsizew_le = cpu_to_le32(0);
  2659. } else {
  2660. varsizew = varsize / 4;
  2661. varsizew = (~varsizew << 16) | (varsizew & 0x0000FFFF);
  2662. varsizew_le = cpu_to_le32(varsizew);
  2663. }
  2664. brcmf_dbg(INFO, "New varsize is %d, length token=0x%08x\n",
  2665. varsize, varsizew);
  2666. /* Write the length token to the last word */
  2667. bcmerror = brcmf_sdbrcm_membytes(bus, true, (bus->ramsize - 4),
  2668. (u8 *)&varsizew_le, 4);
  2669. return bcmerror;
  2670. }
  2671. static int brcmf_sdbrcm_download_state(struct brcmf_sdio *bus, bool enter)
  2672. {
  2673. uint retries;
  2674. int bcmerror = 0;
  2675. struct chip_info *ci = bus->ci;
  2676. /* To enter download state, disable ARM and reset SOCRAM.
  2677. * To exit download state, simply reset ARM (default is RAM boot).
  2678. */
  2679. if (enter) {
  2680. bus->alp_only = true;
  2681. ci->coredisable(bus->sdiodev, ci, BCMA_CORE_ARM_CM3);
  2682. ci->resetcore(bus->sdiodev, ci, BCMA_CORE_INTERNAL_MEM);
  2683. /* Clear the top bit of memory */
  2684. if (bus->ramsize) {
  2685. u32 zeros = 0;
  2686. brcmf_sdbrcm_membytes(bus, true, bus->ramsize - 4,
  2687. (u8 *)&zeros, 4);
  2688. }
  2689. } else {
  2690. if (!ci->iscoreup(bus->sdiodev, ci, BCMA_CORE_INTERNAL_MEM)) {
  2691. brcmf_dbg(ERROR, "SOCRAM core is down after reset?\n");
  2692. bcmerror = -EBADE;
  2693. goto fail;
  2694. }
  2695. bcmerror = brcmf_sdbrcm_write_vars(bus);
  2696. if (bcmerror) {
  2697. brcmf_dbg(ERROR, "no vars written to RAM\n");
  2698. bcmerror = 0;
  2699. }
  2700. w_sdreg32(bus, 0xFFFFFFFF,
  2701. offsetof(struct sdpcmd_regs, intstatus), &retries);
  2702. ci->resetcore(bus->sdiodev, ci, BCMA_CORE_ARM_CM3);
  2703. /* Allow HT Clock now that the ARM is running. */
  2704. bus->alp_only = false;
  2705. bus->sdiodev->bus_if->state = BRCMF_BUS_LOAD;
  2706. }
  2707. fail:
  2708. return bcmerror;
  2709. }
  2710. static int brcmf_sdbrcm_get_image(char *buf, int len, struct brcmf_sdio *bus)
  2711. {
  2712. if (bus->firmware->size < bus->fw_ptr + len)
  2713. len = bus->firmware->size - bus->fw_ptr;
  2714. memcpy(buf, &bus->firmware->data[bus->fw_ptr], len);
  2715. bus->fw_ptr += len;
  2716. return len;
  2717. }
  2718. static int brcmf_sdbrcm_download_code_file(struct brcmf_sdio *bus)
  2719. {
  2720. int offset = 0;
  2721. uint len;
  2722. u8 *memblock = NULL, *memptr;
  2723. int ret;
  2724. brcmf_dbg(INFO, "Enter\n");
  2725. ret = request_firmware(&bus->firmware, BRCMF_SDIO_FW_NAME,
  2726. &bus->sdiodev->func[2]->dev);
  2727. if (ret) {
  2728. brcmf_dbg(ERROR, "Fail to request firmware %d\n", ret);
  2729. return ret;
  2730. }
  2731. bus->fw_ptr = 0;
  2732. memptr = memblock = kmalloc(MEMBLOCK + BRCMF_SDALIGN, GFP_ATOMIC);
  2733. if (memblock == NULL) {
  2734. ret = -ENOMEM;
  2735. goto err;
  2736. }
  2737. if ((u32)(unsigned long)memblock % BRCMF_SDALIGN)
  2738. memptr += (BRCMF_SDALIGN -
  2739. ((u32)(unsigned long)memblock % BRCMF_SDALIGN));
  2740. /* Download image */
  2741. while ((len =
  2742. brcmf_sdbrcm_get_image((char *)memptr, MEMBLOCK, bus))) {
  2743. ret = brcmf_sdbrcm_membytes(bus, true, offset, memptr, len);
  2744. if (ret) {
  2745. brcmf_dbg(ERROR, "error %d on writing %d membytes at 0x%08x\n",
  2746. ret, MEMBLOCK, offset);
  2747. goto err;
  2748. }
  2749. offset += MEMBLOCK;
  2750. }
  2751. err:
  2752. kfree(memblock);
  2753. release_firmware(bus->firmware);
  2754. bus->fw_ptr = 0;
  2755. return ret;
  2756. }
  2757. /*
  2758. * ProcessVars:Takes a buffer of "<var>=<value>\n" lines read from a file
  2759. * and ending in a NUL.
  2760. * Removes carriage returns, empty lines, comment lines, and converts
  2761. * newlines to NULs.
  2762. * Shortens buffer as needed and pads with NULs. End of buffer is marked
  2763. * by two NULs.
  2764. */
  2765. static uint brcmf_process_nvram_vars(char *varbuf, uint len)
  2766. {
  2767. char *dp;
  2768. bool findNewline;
  2769. int column;
  2770. uint buf_len, n;
  2771. dp = varbuf;
  2772. findNewline = false;
  2773. column = 0;
  2774. for (n = 0; n < len; n++) {
  2775. if (varbuf[n] == 0)
  2776. break;
  2777. if (varbuf[n] == '\r')
  2778. continue;
  2779. if (findNewline && varbuf[n] != '\n')
  2780. continue;
  2781. findNewline = false;
  2782. if (varbuf[n] == '#') {
  2783. findNewline = true;
  2784. continue;
  2785. }
  2786. if (varbuf[n] == '\n') {
  2787. if (column == 0)
  2788. continue;
  2789. *dp++ = 0;
  2790. column = 0;
  2791. continue;
  2792. }
  2793. *dp++ = varbuf[n];
  2794. column++;
  2795. }
  2796. buf_len = dp - varbuf;
  2797. while (dp < varbuf + n)
  2798. *dp++ = 0;
  2799. return buf_len;
  2800. }
  2801. static int brcmf_sdbrcm_download_nvram(struct brcmf_sdio *bus)
  2802. {
  2803. uint len;
  2804. char *memblock = NULL;
  2805. char *bufp;
  2806. int ret;
  2807. ret = request_firmware(&bus->firmware, BRCMF_SDIO_NV_NAME,
  2808. &bus->sdiodev->func[2]->dev);
  2809. if (ret) {
  2810. brcmf_dbg(ERROR, "Fail to request nvram %d\n", ret);
  2811. return ret;
  2812. }
  2813. bus->fw_ptr = 0;
  2814. memblock = kmalloc(MEMBLOCK, GFP_ATOMIC);
  2815. if (memblock == NULL) {
  2816. ret = -ENOMEM;
  2817. goto err;
  2818. }
  2819. len = brcmf_sdbrcm_get_image(memblock, MEMBLOCK, bus);
  2820. if (len > 0 && len < MEMBLOCK) {
  2821. bufp = memblock;
  2822. bufp[len] = 0;
  2823. len = brcmf_process_nvram_vars(bufp, len);
  2824. bufp += len;
  2825. *bufp++ = 0;
  2826. if (len)
  2827. ret = brcmf_sdbrcm_downloadvars(bus, memblock, len + 1);
  2828. if (ret)
  2829. brcmf_dbg(ERROR, "error downloading vars: %d\n", ret);
  2830. } else {
  2831. brcmf_dbg(ERROR, "error reading nvram file: %d\n", len);
  2832. ret = -EIO;
  2833. }
  2834. err:
  2835. kfree(memblock);
  2836. release_firmware(bus->firmware);
  2837. bus->fw_ptr = 0;
  2838. return ret;
  2839. }
  2840. static int _brcmf_sdbrcm_download_firmware(struct brcmf_sdio *bus)
  2841. {
  2842. int bcmerror = -1;
  2843. /* Keep arm in reset */
  2844. if (brcmf_sdbrcm_download_state(bus, true)) {
  2845. brcmf_dbg(ERROR, "error placing ARM core in reset\n");
  2846. goto err;
  2847. }
  2848. /* External image takes precedence if specified */
  2849. if (brcmf_sdbrcm_download_code_file(bus)) {
  2850. brcmf_dbg(ERROR, "dongle image file download failed\n");
  2851. goto err;
  2852. }
  2853. /* External nvram takes precedence if specified */
  2854. if (brcmf_sdbrcm_download_nvram(bus))
  2855. brcmf_dbg(ERROR, "dongle nvram file download failed\n");
  2856. /* Take arm out of reset */
  2857. if (brcmf_sdbrcm_download_state(bus, false)) {
  2858. brcmf_dbg(ERROR, "error getting out of ARM core reset\n");
  2859. goto err;
  2860. }
  2861. bcmerror = 0;
  2862. err:
  2863. return bcmerror;
  2864. }
  2865. static bool
  2866. brcmf_sdbrcm_download_firmware(struct brcmf_sdio *bus)
  2867. {
  2868. bool ret;
  2869. /* Download the firmware */
  2870. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  2871. ret = _brcmf_sdbrcm_download_firmware(bus) == 0;
  2872. brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
  2873. return ret;
  2874. }
  2875. static int brcmf_sdbrcm_bus_init(struct device *dev)
  2876. {
  2877. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2878. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2879. struct brcmf_sdio *bus = sdiodev->bus;
  2880. unsigned long timeout;
  2881. uint retries = 0;
  2882. u8 ready, enable;
  2883. int err, ret = 0;
  2884. u8 saveclk;
  2885. brcmf_dbg(TRACE, "Enter\n");
  2886. /* try to download image and nvram to the dongle */
  2887. if (bus_if->state == BRCMF_BUS_DOWN) {
  2888. if (!(brcmf_sdbrcm_download_firmware(bus)))
  2889. return -1;
  2890. }
  2891. if (!bus->sdiodev->bus_if->drvr)
  2892. return 0;
  2893. /* Start the watchdog timer */
  2894. bus->tickcnt = 0;
  2895. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  2896. down(&bus->sdsem);
  2897. /* Make sure backplane clock is on, needed to generate F2 interrupt */
  2898. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  2899. if (bus->clkstate != CLK_AVAIL)
  2900. goto exit;
  2901. /* Force clocks on backplane to be sure F2 interrupt propagates */
  2902. saveclk =
  2903. brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  2904. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  2905. if (!err) {
  2906. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  2907. SBSDIO_FUNC1_CHIPCLKCSR,
  2908. (saveclk | SBSDIO_FORCE_HT), &err);
  2909. }
  2910. if (err) {
  2911. brcmf_dbg(ERROR, "Failed to force clock for F2: err %d\n", err);
  2912. goto exit;
  2913. }
  2914. /* Enable function 2 (frame transfers) */
  2915. w_sdreg32(bus, SDPCM_PROT_VERSION << SMB_DATA_VERSION_SHIFT,
  2916. offsetof(struct sdpcmd_regs, tosbmailboxdata), &retries);
  2917. enable = (SDIO_FUNC_ENABLE_1 | SDIO_FUNC_ENABLE_2);
  2918. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_0, SDIO_CCCR_IOEx,
  2919. enable, NULL);
  2920. timeout = jiffies + msecs_to_jiffies(BRCMF_WAIT_F2RDY);
  2921. ready = 0;
  2922. while (enable != ready) {
  2923. ready = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_0,
  2924. SDIO_CCCR_IORx, NULL);
  2925. if (time_after(jiffies, timeout))
  2926. break;
  2927. else if (time_after(jiffies, timeout - BRCMF_WAIT_F2RDY + 50))
  2928. /* prevent busy waiting if it takes too long */
  2929. msleep_interruptible(20);
  2930. }
  2931. brcmf_dbg(INFO, "enable 0x%02x, ready 0x%02x\n", enable, ready);
  2932. /* If F2 successfully enabled, set core and enable interrupts */
  2933. if (ready == enable) {
  2934. /* Set up the interrupt mask and enable interrupts */
  2935. bus->hostintmask = HOSTINTMASK;
  2936. w_sdreg32(bus, bus->hostintmask,
  2937. offsetof(struct sdpcmd_regs, hostintmask), &retries);
  2938. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  2939. SBSDIO_WATERMARK, 8, &err);
  2940. } else {
  2941. /* Disable F2 again */
  2942. enable = SDIO_FUNC_ENABLE_1;
  2943. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_0,
  2944. SDIO_CCCR_IOEx, enable, NULL);
  2945. ret = -ENODEV;
  2946. }
  2947. /* Restore previous clock setting */
  2948. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  2949. SBSDIO_FUNC1_CHIPCLKCSR, saveclk, &err);
  2950. /* If we didn't come up, turn off backplane clock */
  2951. if (!ret)
  2952. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  2953. exit:
  2954. up(&bus->sdsem);
  2955. return ret;
  2956. }
  2957. void brcmf_sdbrcm_isr(void *arg)
  2958. {
  2959. struct brcmf_sdio *bus = (struct brcmf_sdio *) arg;
  2960. brcmf_dbg(TRACE, "Enter\n");
  2961. if (!bus) {
  2962. brcmf_dbg(ERROR, "bus is null pointer, exiting\n");
  2963. return;
  2964. }
  2965. if (bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN) {
  2966. brcmf_dbg(ERROR, "bus is down. we have nothing to do\n");
  2967. return;
  2968. }
  2969. /* Count the interrupt call */
  2970. bus->intrcount++;
  2971. bus->ipend = true;
  2972. /* Shouldn't get this interrupt if we're sleeping? */
  2973. if (bus->sleeping) {
  2974. brcmf_dbg(ERROR, "INTERRUPT WHILE SLEEPING??\n");
  2975. return;
  2976. }
  2977. /* Disable additional interrupts (is this needed now)? */
  2978. if (!bus->intr)
  2979. brcmf_dbg(ERROR, "isr w/o interrupt configured!\n");
  2980. bus->dpc_sched = true;
  2981. if (bus->dpc_tsk) {
  2982. brcmf_sdbrcm_adddpctsk(bus);
  2983. complete(&bus->dpc_wait);
  2984. }
  2985. }
  2986. static bool brcmf_sdbrcm_bus_watchdog(struct brcmf_sdio *bus)
  2987. {
  2988. #ifdef DEBUG
  2989. struct brcmf_bus *bus_if = dev_get_drvdata(bus->sdiodev->dev);
  2990. #endif /* DEBUG */
  2991. brcmf_dbg(TIMER, "Enter\n");
  2992. /* Ignore the timer if simulating bus down */
  2993. if (bus->sleeping)
  2994. return false;
  2995. down(&bus->sdsem);
  2996. /* Poll period: check device if appropriate. */
  2997. if (bus->poll && (++bus->polltick >= bus->pollrate)) {
  2998. u32 intstatus = 0;
  2999. /* Reset poll tick */
  3000. bus->polltick = 0;
  3001. /* Check device if no interrupts */
  3002. if (!bus->intr || (bus->intrcount == bus->lastintrs)) {
  3003. if (!bus->dpc_sched) {
  3004. u8 devpend;
  3005. devpend = brcmf_sdcard_cfg_read(bus->sdiodev,
  3006. SDIO_FUNC_0, SDIO_CCCR_INTx,
  3007. NULL);
  3008. intstatus =
  3009. devpend & (INTR_STATUS_FUNC1 |
  3010. INTR_STATUS_FUNC2);
  3011. }
  3012. /* If there is something, make like the ISR and
  3013. schedule the DPC */
  3014. if (intstatus) {
  3015. bus->pollcnt++;
  3016. bus->ipend = true;
  3017. bus->dpc_sched = true;
  3018. if (bus->dpc_tsk) {
  3019. brcmf_sdbrcm_adddpctsk(bus);
  3020. complete(&bus->dpc_wait);
  3021. }
  3022. }
  3023. }
  3024. /* Update interrupt tracking */
  3025. bus->lastintrs = bus->intrcount;
  3026. }
  3027. #ifdef DEBUG
  3028. /* Poll for console output periodically */
  3029. if (bus_if->state == BRCMF_BUS_DATA &&
  3030. bus->console_interval != 0) {
  3031. bus->console.count += BRCMF_WD_POLL_MS;
  3032. if (bus->console.count >= bus->console_interval) {
  3033. bus->console.count -= bus->console_interval;
  3034. /* Make sure backplane clock is on */
  3035. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  3036. if (brcmf_sdbrcm_readconsole(bus) < 0)
  3037. /* stop on error */
  3038. bus->console_interval = 0;
  3039. }
  3040. }
  3041. #endif /* DEBUG */
  3042. /* On idle timeout clear activity flag and/or turn off clock */
  3043. if ((bus->idletime > 0) && (bus->clkstate == CLK_AVAIL)) {
  3044. if (++bus->idlecount >= bus->idletime) {
  3045. bus->idlecount = 0;
  3046. if (bus->activity) {
  3047. bus->activity = false;
  3048. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  3049. } else {
  3050. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  3051. }
  3052. }
  3053. }
  3054. up(&bus->sdsem);
  3055. return bus->ipend;
  3056. }
  3057. static bool brcmf_sdbrcm_chipmatch(u16 chipid)
  3058. {
  3059. if (chipid == BCM4329_CHIP_ID)
  3060. return true;
  3061. if (chipid == BCM4330_CHIP_ID)
  3062. return true;
  3063. return false;
  3064. }
  3065. static void brcmf_sdbrcm_release_malloc(struct brcmf_sdio *bus)
  3066. {
  3067. brcmf_dbg(TRACE, "Enter\n");
  3068. kfree(bus->rxbuf);
  3069. bus->rxctl = bus->rxbuf = NULL;
  3070. bus->rxlen = 0;
  3071. kfree(bus->databuf);
  3072. bus->databuf = NULL;
  3073. }
  3074. static bool brcmf_sdbrcm_probe_malloc(struct brcmf_sdio *bus)
  3075. {
  3076. brcmf_dbg(TRACE, "Enter\n");
  3077. if (bus->sdiodev->bus_if->maxctl) {
  3078. bus->rxblen =
  3079. roundup((bus->sdiodev->bus_if->maxctl + SDPCM_HDRLEN),
  3080. ALIGNMENT) + BRCMF_SDALIGN;
  3081. bus->rxbuf = kmalloc(bus->rxblen, GFP_ATOMIC);
  3082. if (!(bus->rxbuf))
  3083. goto fail;
  3084. }
  3085. /* Allocate buffer to receive glomed packet */
  3086. bus->databuf = kmalloc(MAX_DATA_BUF, GFP_ATOMIC);
  3087. if (!(bus->databuf)) {
  3088. /* release rxbuf which was already located as above */
  3089. if (!bus->rxblen)
  3090. kfree(bus->rxbuf);
  3091. goto fail;
  3092. }
  3093. /* Align the buffer */
  3094. if ((unsigned long)bus->databuf % BRCMF_SDALIGN)
  3095. bus->dataptr = bus->databuf + (BRCMF_SDALIGN -
  3096. ((unsigned long)bus->databuf % BRCMF_SDALIGN));
  3097. else
  3098. bus->dataptr = bus->databuf;
  3099. return true;
  3100. fail:
  3101. return false;
  3102. }
  3103. static bool
  3104. brcmf_sdbrcm_probe_attach(struct brcmf_sdio *bus, u32 regsva)
  3105. {
  3106. u8 clkctl = 0;
  3107. int err = 0;
  3108. int reg_addr;
  3109. u32 reg_val;
  3110. u8 idx;
  3111. bus->alp_only = true;
  3112. /* Return the window to backplane enumeration space for core access */
  3113. if (brcmf_sdcard_set_sbaddr_window(bus->sdiodev, SI_ENUM_BASE))
  3114. brcmf_dbg(ERROR, "FAILED to return to SI_ENUM_BASE\n");
  3115. pr_debug("F1 signature read @0x18000000=0x%4x\n",
  3116. brcmf_sdcard_reg_read(bus->sdiodev, SI_ENUM_BASE, 4));
  3117. /*
  3118. * Force PLL off until brcmf_sdio_chip_attach()
  3119. * programs PLL control regs
  3120. */
  3121. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  3122. SBSDIO_FUNC1_CHIPCLKCSR,
  3123. BRCMF_INIT_CLKCTL1, &err);
  3124. if (!err)
  3125. clkctl =
  3126. brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
  3127. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  3128. if (err || ((clkctl & ~SBSDIO_AVBITS) != BRCMF_INIT_CLKCTL1)) {
  3129. brcmf_dbg(ERROR, "ChipClkCSR access: err %d wrote 0x%02x read 0x%02x\n",
  3130. err, BRCMF_INIT_CLKCTL1, clkctl);
  3131. goto fail;
  3132. }
  3133. if (brcmf_sdio_chip_attach(bus->sdiodev, &bus->ci, regsva)) {
  3134. brcmf_dbg(ERROR, "brcmf_sdio_chip_attach failed!\n");
  3135. goto fail;
  3136. }
  3137. if (!brcmf_sdbrcm_chipmatch((u16) bus->ci->chip)) {
  3138. brcmf_dbg(ERROR, "unsupported chip: 0x%04x\n", bus->ci->chip);
  3139. goto fail;
  3140. }
  3141. brcmf_sdio_chip_drivestrengthinit(bus->sdiodev, bus->ci,
  3142. SDIO_DRIVE_STRENGTH);
  3143. /* Get info on the SOCRAM cores... */
  3144. bus->ramsize = bus->ci->ramsize;
  3145. if (!(bus->ramsize)) {
  3146. brcmf_dbg(ERROR, "failed to find SOCRAM memory!\n");
  3147. goto fail;
  3148. }
  3149. /* Set core control so an SDIO reset does a backplane reset */
  3150. idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  3151. reg_addr = bus->ci->c_inf[idx].base +
  3152. offsetof(struct sdpcmd_regs, corecontrol);
  3153. reg_val = brcmf_sdcard_reg_read(bus->sdiodev, reg_addr, sizeof(u32));
  3154. brcmf_sdcard_reg_write(bus->sdiodev, reg_addr, sizeof(u32),
  3155. reg_val | CC_BPRESEN);
  3156. brcmu_pktq_init(&bus->txq, (PRIOMASK + 1), TXQLEN);
  3157. /* Locate an appropriately-aligned portion of hdrbuf */
  3158. bus->rxhdr = (u8 *) roundup((unsigned long)&bus->hdrbuf[0],
  3159. BRCMF_SDALIGN);
  3160. /* Set the poll and/or interrupt flags */
  3161. bus->intr = true;
  3162. bus->poll = false;
  3163. if (bus->poll)
  3164. bus->pollrate = 1;
  3165. return true;
  3166. fail:
  3167. return false;
  3168. }
  3169. static bool brcmf_sdbrcm_probe_init(struct brcmf_sdio *bus)
  3170. {
  3171. brcmf_dbg(TRACE, "Enter\n");
  3172. /* Disable F2 to clear any intermediate frame state on the dongle */
  3173. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_0, SDIO_CCCR_IOEx,
  3174. SDIO_FUNC_ENABLE_1, NULL);
  3175. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  3176. bus->sleeping = false;
  3177. bus->rxflow = false;
  3178. /* Done with backplane-dependent accesses, can drop clock... */
  3179. brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
  3180. SBSDIO_FUNC1_CHIPCLKCSR, 0, NULL);
  3181. /* ...and initialize clock/power states */
  3182. bus->clkstate = CLK_SDONLY;
  3183. bus->idletime = BRCMF_IDLE_INTERVAL;
  3184. bus->idleclock = BRCMF_IDLE_ACTIVE;
  3185. /* Query the F2 block size, set roundup accordingly */
  3186. bus->blocksize = bus->sdiodev->func[2]->cur_blksize;
  3187. bus->roundup = min(max_roundup, bus->blocksize);
  3188. /* bus module does not support packet chaining */
  3189. bus->use_rxchain = false;
  3190. bus->sd_rxchain = false;
  3191. return true;
  3192. }
  3193. static int
  3194. brcmf_sdbrcm_watchdog_thread(void *data)
  3195. {
  3196. struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
  3197. allow_signal(SIGTERM);
  3198. /* Run until signal received */
  3199. while (1) {
  3200. if (kthread_should_stop())
  3201. break;
  3202. if (!wait_for_completion_interruptible(&bus->watchdog_wait)) {
  3203. brcmf_sdbrcm_bus_watchdog(bus);
  3204. /* Count the tick for reference */
  3205. bus->tickcnt++;
  3206. } else
  3207. break;
  3208. }
  3209. return 0;
  3210. }
  3211. static void
  3212. brcmf_sdbrcm_watchdog(unsigned long data)
  3213. {
  3214. struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
  3215. if (bus->watchdog_tsk) {
  3216. complete(&bus->watchdog_wait);
  3217. /* Reschedule the watchdog */
  3218. if (bus->wd_timer_valid)
  3219. mod_timer(&bus->timer,
  3220. jiffies + BRCMF_WD_POLL_MS * HZ / 1000);
  3221. }
  3222. }
  3223. static void brcmf_sdbrcm_release_dongle(struct brcmf_sdio *bus)
  3224. {
  3225. brcmf_dbg(TRACE, "Enter\n");
  3226. if (bus->ci) {
  3227. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  3228. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  3229. brcmf_sdio_chip_detach(&bus->ci);
  3230. if (bus->vars && bus->varsz)
  3231. kfree(bus->vars);
  3232. bus->vars = NULL;
  3233. }
  3234. brcmf_dbg(TRACE, "Disconnected\n");
  3235. }
  3236. /* Detach and free everything */
  3237. static void brcmf_sdbrcm_release(struct brcmf_sdio *bus)
  3238. {
  3239. brcmf_dbg(TRACE, "Enter\n");
  3240. if (bus) {
  3241. /* De-register interrupt handler */
  3242. brcmf_sdcard_intr_dereg(bus->sdiodev);
  3243. if (bus->sdiodev->bus_if->drvr) {
  3244. brcmf_detach(bus->sdiodev->dev);
  3245. brcmf_sdbrcm_release_dongle(bus);
  3246. }
  3247. brcmf_sdbrcm_release_malloc(bus);
  3248. kfree(bus);
  3249. }
  3250. brcmf_dbg(TRACE, "Disconnected\n");
  3251. }
  3252. void *brcmf_sdbrcm_probe(u32 regsva, struct brcmf_sdio_dev *sdiodev)
  3253. {
  3254. int ret;
  3255. struct brcmf_sdio *bus;
  3256. brcmf_dbg(TRACE, "Enter\n");
  3257. /* We make an assumption about address window mappings:
  3258. * regsva == SI_ENUM_BASE*/
  3259. /* Allocate private bus interface state */
  3260. bus = kzalloc(sizeof(struct brcmf_sdio), GFP_ATOMIC);
  3261. if (!bus)
  3262. goto fail;
  3263. bus->sdiodev = sdiodev;
  3264. sdiodev->bus = bus;
  3265. skb_queue_head_init(&bus->glom);
  3266. bus->txbound = BRCMF_TXBOUND;
  3267. bus->rxbound = BRCMF_RXBOUND;
  3268. bus->txminmax = BRCMF_TXMINMAX;
  3269. bus->tx_seq = SDPCM_SEQUENCE_WRAP - 1;
  3270. bus->usebufpool = false; /* Use bufpool if allocated,
  3271. else use locally malloced rxbuf */
  3272. /* attempt to attach to the dongle */
  3273. if (!(brcmf_sdbrcm_probe_attach(bus, regsva))) {
  3274. brcmf_dbg(ERROR, "brcmf_sdbrcm_probe_attach failed\n");
  3275. goto fail;
  3276. }
  3277. spin_lock_init(&bus->txqlock);
  3278. init_waitqueue_head(&bus->ctrl_wait);
  3279. init_waitqueue_head(&bus->dcmd_resp_wait);
  3280. /* Set up the watchdog timer */
  3281. init_timer(&bus->timer);
  3282. bus->timer.data = (unsigned long)bus;
  3283. bus->timer.function = brcmf_sdbrcm_watchdog;
  3284. /* Initialize thread based operation and lock */
  3285. sema_init(&bus->sdsem, 1);
  3286. /* Initialize watchdog thread */
  3287. init_completion(&bus->watchdog_wait);
  3288. bus->watchdog_tsk = kthread_run(brcmf_sdbrcm_watchdog_thread,
  3289. bus, "brcmf_watchdog");
  3290. if (IS_ERR(bus->watchdog_tsk)) {
  3291. pr_warn("brcmf_watchdog thread failed to start\n");
  3292. bus->watchdog_tsk = NULL;
  3293. }
  3294. /* Initialize DPC thread */
  3295. init_completion(&bus->dpc_wait);
  3296. INIT_LIST_HEAD(&bus->dpc_tsklst);
  3297. spin_lock_init(&bus->dpc_tl_lock);
  3298. bus->dpc_tsk = kthread_run(brcmf_sdbrcm_dpc_thread,
  3299. bus, "brcmf_dpc");
  3300. if (IS_ERR(bus->dpc_tsk)) {
  3301. pr_warn("brcmf_dpc thread failed to start\n");
  3302. bus->dpc_tsk = NULL;
  3303. }
  3304. /* Assign bus interface call back */
  3305. bus->sdiodev->bus_if->brcmf_bus_stop = brcmf_sdbrcm_bus_stop;
  3306. bus->sdiodev->bus_if->brcmf_bus_init = brcmf_sdbrcm_bus_init;
  3307. bus->sdiodev->bus_if->brcmf_bus_txdata = brcmf_sdbrcm_bus_txdata;
  3308. bus->sdiodev->bus_if->brcmf_bus_txctl = brcmf_sdbrcm_bus_txctl;
  3309. bus->sdiodev->bus_if->brcmf_bus_rxctl = brcmf_sdbrcm_bus_rxctl;
  3310. /* Attach to the brcmf/OS/network interface */
  3311. ret = brcmf_attach(SDPCM_RESERVE, bus->sdiodev->dev);
  3312. if (ret != 0) {
  3313. brcmf_dbg(ERROR, "brcmf_attach failed\n");
  3314. goto fail;
  3315. }
  3316. /* Allocate buffers */
  3317. if (!(brcmf_sdbrcm_probe_malloc(bus))) {
  3318. brcmf_dbg(ERROR, "brcmf_sdbrcm_probe_malloc failed\n");
  3319. goto fail;
  3320. }
  3321. if (!(brcmf_sdbrcm_probe_init(bus))) {
  3322. brcmf_dbg(ERROR, "brcmf_sdbrcm_probe_init failed\n");
  3323. goto fail;
  3324. }
  3325. /* Register interrupt callback, but mask it (not operational yet). */
  3326. brcmf_dbg(INTR, "disable SDIO interrupts (not interested yet)\n");
  3327. ret = brcmf_sdcard_intr_reg(bus->sdiodev);
  3328. if (ret != 0) {
  3329. brcmf_dbg(ERROR, "FAILED: sdcard_intr_reg returned %d\n", ret);
  3330. goto fail;
  3331. }
  3332. brcmf_dbg(INTR, "registered SDIO interrupt function ok\n");
  3333. brcmf_dbg(INFO, "completed!!\n");
  3334. /* if firmware path present try to download and bring up bus */
  3335. ret = brcmf_bus_start(bus->sdiodev->dev);
  3336. if (ret != 0) {
  3337. if (ret == -ENOLINK) {
  3338. brcmf_dbg(ERROR, "dongle is not responding\n");
  3339. goto fail;
  3340. }
  3341. }
  3342. /* add interface and open for business */
  3343. if (brcmf_add_if(bus->sdiodev->dev, 0, "wlan%d", NULL)) {
  3344. brcmf_dbg(ERROR, "Add primary net device interface failed!!\n");
  3345. goto fail;
  3346. }
  3347. return bus;
  3348. fail:
  3349. brcmf_sdbrcm_release(bus);
  3350. return NULL;
  3351. }
  3352. void brcmf_sdbrcm_disconnect(void *ptr)
  3353. {
  3354. struct brcmf_sdio *bus = (struct brcmf_sdio *)ptr;
  3355. brcmf_dbg(TRACE, "Enter\n");
  3356. if (bus)
  3357. brcmf_sdbrcm_release(bus);
  3358. brcmf_dbg(TRACE, "Disconnected\n");
  3359. }
  3360. void
  3361. brcmf_sdbrcm_wd_timer(struct brcmf_sdio *bus, uint wdtick)
  3362. {
  3363. /* Totally stop the timer */
  3364. if (!wdtick && bus->wd_timer_valid) {
  3365. del_timer_sync(&bus->timer);
  3366. bus->wd_timer_valid = false;
  3367. bus->save_ms = wdtick;
  3368. return;
  3369. }
  3370. /* don't start the wd until fw is loaded */
  3371. if (bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN)
  3372. return;
  3373. if (wdtick) {
  3374. if (bus->save_ms != BRCMF_WD_POLL_MS) {
  3375. if (bus->wd_timer_valid)
  3376. /* Stop timer and restart at new value */
  3377. del_timer_sync(&bus->timer);
  3378. /* Create timer again when watchdog period is
  3379. dynamically changed or in the first instance
  3380. */
  3381. bus->timer.expires =
  3382. jiffies + BRCMF_WD_POLL_MS * HZ / 1000;
  3383. add_timer(&bus->timer);
  3384. } else {
  3385. /* Re arm the timer, at last watchdog period */
  3386. mod_timer(&bus->timer,
  3387. jiffies + BRCMF_WD_POLL_MS * HZ / 1000);
  3388. }
  3389. bus->wd_timer_valid = true;
  3390. bus->save_ms = wdtick;
  3391. }
  3392. }