phy_ht.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619
  1. /*
  2. Broadcom B43 wireless driver
  3. IEEE 802.11n HT-PHY support
  4. Copyright (c) 2011 Rafał Miłecki <zajec5@gmail.com>
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; see the file COPYING. If not, write to
  15. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  16. Boston, MA 02110-1301, USA.
  17. */
  18. #include <linux/slab.h>
  19. #include "b43.h"
  20. #include "phy_ht.h"
  21. #include "tables_phy_ht.h"
  22. #include "radio_2059.h"
  23. #include "main.h"
  24. /**************************************************
  25. * Radio 2059.
  26. **************************************************/
  27. static void b43_radio_2059_channel_setup(struct b43_wldev *dev,
  28. const struct b43_phy_ht_channeltab_e_radio2059 *e)
  29. {
  30. u8 i;
  31. u16 routing;
  32. b43_radio_write(dev, 0x16, e->radio_syn16);
  33. b43_radio_write(dev, 0x17, e->radio_syn17);
  34. b43_radio_write(dev, 0x22, e->radio_syn22);
  35. b43_radio_write(dev, 0x25, e->radio_syn25);
  36. b43_radio_write(dev, 0x27, e->radio_syn27);
  37. b43_radio_write(dev, 0x28, e->radio_syn28);
  38. b43_radio_write(dev, 0x29, e->radio_syn29);
  39. b43_radio_write(dev, 0x2c, e->radio_syn2c);
  40. b43_radio_write(dev, 0x2d, e->radio_syn2d);
  41. b43_radio_write(dev, 0x37, e->radio_syn37);
  42. b43_radio_write(dev, 0x41, e->radio_syn41);
  43. b43_radio_write(dev, 0x43, e->radio_syn43);
  44. b43_radio_write(dev, 0x47, e->radio_syn47);
  45. b43_radio_write(dev, 0x4a, e->radio_syn4a);
  46. b43_radio_write(dev, 0x58, e->radio_syn58);
  47. b43_radio_write(dev, 0x5a, e->radio_syn5a);
  48. b43_radio_write(dev, 0x6a, e->radio_syn6a);
  49. b43_radio_write(dev, 0x6d, e->radio_syn6d);
  50. b43_radio_write(dev, 0x6e, e->radio_syn6e);
  51. b43_radio_write(dev, 0x92, e->radio_syn92);
  52. b43_radio_write(dev, 0x98, e->radio_syn98);
  53. for (i = 0; i < 2; i++) {
  54. routing = i ? R2059_RXRX1 : R2059_TXRX0;
  55. b43_radio_write(dev, routing | 0x4a, e->radio_rxtx4a);
  56. b43_radio_write(dev, routing | 0x58, e->radio_rxtx58);
  57. b43_radio_write(dev, routing | 0x5a, e->radio_rxtx5a);
  58. b43_radio_write(dev, routing | 0x6a, e->radio_rxtx6a);
  59. b43_radio_write(dev, routing | 0x6d, e->radio_rxtx6d);
  60. b43_radio_write(dev, routing | 0x6e, e->radio_rxtx6e);
  61. b43_radio_write(dev, routing | 0x92, e->radio_rxtx92);
  62. b43_radio_write(dev, routing | 0x98, e->radio_rxtx98);
  63. }
  64. udelay(50);
  65. /* Calibration */
  66. b43_radio_mask(dev, 0x2b, ~0x1);
  67. b43_radio_mask(dev, 0x2e, ~0x4);
  68. b43_radio_set(dev, 0x2e, 0x4);
  69. b43_radio_set(dev, 0x2b, 0x1);
  70. udelay(300);
  71. }
  72. static void b43_radio_2059_init(struct b43_wldev *dev)
  73. {
  74. const u16 routing[] = { R2059_SYN, R2059_TXRX0, R2059_RXRX1 };
  75. const u16 radio_values[3][2] = {
  76. { 0x61, 0xE9 }, { 0x69, 0xD5 }, { 0x73, 0x99 },
  77. };
  78. u16 i, j;
  79. b43_radio_write(dev, R2059_ALL | 0x51, 0x0070);
  80. b43_radio_write(dev, R2059_ALL | 0x5a, 0x0003);
  81. for (i = 0; i < ARRAY_SIZE(routing); i++)
  82. b43_radio_set(dev, routing[i] | 0x146, 0x3);
  83. b43_radio_set(dev, 0x2e, 0x0078);
  84. b43_radio_set(dev, 0xc0, 0x0080);
  85. msleep(2);
  86. b43_radio_mask(dev, 0x2e, ~0x0078);
  87. b43_radio_mask(dev, 0xc0, ~0x0080);
  88. if (1) { /* FIXME */
  89. b43_radio_set(dev, R2059_RXRX1 | 0x4, 0x1);
  90. udelay(10);
  91. b43_radio_set(dev, R2059_RXRX1 | 0x0BF, 0x1);
  92. b43_radio_maskset(dev, R2059_RXRX1 | 0x19B, 0x3, 0x2);
  93. b43_radio_set(dev, R2059_RXRX1 | 0x4, 0x2);
  94. udelay(100);
  95. b43_radio_mask(dev, R2059_RXRX1 | 0x4, ~0x2);
  96. for (i = 0; i < 10000; i++) {
  97. if (b43_radio_read(dev, R2059_RXRX1 | 0x145) & 1) {
  98. i = 0;
  99. break;
  100. }
  101. udelay(100);
  102. }
  103. if (i)
  104. b43err(dev->wl, "radio 0x945 timeout\n");
  105. b43_radio_mask(dev, R2059_RXRX1 | 0x4, ~0x1);
  106. b43_radio_set(dev, 0xa, 0x60);
  107. for (i = 0; i < 3; i++) {
  108. b43_radio_write(dev, 0x17F, radio_values[i][0]);
  109. b43_radio_write(dev, 0x13D, 0x6E);
  110. b43_radio_write(dev, 0x13E, radio_values[i][1]);
  111. b43_radio_write(dev, 0x13C, 0x55);
  112. for (j = 0; j < 10000; j++) {
  113. if (b43_radio_read(dev, 0x140) & 2) {
  114. j = 0;
  115. break;
  116. }
  117. udelay(500);
  118. }
  119. if (j)
  120. b43err(dev->wl, "radio 0x140 timeout\n");
  121. b43_radio_write(dev, 0x13C, 0x15);
  122. }
  123. b43_radio_mask(dev, 0x17F, ~0x1);
  124. }
  125. b43_radio_mask(dev, 0x11, ~0x0008);
  126. }
  127. /**************************************************
  128. * Various PHY ops
  129. **************************************************/
  130. static void b43_phy_ht_zero_extg(struct b43_wldev *dev)
  131. {
  132. u8 i, j;
  133. u16 base[] = { 0x40, 0x60, 0x80 };
  134. for (i = 0; i < ARRAY_SIZE(base); i++) {
  135. for (j = 0; j < 4; j++)
  136. b43_phy_write(dev, B43_PHY_EXTG(base[i] + j), 0);
  137. }
  138. for (i = 0; i < ARRAY_SIZE(base); i++)
  139. b43_phy_write(dev, B43_PHY_EXTG(base[i] + 0xc), 0);
  140. }
  141. /* Some unknown AFE (Analog Frondned) op */
  142. static void b43_phy_ht_afe_unk1(struct b43_wldev *dev)
  143. {
  144. u8 i;
  145. const u16 ctl_regs[3][2] = {
  146. { B43_PHY_HT_AFE_CTL1, B43_PHY_HT_AFE_CTL2 },
  147. { B43_PHY_HT_AFE_CTL3, B43_PHY_HT_AFE_CTL4 },
  148. { B43_PHY_HT_AFE_CTL5, B43_PHY_HT_AFE_CTL6},
  149. };
  150. for (i = 0; i < 3; i++) {
  151. /* TODO: verify masks&sets */
  152. b43_phy_set(dev, ctl_regs[i][1], 0x4);
  153. b43_phy_set(dev, ctl_regs[i][0], 0x4);
  154. b43_phy_mask(dev, ctl_regs[i][1], ~0x1);
  155. b43_phy_set(dev, ctl_regs[i][0], 0x1);
  156. b43_httab_write(dev, B43_HTTAB16(8, 5 + (i * 0x10)), 0);
  157. b43_phy_mask(dev, ctl_regs[i][0], ~0x4);
  158. }
  159. }
  160. static void b43_phy_ht_force_rf_sequence(struct b43_wldev *dev, u16 rf_seq)
  161. {
  162. u8 i;
  163. u16 save_seq_mode = b43_phy_read(dev, B43_PHY_HT_RF_SEQ_MODE);
  164. b43_phy_set(dev, B43_PHY_HT_RF_SEQ_MODE, 0x3);
  165. b43_phy_set(dev, B43_PHY_HT_RF_SEQ_TRIG, rf_seq);
  166. for (i = 0; i < 200; i++) {
  167. if (!(b43_phy_read(dev, B43_PHY_HT_RF_SEQ_STATUS) & rf_seq)) {
  168. i = 0;
  169. break;
  170. }
  171. msleep(1);
  172. }
  173. if (i)
  174. b43err(dev->wl, "Forcing RF sequence timeout\n");
  175. b43_phy_write(dev, B43_PHY_HT_RF_SEQ_MODE, save_seq_mode);
  176. }
  177. static void b43_phy_ht_read_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  178. {
  179. clip_st[0] = b43_phy_read(dev, B43_PHY_HT_C1_CLIP1THRES);
  180. clip_st[1] = b43_phy_read(dev, B43_PHY_HT_C2_CLIP1THRES);
  181. clip_st[2] = b43_phy_read(dev, B43_PHY_HT_C3_CLIP1THRES);
  182. }
  183. static void b43_phy_ht_bphy_init(struct b43_wldev *dev)
  184. {
  185. unsigned int i;
  186. u16 val;
  187. val = 0x1E1F;
  188. for (i = 0; i < 16; i++) {
  189. b43_phy_write(dev, B43_PHY_N_BMODE(0x88 + i), val);
  190. val -= 0x202;
  191. }
  192. val = 0x3E3F;
  193. for (i = 0; i < 16; i++) {
  194. b43_phy_write(dev, B43_PHY_N_BMODE(0x98 + i), val);
  195. val -= 0x202;
  196. }
  197. b43_phy_write(dev, B43_PHY_N_BMODE(0x38), 0x668);
  198. }
  199. /**************************************************
  200. * Channel switching ops.
  201. **************************************************/
  202. static void b43_phy_ht_channel_setup(struct b43_wldev *dev,
  203. const struct b43_phy_ht_channeltab_e_phy *e,
  204. struct ieee80211_channel *new_channel)
  205. {
  206. bool old_band_5ghz;
  207. u8 i;
  208. old_band_5ghz = b43_phy_read(dev, B43_PHY_HT_BANDCTL) & 0; /* FIXME */
  209. if (new_channel->band == IEEE80211_BAND_5GHZ && !old_band_5ghz) {
  210. /* TODO */
  211. } else if (new_channel->band == IEEE80211_BAND_2GHZ && old_band_5ghz) {
  212. /* TODO */
  213. }
  214. b43_phy_write(dev, B43_PHY_HT_BW1, e->bw1);
  215. b43_phy_write(dev, B43_PHY_HT_BW2, e->bw2);
  216. b43_phy_write(dev, B43_PHY_HT_BW3, e->bw3);
  217. b43_phy_write(dev, B43_PHY_HT_BW4, e->bw4);
  218. b43_phy_write(dev, B43_PHY_HT_BW5, e->bw5);
  219. b43_phy_write(dev, B43_PHY_HT_BW6, e->bw6);
  220. /* TODO: some ops on PHY regs 0x0B0 and 0xC0A */
  221. /* TODO: separated function? */
  222. for (i = 0; i < 3; i++) {
  223. u16 mask;
  224. u32 tmp = b43_httab_read(dev, B43_HTTAB32(26, 0xE8));
  225. if (0) /* FIXME */
  226. mask = 0x2 << (i * 4);
  227. else
  228. mask = 0;
  229. b43_phy_mask(dev, B43_PHY_EXTG(0x108), mask);
  230. b43_httab_write(dev, B43_HTTAB16(7, 0x110 + i), tmp >> 16);
  231. b43_httab_write(dev, B43_HTTAB8(13, 0x63 + (i * 4)),
  232. tmp & 0xFF);
  233. b43_httab_write(dev, B43_HTTAB8(13, 0x73 + (i * 4)),
  234. tmp & 0xFF);
  235. }
  236. b43_phy_write(dev, 0x017e, 0x3830);
  237. }
  238. static int b43_phy_ht_set_channel(struct b43_wldev *dev,
  239. struct ieee80211_channel *channel,
  240. enum nl80211_channel_type channel_type)
  241. {
  242. struct b43_phy *phy = &dev->phy;
  243. const struct b43_phy_ht_channeltab_e_radio2059 *chent_r2059 = NULL;
  244. if (phy->radio_ver == 0x2059) {
  245. chent_r2059 = b43_phy_ht_get_channeltab_e_r2059(dev,
  246. channel->center_freq);
  247. if (!chent_r2059)
  248. return -ESRCH;
  249. } else {
  250. return -ESRCH;
  251. }
  252. /* TODO: In case of N-PHY some bandwidth switching goes here */
  253. if (phy->radio_ver == 0x2059) {
  254. b43_radio_2059_channel_setup(dev, chent_r2059);
  255. b43_phy_ht_channel_setup(dev, &(chent_r2059->phy_regs),
  256. channel);
  257. } else {
  258. return -ESRCH;
  259. }
  260. return 0;
  261. }
  262. /**************************************************
  263. * Basic PHY ops.
  264. **************************************************/
  265. static int b43_phy_ht_op_allocate(struct b43_wldev *dev)
  266. {
  267. struct b43_phy_ht *phy_ht;
  268. phy_ht = kzalloc(sizeof(*phy_ht), GFP_KERNEL);
  269. if (!phy_ht)
  270. return -ENOMEM;
  271. dev->phy.ht = phy_ht;
  272. return 0;
  273. }
  274. static void b43_phy_ht_op_prepare_structs(struct b43_wldev *dev)
  275. {
  276. struct b43_phy *phy = &dev->phy;
  277. struct b43_phy_ht *phy_ht = phy->ht;
  278. memset(phy_ht, 0, sizeof(*phy_ht));
  279. }
  280. static int b43_phy_ht_op_init(struct b43_wldev *dev)
  281. {
  282. u16 tmp;
  283. u16 clip_state[3];
  284. b43_phy_ht_tables_init(dev);
  285. b43_phy_mask(dev, 0x0be, ~0x2);
  286. b43_phy_set(dev, 0x23f, 0x7ff);
  287. b43_phy_set(dev, 0x240, 0x7ff);
  288. b43_phy_set(dev, 0x241, 0x7ff);
  289. b43_phy_ht_zero_extg(dev);
  290. b43_phy_mask(dev, B43_PHY_EXTG(0), ~0x3);
  291. b43_phy_write(dev, B43_PHY_HT_AFE_CTL1, 0);
  292. b43_phy_write(dev, B43_PHY_HT_AFE_CTL3, 0);
  293. b43_phy_write(dev, B43_PHY_HT_AFE_CTL5, 0);
  294. b43_phy_write(dev, B43_PHY_EXTG(0x103), 0x20);
  295. b43_phy_write(dev, B43_PHY_EXTG(0x101), 0x20);
  296. b43_phy_write(dev, 0x20d, 0xb8);
  297. b43_phy_write(dev, B43_PHY_EXTG(0x14f), 0xc8);
  298. b43_phy_write(dev, 0x70, 0x50);
  299. b43_phy_write(dev, 0x1ff, 0x30);
  300. if (0) /* TODO: condition */
  301. ; /* TODO: PHY op on reg 0x217 */
  302. b43_phy_read(dev, 0xb0); /* TODO: what for? */
  303. b43_phy_set(dev, 0xb0, 0x1);
  304. b43_phy_set(dev, 0xb1, 0x91);
  305. b43_phy_write(dev, 0x32f, 0x0003);
  306. b43_phy_write(dev, 0x077, 0x0010);
  307. b43_phy_write(dev, 0x0b4, 0x0258);
  308. b43_phy_mask(dev, 0x17e, ~0x4000);
  309. b43_phy_write(dev, 0x0b9, 0x0072);
  310. b43_httab_write_few(dev, B43_HTTAB16(7, 0x14e), 2, 0x010f, 0x010f);
  311. b43_httab_write_few(dev, B43_HTTAB16(7, 0x15e), 2, 0x010f, 0x010f);
  312. b43_httab_write_few(dev, B43_HTTAB16(7, 0x16e), 2, 0x010f, 0x010f);
  313. b43_phy_ht_afe_unk1(dev);
  314. b43_httab_write_few(dev, B43_HTTAB16(7, 0x130), 9, 0x777, 0x111, 0x111,
  315. 0x777, 0x111, 0x111, 0x777, 0x111, 0x111);
  316. b43_httab_write(dev, B43_HTTAB16(7, 0x120), 0x0777);
  317. b43_httab_write(dev, B43_HTTAB16(7, 0x124), 0x0777);
  318. b43_httab_write(dev, B43_HTTAB16(8, 0x00), 0x02);
  319. b43_httab_write(dev, B43_HTTAB16(8, 0x10), 0x02);
  320. b43_httab_write(dev, B43_HTTAB16(8, 0x20), 0x02);
  321. b43_httab_write_few(dev, B43_HTTAB16(8, 0x08), 4,
  322. 0x8e, 0x96, 0x96, 0x96);
  323. b43_httab_write_few(dev, B43_HTTAB16(8, 0x18), 4,
  324. 0x8f, 0x9f, 0x9f, 0x9f);
  325. b43_httab_write_few(dev, B43_HTTAB16(8, 0x28), 4,
  326. 0x8f, 0x9f, 0x9f, 0x9f);
  327. b43_httab_write_few(dev, B43_HTTAB16(8, 0x0c), 4, 0x2, 0x2, 0x2, 0x2);
  328. b43_httab_write_few(dev, B43_HTTAB16(8, 0x1c), 4, 0x2, 0x2, 0x2, 0x2);
  329. b43_httab_write_few(dev, B43_HTTAB16(8, 0x2c), 4, 0x2, 0x2, 0x2, 0x2);
  330. b43_phy_maskset(dev, 0x0280, 0xff00, 0x3e);
  331. b43_phy_maskset(dev, 0x0283, 0xff00, 0x3e);
  332. b43_phy_maskset(dev, B43_PHY_OFDM(0x0141), 0xff00, 0x46);
  333. b43_phy_maskset(dev, 0x0283, 0xff00, 0x40);
  334. b43_httab_write_few(dev, B43_HTTAB16(00, 0x8), 4,
  335. 0x09, 0x0e, 0x13, 0x18);
  336. b43_httab_write_few(dev, B43_HTTAB16(01, 0x8), 4,
  337. 0x09, 0x0e, 0x13, 0x18);
  338. /* TODO: Did wl mean 2 instead of 40? */
  339. b43_httab_write_few(dev, B43_HTTAB16(40, 0x8), 4,
  340. 0x09, 0x0e, 0x13, 0x18);
  341. b43_phy_maskset(dev, B43_PHY_OFDM(0x24), 0x3f, 0xd);
  342. b43_phy_maskset(dev, B43_PHY_OFDM(0x64), 0x3f, 0xd);
  343. b43_phy_maskset(dev, B43_PHY_OFDM(0xa4), 0x3f, 0xd);
  344. b43_phy_set(dev, B43_PHY_EXTG(0x060), 0x1);
  345. b43_phy_set(dev, B43_PHY_EXTG(0x064), 0x1);
  346. b43_phy_set(dev, B43_PHY_EXTG(0x080), 0x1);
  347. b43_phy_set(dev, B43_PHY_EXTG(0x084), 0x1);
  348. /* Copy some tables entries */
  349. tmp = b43_httab_read(dev, B43_HTTAB16(7, 0x144));
  350. b43_httab_write(dev, B43_HTTAB16(7, 0x14a), tmp);
  351. tmp = b43_httab_read(dev, B43_HTTAB16(7, 0x154));
  352. b43_httab_write(dev, B43_HTTAB16(7, 0x15a), tmp);
  353. tmp = b43_httab_read(dev, B43_HTTAB16(7, 0x164));
  354. b43_httab_write(dev, B43_HTTAB16(7, 0x16a), tmp);
  355. /* Reset CCA */
  356. b43_phy_force_clock(dev, true);
  357. tmp = b43_phy_read(dev, B43_PHY_HT_BBCFG);
  358. b43_phy_write(dev, B43_PHY_HT_BBCFG, tmp | B43_PHY_HT_BBCFG_RSTCCA);
  359. b43_phy_write(dev, B43_PHY_HT_BBCFG, tmp & ~B43_PHY_HT_BBCFG_RSTCCA);
  360. b43_phy_force_clock(dev, false);
  361. b43_mac_phy_clock_set(dev, true);
  362. b43_phy_ht_force_rf_sequence(dev, B43_PHY_HT_RF_SEQ_TRIG_RX2TX);
  363. b43_phy_ht_force_rf_sequence(dev, B43_PHY_HT_RF_SEQ_TRIG_RST2RX);
  364. /* TODO: PHY op on reg 0xb0 */
  365. /* TODO: Should we restore it? Or store it in global PHY info? */
  366. b43_phy_ht_read_clip_detection(dev, clip_state);
  367. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  368. b43_phy_ht_bphy_init(dev);
  369. b43_httab_write_bulk(dev, B43_HTTAB32(0x1a, 0xc0),
  370. B43_HTTAB_1A_C0_LATE_SIZE, b43_httab_0x1a_0xc0_late);
  371. return 0;
  372. }
  373. static void b43_phy_ht_op_free(struct b43_wldev *dev)
  374. {
  375. struct b43_phy *phy = &dev->phy;
  376. struct b43_phy_ht *phy_ht = phy->ht;
  377. kfree(phy_ht);
  378. phy->ht = NULL;
  379. }
  380. /* http://bcm-v4.sipsolutions.net/802.11/Radio/Switch%20Radio */
  381. static void b43_phy_ht_op_software_rfkill(struct b43_wldev *dev,
  382. bool blocked)
  383. {
  384. if (b43_read32(dev, B43_MMIO_MACCTL) & B43_MACCTL_ENABLED)
  385. b43err(dev->wl, "MAC not suspended\n");
  386. /* In the following PHY ops we copy wl's dummy behaviour.
  387. * TODO: Find out if reads (currently hidden in masks/masksets) are
  388. * needed and replace following ops with just writes or w&r.
  389. * Note: B43_PHY_HT_RF_CTL1 register is tricky, wrong operation can
  390. * cause delayed (!) machine lock up. */
  391. if (blocked) {
  392. b43_phy_mask(dev, B43_PHY_HT_RF_CTL1, 0);
  393. } else {
  394. b43_phy_mask(dev, B43_PHY_HT_RF_CTL1, 0);
  395. b43_phy_maskset(dev, B43_PHY_HT_RF_CTL1, 0, 0x1);
  396. b43_phy_mask(dev, B43_PHY_HT_RF_CTL1, 0);
  397. b43_phy_maskset(dev, B43_PHY_HT_RF_CTL1, 0, 0x2);
  398. if (dev->phy.radio_ver == 0x2059)
  399. b43_radio_2059_init(dev);
  400. else
  401. B43_WARN_ON(1);
  402. b43_switch_channel(dev, dev->phy.channel);
  403. }
  404. }
  405. static void b43_phy_ht_op_switch_analog(struct b43_wldev *dev, bool on)
  406. {
  407. if (on) {
  408. b43_phy_write(dev, B43_PHY_HT_AFE_CTL2, 0x00cd);
  409. b43_phy_write(dev, B43_PHY_HT_AFE_CTL1, 0x0000);
  410. b43_phy_write(dev, B43_PHY_HT_AFE_CTL4, 0x00cd);
  411. b43_phy_write(dev, B43_PHY_HT_AFE_CTL3, 0x0000);
  412. b43_phy_write(dev, B43_PHY_HT_AFE_CTL6, 0x00cd);
  413. b43_phy_write(dev, B43_PHY_HT_AFE_CTL5, 0x0000);
  414. } else {
  415. b43_phy_write(dev, B43_PHY_HT_AFE_CTL1, 0x07ff);
  416. b43_phy_write(dev, B43_PHY_HT_AFE_CTL2, 0x00fd);
  417. b43_phy_write(dev, B43_PHY_HT_AFE_CTL3, 0x07ff);
  418. b43_phy_write(dev, B43_PHY_HT_AFE_CTL4, 0x00fd);
  419. b43_phy_write(dev, B43_PHY_HT_AFE_CTL5, 0x07ff);
  420. b43_phy_write(dev, B43_PHY_HT_AFE_CTL6, 0x00fd);
  421. }
  422. }
  423. static int b43_phy_ht_op_switch_channel(struct b43_wldev *dev,
  424. unsigned int new_channel)
  425. {
  426. struct ieee80211_channel *channel = dev->wl->hw->conf.channel;
  427. enum nl80211_channel_type channel_type = dev->wl->hw->conf.channel_type;
  428. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  429. if ((new_channel < 1) || (new_channel > 14))
  430. return -EINVAL;
  431. } else {
  432. return -EINVAL;
  433. }
  434. return b43_phy_ht_set_channel(dev, channel, channel_type);
  435. }
  436. static unsigned int b43_phy_ht_op_get_default_chan(struct b43_wldev *dev)
  437. {
  438. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  439. return 11;
  440. return 36;
  441. }
  442. /**************************************************
  443. * R/W ops.
  444. **************************************************/
  445. static u16 b43_phy_ht_op_read(struct b43_wldev *dev, u16 reg)
  446. {
  447. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  448. return b43_read16(dev, B43_MMIO_PHY_DATA);
  449. }
  450. static void b43_phy_ht_op_write(struct b43_wldev *dev, u16 reg, u16 value)
  451. {
  452. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  453. b43_write16(dev, B43_MMIO_PHY_DATA, value);
  454. }
  455. static void b43_phy_ht_op_maskset(struct b43_wldev *dev, u16 reg, u16 mask,
  456. u16 set)
  457. {
  458. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  459. b43_write16(dev, B43_MMIO_PHY_DATA,
  460. (b43_read16(dev, B43_MMIO_PHY_DATA) & mask) | set);
  461. }
  462. static u16 b43_phy_ht_op_radio_read(struct b43_wldev *dev, u16 reg)
  463. {
  464. /* HT-PHY needs 0x200 for read access */
  465. reg |= 0x200;
  466. b43_write16(dev, B43_MMIO_RADIO24_CONTROL, reg);
  467. return b43_read16(dev, B43_MMIO_RADIO24_DATA);
  468. }
  469. static void b43_phy_ht_op_radio_write(struct b43_wldev *dev, u16 reg,
  470. u16 value)
  471. {
  472. b43_write16(dev, B43_MMIO_RADIO24_CONTROL, reg);
  473. b43_write16(dev, B43_MMIO_RADIO24_DATA, value);
  474. }
  475. static enum b43_txpwr_result
  476. b43_phy_ht_op_recalc_txpower(struct b43_wldev *dev, bool ignore_tssi)
  477. {
  478. return B43_TXPWR_RES_DONE;
  479. }
  480. static void b43_phy_ht_op_adjust_txpower(struct b43_wldev *dev)
  481. {
  482. }
  483. /**************************************************
  484. * PHY ops struct.
  485. **************************************************/
  486. const struct b43_phy_operations b43_phyops_ht = {
  487. .allocate = b43_phy_ht_op_allocate,
  488. .free = b43_phy_ht_op_free,
  489. .prepare_structs = b43_phy_ht_op_prepare_structs,
  490. .init = b43_phy_ht_op_init,
  491. .phy_read = b43_phy_ht_op_read,
  492. .phy_write = b43_phy_ht_op_write,
  493. .phy_maskset = b43_phy_ht_op_maskset,
  494. .radio_read = b43_phy_ht_op_radio_read,
  495. .radio_write = b43_phy_ht_op_radio_write,
  496. .software_rfkill = b43_phy_ht_op_software_rfkill,
  497. .switch_analog = b43_phy_ht_op_switch_analog,
  498. .switch_channel = b43_phy_ht_op_switch_channel,
  499. .get_default_chan = b43_phy_ht_op_get_default_chan,
  500. .recalc_txpower = b43_phy_ht_op_recalc_txpower,
  501. .adjust_txpower = b43_phy_ht_op_adjust_txpower,
  502. };