via-ircc.c 41 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626
  1. /********************************************************************
  2. Filename: via-ircc.c
  3. Version: 1.0
  4. Description: Driver for the VIA VT8231/VT8233 IrDA chipsets
  5. Author: VIA Technologies,inc
  6. Date : 08/06/2003
  7. Copyright (c) 1998-2003 VIA Technologies, Inc.
  8. This program is free software; you can redistribute it and/or modify it under
  9. the terms of the GNU General Public License as published by the Free Software
  10. Foundation; either version 2, or (at your option) any later version.
  11. This program is distributed in the hope that it will be useful, but WITHOUT
  12. ANY WARRANTIES OR REPRESENTATIONS; without even the implied warranty of
  13. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
  14. See the GNU General Public License for more details.
  15. You should have received a copy of the GNU General Public License along with
  16. this program; if not, write to the Free Software Foundation, Inc.,
  17. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  18. F01 Oct/02/02: Modify code for V0.11(move out back to back transfer)
  19. F02 Oct/28/02: Add SB device ID for 3147 and 3177.
  20. Comment :
  21. jul/09/2002 : only implement two kind of dongle currently.
  22. Oct/02/2002 : work on VT8231 and VT8233 .
  23. Aug/06/2003 : change driver format to pci driver .
  24. 2004-02-16: <sda@bdit.de>
  25. - Removed unneeded 'legacy' pci stuff.
  26. - Make sure SIR mode is set (hw_init()) before calling mode-dependent stuff.
  27. - On speed change from core, don't send SIR frame with new speed.
  28. Use current speed and change speeds later.
  29. - Make module-param dongle_id actually work.
  30. - New dongle_id 17 (0x11): TDFS4500. Single-ended SIR only.
  31. Tested with home-grown PCB on EPIA boards.
  32. - Code cleanup.
  33. ********************************************************************/
  34. #include <linux/module.h>
  35. #include <linux/kernel.h>
  36. #include <linux/types.h>
  37. #include <linux/skbuff.h>
  38. #include <linux/netdevice.h>
  39. #include <linux/ioport.h>
  40. #include <linux/delay.h>
  41. #include <linux/init.h>
  42. #include <linux/interrupt.h>
  43. #include <linux/rtnetlink.h>
  44. #include <linux/pci.h>
  45. #include <linux/dma-mapping.h>
  46. #include <linux/gfp.h>
  47. #include <asm/io.h>
  48. #include <asm/dma.h>
  49. #include <asm/byteorder.h>
  50. #include <linux/pm.h>
  51. #include <net/irda/wrapper.h>
  52. #include <net/irda/irda.h>
  53. #include <net/irda/irda_device.h>
  54. #include "via-ircc.h"
  55. #define VIA_MODULE_NAME "via-ircc"
  56. #define CHIP_IO_EXTENT 0x40
  57. static char *driver_name = VIA_MODULE_NAME;
  58. /* Module parameters */
  59. static int qos_mtt_bits = 0x07; /* 1 ms or more */
  60. static int dongle_id = 0; /* default: probe */
  61. /* We can't guess the type of connected dongle, user *must* supply it. */
  62. module_param(dongle_id, int, 0);
  63. /* Some prototypes */
  64. static int via_ircc_open(struct pci_dev *pdev, chipio_t * info,
  65. unsigned int id);
  66. static int via_ircc_dma_receive(struct via_ircc_cb *self);
  67. static int via_ircc_dma_receive_complete(struct via_ircc_cb *self,
  68. int iobase);
  69. static netdev_tx_t via_ircc_hard_xmit_sir(struct sk_buff *skb,
  70. struct net_device *dev);
  71. static netdev_tx_t via_ircc_hard_xmit_fir(struct sk_buff *skb,
  72. struct net_device *dev);
  73. static void via_hw_init(struct via_ircc_cb *self);
  74. static void via_ircc_change_speed(struct via_ircc_cb *self, __u32 baud);
  75. static irqreturn_t via_ircc_interrupt(int irq, void *dev_id);
  76. static int via_ircc_is_receiving(struct via_ircc_cb *self);
  77. static int via_ircc_read_dongle_id(int iobase);
  78. static int via_ircc_net_open(struct net_device *dev);
  79. static int via_ircc_net_close(struct net_device *dev);
  80. static int via_ircc_net_ioctl(struct net_device *dev, struct ifreq *rq,
  81. int cmd);
  82. static void via_ircc_change_dongle_speed(int iobase, int speed,
  83. int dongle_id);
  84. static int RxTimerHandler(struct via_ircc_cb *self, int iobase);
  85. static void hwreset(struct via_ircc_cb *self);
  86. static int via_ircc_dma_xmit(struct via_ircc_cb *self, u16 iobase);
  87. static int upload_rxdata(struct via_ircc_cb *self, int iobase);
  88. static int __devinit via_init_one (struct pci_dev *pcidev, const struct pci_device_id *id);
  89. static void __devexit via_remove_one (struct pci_dev *pdev);
  90. /* FIXME : Should use udelay() instead, even if we are x86 only - Jean II */
  91. static void iodelay(int udelay)
  92. {
  93. u8 data;
  94. int i;
  95. for (i = 0; i < udelay; i++) {
  96. data = inb(0x80);
  97. }
  98. }
  99. static DEFINE_PCI_DEVICE_TABLE(via_pci_tbl) = {
  100. { PCI_VENDOR_ID_VIA, 0x8231, PCI_ANY_ID, PCI_ANY_ID,0,0,0 },
  101. { PCI_VENDOR_ID_VIA, 0x3109, PCI_ANY_ID, PCI_ANY_ID,0,0,1 },
  102. { PCI_VENDOR_ID_VIA, 0x3074, PCI_ANY_ID, PCI_ANY_ID,0,0,2 },
  103. { PCI_VENDOR_ID_VIA, 0x3147, PCI_ANY_ID, PCI_ANY_ID,0,0,3 },
  104. { PCI_VENDOR_ID_VIA, 0x3177, PCI_ANY_ID, PCI_ANY_ID,0,0,4 },
  105. { 0, }
  106. };
  107. MODULE_DEVICE_TABLE(pci,via_pci_tbl);
  108. static struct pci_driver via_driver = {
  109. .name = VIA_MODULE_NAME,
  110. .id_table = via_pci_tbl,
  111. .probe = via_init_one,
  112. .remove = __devexit_p(via_remove_one),
  113. };
  114. /*
  115. * Function via_ircc_init ()
  116. *
  117. * Initialize chip. Just find out chip type and resource.
  118. */
  119. static int __init via_ircc_init(void)
  120. {
  121. int rc;
  122. IRDA_DEBUG(3, "%s()\n", __func__);
  123. rc = pci_register_driver(&via_driver);
  124. if (rc < 0) {
  125. IRDA_DEBUG(0, "%s(): error rc = %d, returning -ENODEV...\n",
  126. __func__, rc);
  127. return -ENODEV;
  128. }
  129. return 0;
  130. }
  131. static int __devinit via_init_one (struct pci_dev *pcidev, const struct pci_device_id *id)
  132. {
  133. int rc;
  134. u8 temp,oldPCI_40,oldPCI_44,bTmp,bTmp1;
  135. u16 Chipset,FirDRQ1,FirDRQ0,FirIRQ,FirIOBase;
  136. chipio_t info;
  137. IRDA_DEBUG(2, "%s(): Device ID=(0X%X)\n", __func__, id->device);
  138. rc = pci_enable_device (pcidev);
  139. if (rc) {
  140. IRDA_DEBUG(0, "%s(): error rc = %d\n", __func__, rc);
  141. return -ENODEV;
  142. }
  143. // South Bridge exist
  144. if ( ReadLPCReg(0x20) != 0x3C )
  145. Chipset=0x3096;
  146. else
  147. Chipset=0x3076;
  148. if (Chipset==0x3076) {
  149. IRDA_DEBUG(2, "%s(): Chipset = 3076\n", __func__);
  150. WriteLPCReg(7,0x0c );
  151. temp=ReadLPCReg(0x30);//check if BIOS Enable Fir
  152. if((temp&0x01)==1) { // BIOS close or no FIR
  153. WriteLPCReg(0x1d, 0x82 );
  154. WriteLPCReg(0x23,0x18);
  155. temp=ReadLPCReg(0xF0);
  156. if((temp&0x01)==0) {
  157. temp=(ReadLPCReg(0x74)&0x03); //DMA
  158. FirDRQ0=temp + 4;
  159. temp=(ReadLPCReg(0x74)&0x0C) >> 2;
  160. FirDRQ1=temp + 4;
  161. } else {
  162. temp=(ReadLPCReg(0x74)&0x0C) >> 2; //DMA
  163. FirDRQ0=temp + 4;
  164. FirDRQ1=FirDRQ0;
  165. }
  166. FirIRQ=(ReadLPCReg(0x70)&0x0f); //IRQ
  167. FirIOBase=ReadLPCReg(0x60 ) << 8; //IO Space :high byte
  168. FirIOBase=FirIOBase| ReadLPCReg(0x61) ; //low byte
  169. FirIOBase=FirIOBase ;
  170. info.fir_base=FirIOBase;
  171. info.irq=FirIRQ;
  172. info.dma=FirDRQ1;
  173. info.dma2=FirDRQ0;
  174. pci_read_config_byte(pcidev,0x40,&bTmp);
  175. pci_write_config_byte(pcidev,0x40,((bTmp | 0x08) & 0xfe));
  176. pci_read_config_byte(pcidev,0x42,&bTmp);
  177. pci_write_config_byte(pcidev,0x42,(bTmp | 0xf0));
  178. pci_write_config_byte(pcidev,0x5a,0xc0);
  179. WriteLPCReg(0x28, 0x70 );
  180. if (via_ircc_open(pcidev, &info, 0x3076) == 0)
  181. rc=0;
  182. } else
  183. rc = -ENODEV; //IR not turn on
  184. } else { //Not VT1211
  185. IRDA_DEBUG(2, "%s(): Chipset = 3096\n", __func__);
  186. pci_read_config_byte(pcidev,0x67,&bTmp);//check if BIOS Enable Fir
  187. if((bTmp&0x01)==1) { // BIOS enable FIR
  188. //Enable Double DMA clock
  189. pci_read_config_byte(pcidev,0x42,&oldPCI_40);
  190. pci_write_config_byte(pcidev,0x42,oldPCI_40 | 0x80);
  191. pci_read_config_byte(pcidev,0x40,&oldPCI_40);
  192. pci_write_config_byte(pcidev,0x40,oldPCI_40 & 0xf7);
  193. pci_read_config_byte(pcidev,0x44,&oldPCI_44);
  194. pci_write_config_byte(pcidev,0x44,0x4e);
  195. //---------- read configuration from Function0 of south bridge
  196. if((bTmp&0x02)==0) {
  197. pci_read_config_byte(pcidev,0x44,&bTmp1); //DMA
  198. FirDRQ0 = (bTmp1 & 0x30) >> 4;
  199. pci_read_config_byte(pcidev,0x44,&bTmp1);
  200. FirDRQ1 = (bTmp1 & 0xc0) >> 6;
  201. } else {
  202. pci_read_config_byte(pcidev,0x44,&bTmp1); //DMA
  203. FirDRQ0 = (bTmp1 & 0x30) >> 4 ;
  204. FirDRQ1=0;
  205. }
  206. pci_read_config_byte(pcidev,0x47,&bTmp1); //IRQ
  207. FirIRQ = bTmp1 & 0x0f;
  208. pci_read_config_byte(pcidev,0x69,&bTmp);
  209. FirIOBase = bTmp << 8;//hight byte
  210. pci_read_config_byte(pcidev,0x68,&bTmp);
  211. FirIOBase = (FirIOBase | bTmp ) & 0xfff0;
  212. //-------------------------
  213. info.fir_base=FirIOBase;
  214. info.irq=FirIRQ;
  215. info.dma=FirDRQ1;
  216. info.dma2=FirDRQ0;
  217. if (via_ircc_open(pcidev, &info, 0x3096) == 0)
  218. rc=0;
  219. } else
  220. rc = -ENODEV; //IR not turn on !!!!!
  221. }//Not VT1211
  222. IRDA_DEBUG(2, "%s(): End - rc = %d\n", __func__, rc);
  223. return rc;
  224. }
  225. static void __exit via_ircc_cleanup(void)
  226. {
  227. IRDA_DEBUG(3, "%s()\n", __func__);
  228. /* Cleanup all instances of the driver */
  229. pci_unregister_driver (&via_driver);
  230. }
  231. static const struct net_device_ops via_ircc_sir_ops = {
  232. .ndo_start_xmit = via_ircc_hard_xmit_sir,
  233. .ndo_open = via_ircc_net_open,
  234. .ndo_stop = via_ircc_net_close,
  235. .ndo_do_ioctl = via_ircc_net_ioctl,
  236. };
  237. static const struct net_device_ops via_ircc_fir_ops = {
  238. .ndo_start_xmit = via_ircc_hard_xmit_fir,
  239. .ndo_open = via_ircc_net_open,
  240. .ndo_stop = via_ircc_net_close,
  241. .ndo_do_ioctl = via_ircc_net_ioctl,
  242. };
  243. /*
  244. * Function via_ircc_open(pdev, iobase, irq)
  245. *
  246. * Open driver instance
  247. *
  248. */
  249. static __devinit int via_ircc_open(struct pci_dev *pdev, chipio_t * info,
  250. unsigned int id)
  251. {
  252. struct net_device *dev;
  253. struct via_ircc_cb *self;
  254. int err;
  255. IRDA_DEBUG(3, "%s()\n", __func__);
  256. /* Allocate new instance of the driver */
  257. dev = alloc_irdadev(sizeof(struct via_ircc_cb));
  258. if (dev == NULL)
  259. return -ENOMEM;
  260. self = netdev_priv(dev);
  261. self->netdev = dev;
  262. spin_lock_init(&self->lock);
  263. pci_set_drvdata(pdev, self);
  264. /* Initialize Resource */
  265. self->io.cfg_base = info->cfg_base;
  266. self->io.fir_base = info->fir_base;
  267. self->io.irq = info->irq;
  268. self->io.fir_ext = CHIP_IO_EXTENT;
  269. self->io.dma = info->dma;
  270. self->io.dma2 = info->dma2;
  271. self->io.fifo_size = 32;
  272. self->chip_id = id;
  273. self->st_fifo.len = 0;
  274. self->RxDataReady = 0;
  275. /* Reserve the ioports that we need */
  276. if (!request_region(self->io.fir_base, self->io.fir_ext, driver_name)) {
  277. IRDA_DEBUG(0, "%s(), can't get iobase of 0x%03x\n",
  278. __func__, self->io.fir_base);
  279. err = -ENODEV;
  280. goto err_out1;
  281. }
  282. /* Initialize QoS for this device */
  283. irda_init_max_qos_capabilies(&self->qos);
  284. /* Check if user has supplied the dongle id or not */
  285. if (!dongle_id)
  286. dongle_id = via_ircc_read_dongle_id(self->io.fir_base);
  287. self->io.dongle_id = dongle_id;
  288. /* The only value we must override it the baudrate */
  289. /* Maximum speeds and capabilities are dongle-dependent. */
  290. switch( self->io.dongle_id ){
  291. case 0x0d:
  292. self->qos.baud_rate.bits =
  293. IR_9600 | IR_19200 | IR_38400 | IR_57600 | IR_115200 |
  294. IR_576000 | IR_1152000 | (IR_4000000 << 8);
  295. break;
  296. default:
  297. self->qos.baud_rate.bits =
  298. IR_9600 | IR_19200 | IR_38400 | IR_57600 | IR_115200;
  299. break;
  300. }
  301. /* Following was used for testing:
  302. *
  303. * self->qos.baud_rate.bits = IR_9600;
  304. *
  305. * Is is no good, as it prohibits (error-prone) speed-changes.
  306. */
  307. self->qos.min_turn_time.bits = qos_mtt_bits;
  308. irda_qos_bits_to_value(&self->qos);
  309. /* Max DMA buffer size needed = (data_size + 6) * (window_size) + 6; */
  310. self->rx_buff.truesize = 14384 + 2048;
  311. self->tx_buff.truesize = 14384 + 2048;
  312. /* Allocate memory if needed */
  313. self->rx_buff.head =
  314. dma_alloc_coherent(&pdev->dev, self->rx_buff.truesize,
  315. &self->rx_buff_dma, GFP_KERNEL);
  316. if (self->rx_buff.head == NULL) {
  317. err = -ENOMEM;
  318. goto err_out2;
  319. }
  320. memset(self->rx_buff.head, 0, self->rx_buff.truesize);
  321. self->tx_buff.head =
  322. dma_alloc_coherent(&pdev->dev, self->tx_buff.truesize,
  323. &self->tx_buff_dma, GFP_KERNEL);
  324. if (self->tx_buff.head == NULL) {
  325. err = -ENOMEM;
  326. goto err_out3;
  327. }
  328. memset(self->tx_buff.head, 0, self->tx_buff.truesize);
  329. self->rx_buff.in_frame = FALSE;
  330. self->rx_buff.state = OUTSIDE_FRAME;
  331. self->tx_buff.data = self->tx_buff.head;
  332. self->rx_buff.data = self->rx_buff.head;
  333. /* Reset Tx queue info */
  334. self->tx_fifo.len = self->tx_fifo.ptr = self->tx_fifo.free = 0;
  335. self->tx_fifo.tail = self->tx_buff.head;
  336. /* Override the network functions we need to use */
  337. dev->netdev_ops = &via_ircc_sir_ops;
  338. err = register_netdev(dev);
  339. if (err)
  340. goto err_out4;
  341. IRDA_MESSAGE("IrDA: Registered device %s (via-ircc)\n", dev->name);
  342. /* Initialise the hardware..
  343. */
  344. self->io.speed = 9600;
  345. via_hw_init(self);
  346. return 0;
  347. err_out4:
  348. dma_free_coherent(&pdev->dev, self->tx_buff.truesize,
  349. self->tx_buff.head, self->tx_buff_dma);
  350. err_out3:
  351. dma_free_coherent(&pdev->dev, self->rx_buff.truesize,
  352. self->rx_buff.head, self->rx_buff_dma);
  353. err_out2:
  354. release_region(self->io.fir_base, self->io.fir_ext);
  355. err_out1:
  356. pci_set_drvdata(pdev, NULL);
  357. free_netdev(dev);
  358. return err;
  359. }
  360. /*
  361. * Function via_remove_one(pdev)
  362. *
  363. * Close driver instance
  364. *
  365. */
  366. static void __devexit via_remove_one(struct pci_dev *pdev)
  367. {
  368. struct via_ircc_cb *self = pci_get_drvdata(pdev);
  369. int iobase;
  370. IRDA_DEBUG(3, "%s()\n", __func__);
  371. iobase = self->io.fir_base;
  372. ResetChip(iobase, 5); //hardware reset.
  373. /* Remove netdevice */
  374. unregister_netdev(self->netdev);
  375. /* Release the PORT that this driver is using */
  376. IRDA_DEBUG(2, "%s(), Releasing Region %03x\n",
  377. __func__, self->io.fir_base);
  378. release_region(self->io.fir_base, self->io.fir_ext);
  379. if (self->tx_buff.head)
  380. dma_free_coherent(&pdev->dev, self->tx_buff.truesize,
  381. self->tx_buff.head, self->tx_buff_dma);
  382. if (self->rx_buff.head)
  383. dma_free_coherent(&pdev->dev, self->rx_buff.truesize,
  384. self->rx_buff.head, self->rx_buff_dma);
  385. pci_set_drvdata(pdev, NULL);
  386. free_netdev(self->netdev);
  387. pci_disable_device(pdev);
  388. }
  389. /*
  390. * Function via_hw_init(self)
  391. *
  392. * Returns non-negative on success.
  393. *
  394. * Formerly via_ircc_setup
  395. */
  396. static void via_hw_init(struct via_ircc_cb *self)
  397. {
  398. int iobase = self->io.fir_base;
  399. IRDA_DEBUG(3, "%s()\n", __func__);
  400. SetMaxRxPacketSize(iobase, 0x0fff); //set to max:4095
  401. // FIFO Init
  402. EnRXFIFOReadyInt(iobase, OFF);
  403. EnRXFIFOHalfLevelInt(iobase, OFF);
  404. EnTXFIFOHalfLevelInt(iobase, OFF);
  405. EnTXFIFOUnderrunEOMInt(iobase, ON);
  406. EnTXFIFOReadyInt(iobase, OFF);
  407. InvertTX(iobase, OFF);
  408. InvertRX(iobase, OFF);
  409. if (ReadLPCReg(0x20) == 0x3c)
  410. WriteLPCReg(0xF0, 0); // for VT1211
  411. /* Int Init */
  412. EnRXSpecInt(iobase, ON);
  413. /* The following is basically hwreset */
  414. /* If this is the case, why not just call hwreset() ? Jean II */
  415. ResetChip(iobase, 5);
  416. EnableDMA(iobase, OFF);
  417. EnableTX(iobase, OFF);
  418. EnableRX(iobase, OFF);
  419. EnRXDMA(iobase, OFF);
  420. EnTXDMA(iobase, OFF);
  421. RXStart(iobase, OFF);
  422. TXStart(iobase, OFF);
  423. InitCard(iobase);
  424. CommonInit(iobase);
  425. SIRFilter(iobase, ON);
  426. SetSIR(iobase, ON);
  427. CRC16(iobase, ON);
  428. EnTXCRC(iobase, 0);
  429. WriteReg(iobase, I_ST_CT_0, 0x00);
  430. SetBaudRate(iobase, 9600);
  431. SetPulseWidth(iobase, 12);
  432. SetSendPreambleCount(iobase, 0);
  433. self->io.speed = 9600;
  434. self->st_fifo.len = 0;
  435. via_ircc_change_dongle_speed(iobase, self->io.speed,
  436. self->io.dongle_id);
  437. WriteReg(iobase, I_ST_CT_0, 0x80);
  438. }
  439. /*
  440. * Function via_ircc_read_dongle_id (void)
  441. *
  442. */
  443. static int via_ircc_read_dongle_id(int iobase)
  444. {
  445. int dongle_id = 9; /* Default to IBM */
  446. IRDA_ERROR("via-ircc: dongle probing not supported, please specify dongle_id module parameter.\n");
  447. return dongle_id;
  448. }
  449. /*
  450. * Function via_ircc_change_dongle_speed (iobase, speed, dongle_id)
  451. * Change speed of the attach dongle
  452. * only implement two type of dongle currently.
  453. */
  454. static void via_ircc_change_dongle_speed(int iobase, int speed,
  455. int dongle_id)
  456. {
  457. u8 mode = 0;
  458. /* speed is unused, as we use IsSIROn()/IsMIROn() */
  459. speed = speed;
  460. IRDA_DEBUG(1, "%s(): change_dongle_speed to %d for 0x%x, %d\n",
  461. __func__, speed, iobase, dongle_id);
  462. switch (dongle_id) {
  463. /* Note: The dongle_id's listed here are derived from
  464. * nsc-ircc.c */
  465. case 0x08: /* HP HSDL-2300, HP HSDL-3600/HSDL-3610 */
  466. UseOneRX(iobase, ON); // use one RX pin RX1,RX2
  467. InvertTX(iobase, OFF);
  468. InvertRX(iobase, OFF);
  469. EnRX2(iobase, ON); //sir to rx2
  470. EnGPIOtoRX2(iobase, OFF);
  471. if (IsSIROn(iobase)) { //sir
  472. // Mode select Off
  473. SlowIRRXLowActive(iobase, ON);
  474. udelay(1000);
  475. SlowIRRXLowActive(iobase, OFF);
  476. } else {
  477. if (IsMIROn(iobase)) { //mir
  478. // Mode select On
  479. SlowIRRXLowActive(iobase, OFF);
  480. udelay(20);
  481. } else { // fir
  482. if (IsFIROn(iobase)) { //fir
  483. // Mode select On
  484. SlowIRRXLowActive(iobase, OFF);
  485. udelay(20);
  486. }
  487. }
  488. }
  489. break;
  490. case 0x09: /* IBM31T1100 or Temic TFDS6000/TFDS6500 */
  491. UseOneRX(iobase, ON); //use ONE RX....RX1
  492. InvertTX(iobase, OFF);
  493. InvertRX(iobase, OFF); // invert RX pin
  494. EnRX2(iobase, ON);
  495. EnGPIOtoRX2(iobase, OFF);
  496. if (IsSIROn(iobase)) { //sir
  497. // Mode select On
  498. SlowIRRXLowActive(iobase, ON);
  499. udelay(20);
  500. // Mode select Off
  501. SlowIRRXLowActive(iobase, OFF);
  502. }
  503. if (IsMIROn(iobase)) { //mir
  504. // Mode select On
  505. SlowIRRXLowActive(iobase, OFF);
  506. udelay(20);
  507. // Mode select Off
  508. SlowIRRXLowActive(iobase, ON);
  509. } else { // fir
  510. if (IsFIROn(iobase)) { //fir
  511. // Mode select On
  512. SlowIRRXLowActive(iobase, OFF);
  513. // TX On
  514. WriteTX(iobase, ON);
  515. udelay(20);
  516. // Mode select OFF
  517. SlowIRRXLowActive(iobase, ON);
  518. udelay(20);
  519. // TX Off
  520. WriteTX(iobase, OFF);
  521. }
  522. }
  523. break;
  524. case 0x0d:
  525. UseOneRX(iobase, OFF); // use two RX pin RX1,RX2
  526. InvertTX(iobase, OFF);
  527. InvertRX(iobase, OFF);
  528. SlowIRRXLowActive(iobase, OFF);
  529. if (IsSIROn(iobase)) { //sir
  530. EnGPIOtoRX2(iobase, OFF);
  531. WriteGIO(iobase, OFF);
  532. EnRX2(iobase, OFF); //sir to rx2
  533. } else { // fir mir
  534. EnGPIOtoRX2(iobase, OFF);
  535. WriteGIO(iobase, OFF);
  536. EnRX2(iobase, OFF); //fir to rx
  537. }
  538. break;
  539. case 0x11: /* Temic TFDS4500 */
  540. IRDA_DEBUG(2, "%s: Temic TFDS4500: One RX pin, TX normal, RX inverted.\n", __func__);
  541. UseOneRX(iobase, ON); //use ONE RX....RX1
  542. InvertTX(iobase, OFF);
  543. InvertRX(iobase, ON); // invert RX pin
  544. EnRX2(iobase, ON); //sir to rx2
  545. EnGPIOtoRX2(iobase, OFF);
  546. if( IsSIROn(iobase) ){ //sir
  547. // Mode select On
  548. SlowIRRXLowActive(iobase, ON);
  549. udelay(20);
  550. // Mode select Off
  551. SlowIRRXLowActive(iobase, OFF);
  552. } else{
  553. IRDA_DEBUG(0, "%s: Warning: TFDS4500 not running in SIR mode !\n", __func__);
  554. }
  555. break;
  556. case 0x0ff: /* Vishay */
  557. if (IsSIROn(iobase))
  558. mode = 0;
  559. else if (IsMIROn(iobase))
  560. mode = 1;
  561. else if (IsFIROn(iobase))
  562. mode = 2;
  563. else if (IsVFIROn(iobase))
  564. mode = 5; //VFIR-16
  565. SI_SetMode(iobase, mode);
  566. break;
  567. default:
  568. IRDA_ERROR("%s: Error: dongle_id %d unsupported !\n",
  569. __func__, dongle_id);
  570. }
  571. }
  572. /*
  573. * Function via_ircc_change_speed (self, baud)
  574. *
  575. * Change the speed of the device
  576. *
  577. */
  578. static void via_ircc_change_speed(struct via_ircc_cb *self, __u32 speed)
  579. {
  580. struct net_device *dev = self->netdev;
  581. u16 iobase;
  582. u8 value = 0, bTmp;
  583. iobase = self->io.fir_base;
  584. /* Update accounting for new speed */
  585. self->io.speed = speed;
  586. IRDA_DEBUG(1, "%s: change_speed to %d bps.\n", __func__, speed);
  587. WriteReg(iobase, I_ST_CT_0, 0x0);
  588. /* Controller mode sellection */
  589. switch (speed) {
  590. case 2400:
  591. case 9600:
  592. case 19200:
  593. case 38400:
  594. case 57600:
  595. case 115200:
  596. value = (115200/speed)-1;
  597. SetSIR(iobase, ON);
  598. CRC16(iobase, ON);
  599. break;
  600. case 576000:
  601. /* FIXME: this can't be right, as it's the same as 115200,
  602. * and 576000 is MIR, not SIR. */
  603. value = 0;
  604. SetSIR(iobase, ON);
  605. CRC16(iobase, ON);
  606. break;
  607. case 1152000:
  608. value = 0;
  609. SetMIR(iobase, ON);
  610. /* FIXME: CRC ??? */
  611. break;
  612. case 4000000:
  613. value = 0;
  614. SetFIR(iobase, ON);
  615. SetPulseWidth(iobase, 0);
  616. SetSendPreambleCount(iobase, 14);
  617. CRC16(iobase, OFF);
  618. EnTXCRC(iobase, ON);
  619. break;
  620. case 16000000:
  621. value = 0;
  622. SetVFIR(iobase, ON);
  623. /* FIXME: CRC ??? */
  624. break;
  625. default:
  626. value = 0;
  627. break;
  628. }
  629. /* Set baudrate to 0x19[2..7] */
  630. bTmp = (ReadReg(iobase, I_CF_H_1) & 0x03);
  631. bTmp |= value << 2;
  632. WriteReg(iobase, I_CF_H_1, bTmp);
  633. /* Some dongles may need to be informed about speed changes. */
  634. via_ircc_change_dongle_speed(iobase, speed, self->io.dongle_id);
  635. /* Set FIFO size to 64 */
  636. SetFIFO(iobase, 64);
  637. /* Enable IR */
  638. WriteReg(iobase, I_ST_CT_0, 0x80);
  639. // EnTXFIFOHalfLevelInt(iobase,ON);
  640. /* Enable some interrupts so we can receive frames */
  641. //EnAllInt(iobase,ON);
  642. if (IsSIROn(iobase)) {
  643. SIRFilter(iobase, ON);
  644. SIRRecvAny(iobase, ON);
  645. } else {
  646. SIRFilter(iobase, OFF);
  647. SIRRecvAny(iobase, OFF);
  648. }
  649. if (speed > 115200) {
  650. /* Install FIR xmit handler */
  651. dev->netdev_ops = &via_ircc_fir_ops;
  652. via_ircc_dma_receive(self);
  653. } else {
  654. /* Install SIR xmit handler */
  655. dev->netdev_ops = &via_ircc_sir_ops;
  656. }
  657. netif_wake_queue(dev);
  658. }
  659. /*
  660. * Function via_ircc_hard_xmit (skb, dev)
  661. *
  662. * Transmit the frame!
  663. *
  664. */
  665. static netdev_tx_t via_ircc_hard_xmit_sir(struct sk_buff *skb,
  666. struct net_device *dev)
  667. {
  668. struct via_ircc_cb *self;
  669. unsigned long flags;
  670. u16 iobase;
  671. __u32 speed;
  672. self = netdev_priv(dev);
  673. IRDA_ASSERT(self != NULL, return NETDEV_TX_OK;);
  674. iobase = self->io.fir_base;
  675. netif_stop_queue(dev);
  676. /* Check if we need to change the speed */
  677. speed = irda_get_next_speed(skb);
  678. if ((speed != self->io.speed) && (speed != -1)) {
  679. /* Check for empty frame */
  680. if (!skb->len) {
  681. via_ircc_change_speed(self, speed);
  682. dev->trans_start = jiffies;
  683. dev_kfree_skb(skb);
  684. return NETDEV_TX_OK;
  685. } else
  686. self->new_speed = speed;
  687. }
  688. InitCard(iobase);
  689. CommonInit(iobase);
  690. SIRFilter(iobase, ON);
  691. SetSIR(iobase, ON);
  692. CRC16(iobase, ON);
  693. EnTXCRC(iobase, 0);
  694. WriteReg(iobase, I_ST_CT_0, 0x00);
  695. spin_lock_irqsave(&self->lock, flags);
  696. self->tx_buff.data = self->tx_buff.head;
  697. self->tx_buff.len =
  698. async_wrap_skb(skb, self->tx_buff.data,
  699. self->tx_buff.truesize);
  700. dev->stats.tx_bytes += self->tx_buff.len;
  701. /* Send this frame with old speed */
  702. SetBaudRate(iobase, self->io.speed);
  703. SetPulseWidth(iobase, 12);
  704. SetSendPreambleCount(iobase, 0);
  705. WriteReg(iobase, I_ST_CT_0, 0x80);
  706. EnableTX(iobase, ON);
  707. EnableRX(iobase, OFF);
  708. ResetChip(iobase, 0);
  709. ResetChip(iobase, 1);
  710. ResetChip(iobase, 2);
  711. ResetChip(iobase, 3);
  712. ResetChip(iobase, 4);
  713. EnAllInt(iobase, ON);
  714. EnTXDMA(iobase, ON);
  715. EnRXDMA(iobase, OFF);
  716. irda_setup_dma(self->io.dma, self->tx_buff_dma, self->tx_buff.len,
  717. DMA_TX_MODE);
  718. SetSendByte(iobase, self->tx_buff.len);
  719. RXStart(iobase, OFF);
  720. TXStart(iobase, ON);
  721. dev->trans_start = jiffies;
  722. spin_unlock_irqrestore(&self->lock, flags);
  723. dev_kfree_skb(skb);
  724. return NETDEV_TX_OK;
  725. }
  726. static netdev_tx_t via_ircc_hard_xmit_fir(struct sk_buff *skb,
  727. struct net_device *dev)
  728. {
  729. struct via_ircc_cb *self;
  730. u16 iobase;
  731. __u32 speed;
  732. unsigned long flags;
  733. self = netdev_priv(dev);
  734. iobase = self->io.fir_base;
  735. if (self->st_fifo.len)
  736. return NETDEV_TX_OK;
  737. if (self->chip_id == 0x3076)
  738. iodelay(1500);
  739. else
  740. udelay(1500);
  741. netif_stop_queue(dev);
  742. speed = irda_get_next_speed(skb);
  743. if ((speed != self->io.speed) && (speed != -1)) {
  744. if (!skb->len) {
  745. via_ircc_change_speed(self, speed);
  746. dev->trans_start = jiffies;
  747. dev_kfree_skb(skb);
  748. return NETDEV_TX_OK;
  749. } else
  750. self->new_speed = speed;
  751. }
  752. spin_lock_irqsave(&self->lock, flags);
  753. self->tx_fifo.queue[self->tx_fifo.free].start = self->tx_fifo.tail;
  754. self->tx_fifo.queue[self->tx_fifo.free].len = skb->len;
  755. self->tx_fifo.tail += skb->len;
  756. dev->stats.tx_bytes += skb->len;
  757. skb_copy_from_linear_data(skb,
  758. self->tx_fifo.queue[self->tx_fifo.free].start, skb->len);
  759. self->tx_fifo.len++;
  760. self->tx_fifo.free++;
  761. //F01 if (self->tx_fifo.len == 1) {
  762. via_ircc_dma_xmit(self, iobase);
  763. //F01 }
  764. //F01 if (self->tx_fifo.free < (MAX_TX_WINDOW -1 )) netif_wake_queue(self->netdev);
  765. dev->trans_start = jiffies;
  766. dev_kfree_skb(skb);
  767. spin_unlock_irqrestore(&self->lock, flags);
  768. return NETDEV_TX_OK;
  769. }
  770. static int via_ircc_dma_xmit(struct via_ircc_cb *self, u16 iobase)
  771. {
  772. EnTXDMA(iobase, OFF);
  773. self->io.direction = IO_XMIT;
  774. EnPhys(iobase, ON);
  775. EnableTX(iobase, ON);
  776. EnableRX(iobase, OFF);
  777. ResetChip(iobase, 0);
  778. ResetChip(iobase, 1);
  779. ResetChip(iobase, 2);
  780. ResetChip(iobase, 3);
  781. ResetChip(iobase, 4);
  782. EnAllInt(iobase, ON);
  783. EnTXDMA(iobase, ON);
  784. EnRXDMA(iobase, OFF);
  785. irda_setup_dma(self->io.dma,
  786. ((u8 *)self->tx_fifo.queue[self->tx_fifo.ptr].start -
  787. self->tx_buff.head) + self->tx_buff_dma,
  788. self->tx_fifo.queue[self->tx_fifo.ptr].len, DMA_TX_MODE);
  789. IRDA_DEBUG(1, "%s: tx_fifo.ptr=%x,len=%x,tx_fifo.len=%x..\n",
  790. __func__, self->tx_fifo.ptr,
  791. self->tx_fifo.queue[self->tx_fifo.ptr].len,
  792. self->tx_fifo.len);
  793. SetSendByte(iobase, self->tx_fifo.queue[self->tx_fifo.ptr].len);
  794. RXStart(iobase, OFF);
  795. TXStart(iobase, ON);
  796. return 0;
  797. }
  798. /*
  799. * Function via_ircc_dma_xmit_complete (self)
  800. *
  801. * The transfer of a frame in finished. This function will only be called
  802. * by the interrupt handler
  803. *
  804. */
  805. static int via_ircc_dma_xmit_complete(struct via_ircc_cb *self)
  806. {
  807. int iobase;
  808. int ret = TRUE;
  809. u8 Tx_status;
  810. IRDA_DEBUG(3, "%s()\n", __func__);
  811. iobase = self->io.fir_base;
  812. /* Disable DMA */
  813. // DisableDmaChannel(self->io.dma);
  814. /* Check for underrun! */
  815. /* Clear bit, by writing 1 into it */
  816. Tx_status = GetTXStatus(iobase);
  817. if (Tx_status & 0x08) {
  818. self->netdev->stats.tx_errors++;
  819. self->netdev->stats.tx_fifo_errors++;
  820. hwreset(self);
  821. /* how to clear underrun? */
  822. } else {
  823. self->netdev->stats.tx_packets++;
  824. ResetChip(iobase, 3);
  825. ResetChip(iobase, 4);
  826. }
  827. /* Check if we need to change the speed */
  828. if (self->new_speed) {
  829. via_ircc_change_speed(self, self->new_speed);
  830. self->new_speed = 0;
  831. }
  832. /* Finished with this frame, so prepare for next */
  833. if (IsFIROn(iobase)) {
  834. if (self->tx_fifo.len) {
  835. self->tx_fifo.len--;
  836. self->tx_fifo.ptr++;
  837. }
  838. }
  839. IRDA_DEBUG(1,
  840. "%s: tx_fifo.len=%x ,tx_fifo.ptr=%x,tx_fifo.free=%x...\n",
  841. __func__,
  842. self->tx_fifo.len, self->tx_fifo.ptr, self->tx_fifo.free);
  843. /* F01_S
  844. // Any frames to be sent back-to-back?
  845. if (self->tx_fifo.len) {
  846. // Not finished yet!
  847. via_ircc_dma_xmit(self, iobase);
  848. ret = FALSE;
  849. } else {
  850. F01_E*/
  851. // Reset Tx FIFO info
  852. self->tx_fifo.len = self->tx_fifo.ptr = self->tx_fifo.free = 0;
  853. self->tx_fifo.tail = self->tx_buff.head;
  854. //F01 }
  855. // Make sure we have room for more frames
  856. //F01 if (self->tx_fifo.free < (MAX_TX_WINDOW -1 )) {
  857. // Not busy transmitting anymore
  858. // Tell the network layer, that we can accept more frames
  859. netif_wake_queue(self->netdev);
  860. //F01 }
  861. return ret;
  862. }
  863. /*
  864. * Function via_ircc_dma_receive (self)
  865. *
  866. * Set configuration for receive a frame.
  867. *
  868. */
  869. static int via_ircc_dma_receive(struct via_ircc_cb *self)
  870. {
  871. int iobase;
  872. iobase = self->io.fir_base;
  873. IRDA_DEBUG(3, "%s()\n", __func__);
  874. self->tx_fifo.len = self->tx_fifo.ptr = self->tx_fifo.free = 0;
  875. self->tx_fifo.tail = self->tx_buff.head;
  876. self->RxDataReady = 0;
  877. self->io.direction = IO_RECV;
  878. self->rx_buff.data = self->rx_buff.head;
  879. self->st_fifo.len = self->st_fifo.pending_bytes = 0;
  880. self->st_fifo.tail = self->st_fifo.head = 0;
  881. EnPhys(iobase, ON);
  882. EnableTX(iobase, OFF);
  883. EnableRX(iobase, ON);
  884. ResetChip(iobase, 0);
  885. ResetChip(iobase, 1);
  886. ResetChip(iobase, 2);
  887. ResetChip(iobase, 3);
  888. ResetChip(iobase, 4);
  889. EnAllInt(iobase, ON);
  890. EnTXDMA(iobase, OFF);
  891. EnRXDMA(iobase, ON);
  892. irda_setup_dma(self->io.dma2, self->rx_buff_dma,
  893. self->rx_buff.truesize, DMA_RX_MODE);
  894. TXStart(iobase, OFF);
  895. RXStart(iobase, ON);
  896. return 0;
  897. }
  898. /*
  899. * Function via_ircc_dma_receive_complete (self)
  900. *
  901. * Controller Finished with receiving frames,
  902. * and this routine is call by ISR
  903. *
  904. */
  905. static int via_ircc_dma_receive_complete(struct via_ircc_cb *self,
  906. int iobase)
  907. {
  908. struct st_fifo *st_fifo;
  909. struct sk_buff *skb;
  910. int len, i;
  911. u8 status = 0;
  912. iobase = self->io.fir_base;
  913. st_fifo = &self->st_fifo;
  914. if (self->io.speed < 4000000) { //Speed below FIR
  915. len = GetRecvByte(iobase, self);
  916. skb = dev_alloc_skb(len + 1);
  917. if (skb == NULL)
  918. return FALSE;
  919. // Make sure IP header gets aligned
  920. skb_reserve(skb, 1);
  921. skb_put(skb, len - 2);
  922. if (self->chip_id == 0x3076) {
  923. for (i = 0; i < len - 2; i++)
  924. skb->data[i] = self->rx_buff.data[i * 2];
  925. } else {
  926. if (self->chip_id == 0x3096) {
  927. for (i = 0; i < len - 2; i++)
  928. skb->data[i] =
  929. self->rx_buff.data[i];
  930. }
  931. }
  932. // Move to next frame
  933. self->rx_buff.data += len;
  934. self->netdev->stats.rx_bytes += len;
  935. self->netdev->stats.rx_packets++;
  936. skb->dev = self->netdev;
  937. skb_reset_mac_header(skb);
  938. skb->protocol = htons(ETH_P_IRDA);
  939. netif_rx(skb);
  940. return TRUE;
  941. }
  942. else { //FIR mode
  943. len = GetRecvByte(iobase, self);
  944. if (len == 0)
  945. return TRUE; //interrupt only, data maybe move by RxT
  946. if (((len - 4) < 2) || ((len - 4) > 2048)) {
  947. IRDA_DEBUG(1, "%s(): Trouble:len=%x,CurCount=%x,LastCount=%x..\n",
  948. __func__, len, RxCurCount(iobase, self),
  949. self->RxLastCount);
  950. hwreset(self);
  951. return FALSE;
  952. }
  953. IRDA_DEBUG(2, "%s(): fifo.len=%x,len=%x,CurCount=%x..\n",
  954. __func__,
  955. st_fifo->len, len - 4, RxCurCount(iobase, self));
  956. st_fifo->entries[st_fifo->tail].status = status;
  957. st_fifo->entries[st_fifo->tail].len = len;
  958. st_fifo->pending_bytes += len;
  959. st_fifo->tail++;
  960. st_fifo->len++;
  961. if (st_fifo->tail > MAX_RX_WINDOW)
  962. st_fifo->tail = 0;
  963. self->RxDataReady = 0;
  964. // It maybe have MAX_RX_WINDOW package receive by
  965. // receive_complete before Timer IRQ
  966. /* F01_S
  967. if (st_fifo->len < (MAX_RX_WINDOW+2 )) {
  968. RXStart(iobase,ON);
  969. SetTimer(iobase,4);
  970. }
  971. else {
  972. F01_E */
  973. EnableRX(iobase, OFF);
  974. EnRXDMA(iobase, OFF);
  975. RXStart(iobase, OFF);
  976. //F01_S
  977. // Put this entry back in fifo
  978. if (st_fifo->head > MAX_RX_WINDOW)
  979. st_fifo->head = 0;
  980. status = st_fifo->entries[st_fifo->head].status;
  981. len = st_fifo->entries[st_fifo->head].len;
  982. st_fifo->head++;
  983. st_fifo->len--;
  984. skb = dev_alloc_skb(len + 1 - 4);
  985. /*
  986. * if frame size, data ptr, or skb ptr are wrong, then get next
  987. * entry.
  988. */
  989. if ((skb == NULL) || (skb->data == NULL) ||
  990. (self->rx_buff.data == NULL) || (len < 6)) {
  991. self->netdev->stats.rx_dropped++;
  992. kfree_skb(skb);
  993. return TRUE;
  994. }
  995. skb_reserve(skb, 1);
  996. skb_put(skb, len - 4);
  997. skb_copy_to_linear_data(skb, self->rx_buff.data, len - 4);
  998. IRDA_DEBUG(2, "%s(): len=%x.rx_buff=%p\n", __func__,
  999. len - 4, self->rx_buff.data);
  1000. // Move to next frame
  1001. self->rx_buff.data += len;
  1002. self->netdev->stats.rx_bytes += len;
  1003. self->netdev->stats.rx_packets++;
  1004. skb->dev = self->netdev;
  1005. skb_reset_mac_header(skb);
  1006. skb->protocol = htons(ETH_P_IRDA);
  1007. netif_rx(skb);
  1008. //F01_E
  1009. } //FIR
  1010. return TRUE;
  1011. }
  1012. /*
  1013. * if frame is received , but no INT ,then use this routine to upload frame.
  1014. */
  1015. static int upload_rxdata(struct via_ircc_cb *self, int iobase)
  1016. {
  1017. struct sk_buff *skb;
  1018. int len;
  1019. struct st_fifo *st_fifo;
  1020. st_fifo = &self->st_fifo;
  1021. len = GetRecvByte(iobase, self);
  1022. IRDA_DEBUG(2, "%s(): len=%x\n", __func__, len);
  1023. if ((len - 4) < 2) {
  1024. self->netdev->stats.rx_dropped++;
  1025. return FALSE;
  1026. }
  1027. skb = dev_alloc_skb(len + 1);
  1028. if (skb == NULL) {
  1029. self->netdev->stats.rx_dropped++;
  1030. return FALSE;
  1031. }
  1032. skb_reserve(skb, 1);
  1033. skb_put(skb, len - 4 + 1);
  1034. skb_copy_to_linear_data(skb, self->rx_buff.data, len - 4 + 1);
  1035. st_fifo->tail++;
  1036. st_fifo->len++;
  1037. if (st_fifo->tail > MAX_RX_WINDOW)
  1038. st_fifo->tail = 0;
  1039. // Move to next frame
  1040. self->rx_buff.data += len;
  1041. self->netdev->stats.rx_bytes += len;
  1042. self->netdev->stats.rx_packets++;
  1043. skb->dev = self->netdev;
  1044. skb_reset_mac_header(skb);
  1045. skb->protocol = htons(ETH_P_IRDA);
  1046. netif_rx(skb);
  1047. if (st_fifo->len < (MAX_RX_WINDOW + 2)) {
  1048. RXStart(iobase, ON);
  1049. } else {
  1050. EnableRX(iobase, OFF);
  1051. EnRXDMA(iobase, OFF);
  1052. RXStart(iobase, OFF);
  1053. }
  1054. return TRUE;
  1055. }
  1056. /*
  1057. * Implement back to back receive , use this routine to upload data.
  1058. */
  1059. static int RxTimerHandler(struct via_ircc_cb *self, int iobase)
  1060. {
  1061. struct st_fifo *st_fifo;
  1062. struct sk_buff *skb;
  1063. int len;
  1064. u8 status;
  1065. st_fifo = &self->st_fifo;
  1066. if (CkRxRecv(iobase, self)) {
  1067. // if still receiving ,then return ,don't upload frame
  1068. self->RetryCount = 0;
  1069. SetTimer(iobase, 20);
  1070. self->RxDataReady++;
  1071. return FALSE;
  1072. } else
  1073. self->RetryCount++;
  1074. if ((self->RetryCount >= 1) ||
  1075. ((st_fifo->pending_bytes + 2048) > self->rx_buff.truesize) ||
  1076. (st_fifo->len >= (MAX_RX_WINDOW))) {
  1077. while (st_fifo->len > 0) { //upload frame
  1078. // Put this entry back in fifo
  1079. if (st_fifo->head > MAX_RX_WINDOW)
  1080. st_fifo->head = 0;
  1081. status = st_fifo->entries[st_fifo->head].status;
  1082. len = st_fifo->entries[st_fifo->head].len;
  1083. st_fifo->head++;
  1084. st_fifo->len--;
  1085. skb = dev_alloc_skb(len + 1 - 4);
  1086. /*
  1087. * if frame size, data ptr, or skb ptr are wrong,
  1088. * then get next entry.
  1089. */
  1090. if ((skb == NULL) || (skb->data == NULL) ||
  1091. (self->rx_buff.data == NULL) || (len < 6)) {
  1092. self->netdev->stats.rx_dropped++;
  1093. continue;
  1094. }
  1095. skb_reserve(skb, 1);
  1096. skb_put(skb, len - 4);
  1097. skb_copy_to_linear_data(skb, self->rx_buff.data, len - 4);
  1098. IRDA_DEBUG(2, "%s(): len=%x.head=%x\n", __func__,
  1099. len - 4, st_fifo->head);
  1100. // Move to next frame
  1101. self->rx_buff.data += len;
  1102. self->netdev->stats.rx_bytes += len;
  1103. self->netdev->stats.rx_packets++;
  1104. skb->dev = self->netdev;
  1105. skb_reset_mac_header(skb);
  1106. skb->protocol = htons(ETH_P_IRDA);
  1107. netif_rx(skb);
  1108. } //while
  1109. self->RetryCount = 0;
  1110. IRDA_DEBUG(2,
  1111. "%s(): End of upload HostStatus=%x,RxStatus=%x\n",
  1112. __func__,
  1113. GetHostStatus(iobase), GetRXStatus(iobase));
  1114. /*
  1115. * if frame is receive complete at this routine ,then upload
  1116. * frame.
  1117. */
  1118. if ((GetRXStatus(iobase) & 0x10) &&
  1119. (RxCurCount(iobase, self) != self->RxLastCount)) {
  1120. upload_rxdata(self, iobase);
  1121. if (irda_device_txqueue_empty(self->netdev))
  1122. via_ircc_dma_receive(self);
  1123. }
  1124. } // timer detect complete
  1125. else
  1126. SetTimer(iobase, 4);
  1127. return TRUE;
  1128. }
  1129. /*
  1130. * Function via_ircc_interrupt (irq, dev_id)
  1131. *
  1132. * An interrupt from the chip has arrived. Time to do some work
  1133. *
  1134. */
  1135. static irqreturn_t via_ircc_interrupt(int dummy, void *dev_id)
  1136. {
  1137. struct net_device *dev = dev_id;
  1138. struct via_ircc_cb *self = netdev_priv(dev);
  1139. int iobase;
  1140. u8 iHostIntType, iRxIntType, iTxIntType;
  1141. iobase = self->io.fir_base;
  1142. spin_lock(&self->lock);
  1143. iHostIntType = GetHostStatus(iobase);
  1144. IRDA_DEBUG(4, "%s(): iHostIntType %02x: %s %s %s %02x\n",
  1145. __func__, iHostIntType,
  1146. (iHostIntType & 0x40) ? "Timer" : "",
  1147. (iHostIntType & 0x20) ? "Tx" : "",
  1148. (iHostIntType & 0x10) ? "Rx" : "",
  1149. (iHostIntType & 0x0e) >> 1);
  1150. if ((iHostIntType & 0x40) != 0) { //Timer Event
  1151. self->EventFlag.TimeOut++;
  1152. ClearTimerInt(iobase, 1);
  1153. if (self->io.direction == IO_XMIT) {
  1154. via_ircc_dma_xmit(self, iobase);
  1155. }
  1156. if (self->io.direction == IO_RECV) {
  1157. /*
  1158. * frame ready hold too long, must reset.
  1159. */
  1160. if (self->RxDataReady > 30) {
  1161. hwreset(self);
  1162. if (irda_device_txqueue_empty(self->netdev)) {
  1163. via_ircc_dma_receive(self);
  1164. }
  1165. } else { // call this to upload frame.
  1166. RxTimerHandler(self, iobase);
  1167. }
  1168. } //RECV
  1169. } //Timer Event
  1170. if ((iHostIntType & 0x20) != 0) { //Tx Event
  1171. iTxIntType = GetTXStatus(iobase);
  1172. IRDA_DEBUG(4, "%s(): iTxIntType %02x: %s %s %s %s\n",
  1173. __func__, iTxIntType,
  1174. (iTxIntType & 0x08) ? "FIFO underr." : "",
  1175. (iTxIntType & 0x04) ? "EOM" : "",
  1176. (iTxIntType & 0x02) ? "FIFO ready" : "",
  1177. (iTxIntType & 0x01) ? "Early EOM" : "");
  1178. if (iTxIntType & 0x4) {
  1179. self->EventFlag.EOMessage++; // read and will auto clean
  1180. if (via_ircc_dma_xmit_complete(self)) {
  1181. if (irda_device_txqueue_empty
  1182. (self->netdev)) {
  1183. via_ircc_dma_receive(self);
  1184. }
  1185. } else {
  1186. self->EventFlag.Unknown++;
  1187. }
  1188. } //EOP
  1189. } //Tx Event
  1190. //----------------------------------------
  1191. if ((iHostIntType & 0x10) != 0) { //Rx Event
  1192. /* Check if DMA has finished */
  1193. iRxIntType = GetRXStatus(iobase);
  1194. IRDA_DEBUG(4, "%s(): iRxIntType %02x: %s %s %s %s %s %s %s\n",
  1195. __func__, iRxIntType,
  1196. (iRxIntType & 0x80) ? "PHY err." : "",
  1197. (iRxIntType & 0x40) ? "CRC err" : "",
  1198. (iRxIntType & 0x20) ? "FIFO overr." : "",
  1199. (iRxIntType & 0x10) ? "EOF" : "",
  1200. (iRxIntType & 0x08) ? "RxData" : "",
  1201. (iRxIntType & 0x02) ? "RxMaxLen" : "",
  1202. (iRxIntType & 0x01) ? "SIR bad" : "");
  1203. if (!iRxIntType)
  1204. IRDA_DEBUG(3, "%s(): RxIRQ =0\n", __func__);
  1205. if (iRxIntType & 0x10) {
  1206. if (via_ircc_dma_receive_complete(self, iobase)) {
  1207. //F01 if(!(IsFIROn(iobase))) via_ircc_dma_receive(self);
  1208. via_ircc_dma_receive(self);
  1209. }
  1210. } // No ERR
  1211. else { //ERR
  1212. IRDA_DEBUG(4, "%s(): RxIRQ ERR:iRxIntType=%x,HostIntType=%x,CurCount=%x,RxLastCount=%x_____\n",
  1213. __func__, iRxIntType, iHostIntType,
  1214. RxCurCount(iobase, self),
  1215. self->RxLastCount);
  1216. if (iRxIntType & 0x20) { //FIFO OverRun ERR
  1217. ResetChip(iobase, 0);
  1218. ResetChip(iobase, 1);
  1219. } else { //PHY,CRC ERR
  1220. if (iRxIntType != 0x08)
  1221. hwreset(self); //F01
  1222. }
  1223. via_ircc_dma_receive(self);
  1224. } //ERR
  1225. } //Rx Event
  1226. spin_unlock(&self->lock);
  1227. return IRQ_RETVAL(iHostIntType);
  1228. }
  1229. static void hwreset(struct via_ircc_cb *self)
  1230. {
  1231. int iobase;
  1232. iobase = self->io.fir_base;
  1233. IRDA_DEBUG(3, "%s()\n", __func__);
  1234. ResetChip(iobase, 5);
  1235. EnableDMA(iobase, OFF);
  1236. EnableTX(iobase, OFF);
  1237. EnableRX(iobase, OFF);
  1238. EnRXDMA(iobase, OFF);
  1239. EnTXDMA(iobase, OFF);
  1240. RXStart(iobase, OFF);
  1241. TXStart(iobase, OFF);
  1242. InitCard(iobase);
  1243. CommonInit(iobase);
  1244. SIRFilter(iobase, ON);
  1245. SetSIR(iobase, ON);
  1246. CRC16(iobase, ON);
  1247. EnTXCRC(iobase, 0);
  1248. WriteReg(iobase, I_ST_CT_0, 0x00);
  1249. SetBaudRate(iobase, 9600);
  1250. SetPulseWidth(iobase, 12);
  1251. SetSendPreambleCount(iobase, 0);
  1252. WriteReg(iobase, I_ST_CT_0, 0x80);
  1253. /* Restore speed. */
  1254. via_ircc_change_speed(self, self->io.speed);
  1255. self->st_fifo.len = 0;
  1256. }
  1257. /*
  1258. * Function via_ircc_is_receiving (self)
  1259. *
  1260. * Return TRUE is we are currently receiving a frame
  1261. *
  1262. */
  1263. static int via_ircc_is_receiving(struct via_ircc_cb *self)
  1264. {
  1265. int status = FALSE;
  1266. int iobase;
  1267. IRDA_ASSERT(self != NULL, return FALSE;);
  1268. iobase = self->io.fir_base;
  1269. if (CkRxRecv(iobase, self))
  1270. status = TRUE;
  1271. IRDA_DEBUG(2, "%s(): status=%x....\n", __func__, status);
  1272. return status;
  1273. }
  1274. /*
  1275. * Function via_ircc_net_open (dev)
  1276. *
  1277. * Start the device
  1278. *
  1279. */
  1280. static int via_ircc_net_open(struct net_device *dev)
  1281. {
  1282. struct via_ircc_cb *self;
  1283. int iobase;
  1284. char hwname[32];
  1285. IRDA_DEBUG(3, "%s()\n", __func__);
  1286. IRDA_ASSERT(dev != NULL, return -1;);
  1287. self = netdev_priv(dev);
  1288. dev->stats.rx_packets = 0;
  1289. IRDA_ASSERT(self != NULL, return 0;);
  1290. iobase = self->io.fir_base;
  1291. if (request_irq(self->io.irq, via_ircc_interrupt, 0, dev->name, dev)) {
  1292. IRDA_WARNING("%s, unable to allocate irq=%d\n", driver_name,
  1293. self->io.irq);
  1294. return -EAGAIN;
  1295. }
  1296. /*
  1297. * Always allocate the DMA channel after the IRQ, and clean up on
  1298. * failure.
  1299. */
  1300. if (request_dma(self->io.dma, dev->name)) {
  1301. IRDA_WARNING("%s, unable to allocate dma=%d\n", driver_name,
  1302. self->io.dma);
  1303. free_irq(self->io.irq, dev);
  1304. return -EAGAIN;
  1305. }
  1306. if (self->io.dma2 != self->io.dma) {
  1307. if (request_dma(self->io.dma2, dev->name)) {
  1308. IRDA_WARNING("%s, unable to allocate dma2=%d\n",
  1309. driver_name, self->io.dma2);
  1310. free_irq(self->io.irq, dev);
  1311. free_dma(self->io.dma);
  1312. return -EAGAIN;
  1313. }
  1314. }
  1315. /* turn on interrupts */
  1316. EnAllInt(iobase, ON);
  1317. EnInternalLoop(iobase, OFF);
  1318. EnExternalLoop(iobase, OFF);
  1319. /* */
  1320. via_ircc_dma_receive(self);
  1321. /* Ready to play! */
  1322. netif_start_queue(dev);
  1323. /*
  1324. * Open new IrLAP layer instance, now that everything should be
  1325. * initialized properly
  1326. */
  1327. sprintf(hwname, "VIA @ 0x%x", iobase);
  1328. self->irlap = irlap_open(dev, &self->qos, hwname);
  1329. self->RxLastCount = 0;
  1330. return 0;
  1331. }
  1332. /*
  1333. * Function via_ircc_net_close (dev)
  1334. *
  1335. * Stop the device
  1336. *
  1337. */
  1338. static int via_ircc_net_close(struct net_device *dev)
  1339. {
  1340. struct via_ircc_cb *self;
  1341. int iobase;
  1342. IRDA_DEBUG(3, "%s()\n", __func__);
  1343. IRDA_ASSERT(dev != NULL, return -1;);
  1344. self = netdev_priv(dev);
  1345. IRDA_ASSERT(self != NULL, return 0;);
  1346. /* Stop device */
  1347. netif_stop_queue(dev);
  1348. /* Stop and remove instance of IrLAP */
  1349. if (self->irlap)
  1350. irlap_close(self->irlap);
  1351. self->irlap = NULL;
  1352. iobase = self->io.fir_base;
  1353. EnTXDMA(iobase, OFF);
  1354. EnRXDMA(iobase, OFF);
  1355. DisableDmaChannel(self->io.dma);
  1356. /* Disable interrupts */
  1357. EnAllInt(iobase, OFF);
  1358. free_irq(self->io.irq, dev);
  1359. free_dma(self->io.dma);
  1360. if (self->io.dma2 != self->io.dma)
  1361. free_dma(self->io.dma2);
  1362. return 0;
  1363. }
  1364. /*
  1365. * Function via_ircc_net_ioctl (dev, rq, cmd)
  1366. *
  1367. * Process IOCTL commands for this device
  1368. *
  1369. */
  1370. static int via_ircc_net_ioctl(struct net_device *dev, struct ifreq *rq,
  1371. int cmd)
  1372. {
  1373. struct if_irda_req *irq = (struct if_irda_req *) rq;
  1374. struct via_ircc_cb *self;
  1375. unsigned long flags;
  1376. int ret = 0;
  1377. IRDA_ASSERT(dev != NULL, return -1;);
  1378. self = netdev_priv(dev);
  1379. IRDA_ASSERT(self != NULL, return -1;);
  1380. IRDA_DEBUG(1, "%s(), %s, (cmd=0x%X)\n", __func__, dev->name,
  1381. cmd);
  1382. /* Disable interrupts & save flags */
  1383. spin_lock_irqsave(&self->lock, flags);
  1384. switch (cmd) {
  1385. case SIOCSBANDWIDTH: /* Set bandwidth */
  1386. if (!capable(CAP_NET_ADMIN)) {
  1387. ret = -EPERM;
  1388. goto out;
  1389. }
  1390. via_ircc_change_speed(self, irq->ifr_baudrate);
  1391. break;
  1392. case SIOCSMEDIABUSY: /* Set media busy */
  1393. if (!capable(CAP_NET_ADMIN)) {
  1394. ret = -EPERM;
  1395. goto out;
  1396. }
  1397. irda_device_set_media_busy(self->netdev, TRUE);
  1398. break;
  1399. case SIOCGRECEIVING: /* Check if we are receiving right now */
  1400. irq->ifr_receiving = via_ircc_is_receiving(self);
  1401. break;
  1402. default:
  1403. ret = -EOPNOTSUPP;
  1404. }
  1405. out:
  1406. spin_unlock_irqrestore(&self->lock, flags);
  1407. return ret;
  1408. }
  1409. MODULE_AUTHOR("VIA Technologies,inc");
  1410. MODULE_DESCRIPTION("VIA IrDA Device Driver");
  1411. MODULE_LICENSE("GPL");
  1412. module_init(via_ircc_init);
  1413. module_exit(via_ircc_cleanup);