netjet.c 29 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165
  1. /*
  2. * NETJet mISDN driver
  3. *
  4. * Author Karsten Keil <keil@isdn4linux.de>
  5. *
  6. * Copyright 2009 by Karsten Keil <keil@isdn4linux.de>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  20. *
  21. */
  22. #include <linux/interrupt.h>
  23. #include <linux/module.h>
  24. #include <linux/pci.h>
  25. #include <linux/delay.h>
  26. #include <linux/mISDNhw.h>
  27. #include <linux/slab.h>
  28. #include "ipac.h"
  29. #include "iohelper.h"
  30. #include "netjet.h"
  31. #include <linux/isdn/hdlc.h>
  32. #define NETJET_REV "2.0"
  33. enum nj_types {
  34. NETJET_S_TJ300,
  35. NETJET_S_TJ320,
  36. ENTERNOW__TJ320,
  37. };
  38. struct tiger_dma {
  39. size_t size;
  40. u32 *start;
  41. int idx;
  42. u32 dmastart;
  43. u32 dmairq;
  44. u32 dmaend;
  45. u32 dmacur;
  46. };
  47. struct tiger_hw;
  48. struct tiger_ch {
  49. struct bchannel bch;
  50. struct tiger_hw *nj;
  51. int idx;
  52. int free;
  53. int lastrx;
  54. u16 rxstate;
  55. u16 txstate;
  56. struct isdnhdlc_vars hsend;
  57. struct isdnhdlc_vars hrecv;
  58. u8 *hsbuf;
  59. u8 *hrbuf;
  60. };
  61. #define TX_INIT 0x0001
  62. #define TX_IDLE 0x0002
  63. #define TX_RUN 0x0004
  64. #define TX_UNDERRUN 0x0100
  65. #define RX_OVERRUN 0x0100
  66. #define LOG_SIZE 64
  67. struct tiger_hw {
  68. struct list_head list;
  69. struct pci_dev *pdev;
  70. char name[MISDN_MAX_IDLEN];
  71. enum nj_types typ;
  72. int irq;
  73. u32 irqcnt;
  74. u32 base;
  75. size_t base_s;
  76. dma_addr_t dma;
  77. void *dma_p;
  78. spinlock_t lock; /* lock HW */
  79. struct isac_hw isac;
  80. struct tiger_dma send;
  81. struct tiger_dma recv;
  82. struct tiger_ch bc[2];
  83. u8 ctrlreg;
  84. u8 dmactrl;
  85. u8 auxd;
  86. u8 last_is0;
  87. u8 irqmask0;
  88. char log[LOG_SIZE];
  89. };
  90. static LIST_HEAD(Cards);
  91. static DEFINE_RWLOCK(card_lock); /* protect Cards */
  92. static u32 debug;
  93. static int nj_cnt;
  94. static void
  95. _set_debug(struct tiger_hw *card)
  96. {
  97. card->isac.dch.debug = debug;
  98. card->bc[0].bch.debug = debug;
  99. card->bc[1].bch.debug = debug;
  100. }
  101. static int
  102. set_debug(const char *val, struct kernel_param *kp)
  103. {
  104. int ret;
  105. struct tiger_hw *card;
  106. ret = param_set_uint(val, kp);
  107. if (!ret) {
  108. read_lock(&card_lock);
  109. list_for_each_entry(card, &Cards, list)
  110. _set_debug(card);
  111. read_unlock(&card_lock);
  112. }
  113. return ret;
  114. }
  115. MODULE_AUTHOR("Karsten Keil");
  116. MODULE_LICENSE("GPL v2");
  117. MODULE_VERSION(NETJET_REV);
  118. module_param_call(debug, set_debug, param_get_uint, &debug, S_IRUGO | S_IWUSR);
  119. MODULE_PARM_DESC(debug, "Netjet debug mask");
  120. static void
  121. nj_disable_hwirq(struct tiger_hw *card)
  122. {
  123. outb(0, card->base + NJ_IRQMASK0);
  124. outb(0, card->base + NJ_IRQMASK1);
  125. }
  126. static u8
  127. ReadISAC_nj(void *p, u8 offset)
  128. {
  129. struct tiger_hw *card = p;
  130. u8 ret;
  131. card->auxd &= 0xfc;
  132. card->auxd |= (offset >> 4) & 3;
  133. outb(card->auxd, card->base + NJ_AUXDATA);
  134. ret = inb(card->base + NJ_ISAC_OFF + ((offset & 0x0f) << 2));
  135. return ret;
  136. }
  137. static void
  138. WriteISAC_nj(void *p, u8 offset, u8 value)
  139. {
  140. struct tiger_hw *card = p;
  141. card->auxd &= 0xfc;
  142. card->auxd |= (offset >> 4) & 3;
  143. outb(card->auxd, card->base + NJ_AUXDATA);
  144. outb(value, card->base + NJ_ISAC_OFF + ((offset & 0x0f) << 2));
  145. }
  146. static void
  147. ReadFiFoISAC_nj(void *p, u8 offset, u8 *data, int size)
  148. {
  149. struct tiger_hw *card = p;
  150. card->auxd &= 0xfc;
  151. outb(card->auxd, card->base + NJ_AUXDATA);
  152. insb(card->base + NJ_ISAC_OFF, data, size);
  153. }
  154. static void
  155. WriteFiFoISAC_nj(void *p, u8 offset, u8 *data, int size)
  156. {
  157. struct tiger_hw *card = p;
  158. card->auxd &= 0xfc;
  159. outb(card->auxd, card->base + NJ_AUXDATA);
  160. outsb(card->base + NJ_ISAC_OFF, data, size);
  161. }
  162. static void
  163. fill_mem(struct tiger_ch *bc, u32 idx, u32 cnt, u32 fill)
  164. {
  165. struct tiger_hw *card = bc->bch.hw;
  166. u32 mask = 0xff, val;
  167. pr_debug("%s: B%1d fill %02x len %d idx %d/%d\n", card->name,
  168. bc->bch.nr, fill, cnt, idx, card->send.idx);
  169. if (bc->bch.nr & 2) {
  170. fill <<= 8;
  171. mask <<= 8;
  172. }
  173. mask ^= 0xffffffff;
  174. while (cnt--) {
  175. val = card->send.start[idx];
  176. val &= mask;
  177. val |= fill;
  178. card->send.start[idx++] = val;
  179. if (idx >= card->send.size)
  180. idx = 0;
  181. }
  182. }
  183. static int
  184. mode_tiger(struct tiger_ch *bc, u32 protocol)
  185. {
  186. struct tiger_hw *card = bc->bch.hw;
  187. pr_debug("%s: B%1d protocol %x-->%x\n", card->name,
  188. bc->bch.nr, bc->bch.state, protocol);
  189. switch (protocol) {
  190. case ISDN_P_NONE:
  191. if (bc->bch.state == ISDN_P_NONE)
  192. break;
  193. fill_mem(bc, 0, card->send.size, 0xff);
  194. bc->bch.state = protocol;
  195. /* only stop dma and interrupts if both channels NULL */
  196. if ((card->bc[0].bch.state == ISDN_P_NONE) &&
  197. (card->bc[1].bch.state == ISDN_P_NONE)) {
  198. card->dmactrl = 0;
  199. outb(card->dmactrl, card->base + NJ_DMACTRL);
  200. outb(0, card->base + NJ_IRQMASK0);
  201. }
  202. test_and_clear_bit(FLG_HDLC, &bc->bch.Flags);
  203. test_and_clear_bit(FLG_TRANSPARENT, &bc->bch.Flags);
  204. bc->txstate = 0;
  205. bc->rxstate = 0;
  206. bc->lastrx = -1;
  207. break;
  208. case ISDN_P_B_RAW:
  209. test_and_set_bit(FLG_TRANSPARENT, &bc->bch.Flags);
  210. bc->bch.state = protocol;
  211. bc->idx = 0;
  212. bc->free = card->send.size / 2;
  213. bc->rxstate = 0;
  214. bc->txstate = TX_INIT | TX_IDLE;
  215. bc->lastrx = -1;
  216. if (!card->dmactrl) {
  217. card->dmactrl = 1;
  218. outb(card->dmactrl, card->base + NJ_DMACTRL);
  219. outb(0x0f, card->base + NJ_IRQMASK0);
  220. }
  221. break;
  222. case ISDN_P_B_HDLC:
  223. test_and_set_bit(FLG_HDLC, &bc->bch.Flags);
  224. bc->bch.state = protocol;
  225. bc->idx = 0;
  226. bc->free = card->send.size / 2;
  227. bc->rxstate = 0;
  228. bc->txstate = TX_INIT | TX_IDLE;
  229. isdnhdlc_rcv_init(&bc->hrecv, 0);
  230. isdnhdlc_out_init(&bc->hsend, 0);
  231. bc->lastrx = -1;
  232. if (!card->dmactrl) {
  233. card->dmactrl = 1;
  234. outb(card->dmactrl, card->base + NJ_DMACTRL);
  235. outb(0x0f, card->base + NJ_IRQMASK0);
  236. }
  237. break;
  238. default:
  239. pr_info("%s: %s protocol %x not handled\n", card->name,
  240. __func__, protocol);
  241. return -ENOPROTOOPT;
  242. }
  243. card->send.dmacur = inl(card->base + NJ_DMA_READ_ADR);
  244. card->recv.dmacur = inl(card->base + NJ_DMA_WRITE_ADR);
  245. card->send.idx = (card->send.dmacur - card->send.dmastart) >> 2;
  246. card->recv.idx = (card->recv.dmacur - card->recv.dmastart) >> 2;
  247. pr_debug("%s: %s ctrl %x irq %02x/%02x idx %d/%d\n",
  248. card->name, __func__,
  249. inb(card->base + NJ_DMACTRL),
  250. inb(card->base + NJ_IRQMASK0),
  251. inb(card->base + NJ_IRQSTAT0),
  252. card->send.idx,
  253. card->recv.idx);
  254. return 0;
  255. }
  256. static void
  257. nj_reset(struct tiger_hw *card)
  258. {
  259. outb(0xff, card->base + NJ_CTRL); /* Reset On */
  260. mdelay(1);
  261. /* now edge triggered for TJ320 GE 13/07/00 */
  262. /* see comment in IRQ function */
  263. if (card->typ == NETJET_S_TJ320) /* TJ320 */
  264. card->ctrlreg = 0x40; /* Reset Off and status read clear */
  265. else
  266. card->ctrlreg = 0x00; /* Reset Off and status read clear */
  267. outb(card->ctrlreg, card->base + NJ_CTRL);
  268. mdelay(10);
  269. /* configure AUX pins (all output except ISAC IRQ pin) */
  270. card->auxd = 0;
  271. card->dmactrl = 0;
  272. outb(~NJ_ISACIRQ, card->base + NJ_AUXCTRL);
  273. outb(NJ_ISACIRQ, card->base + NJ_IRQMASK1);
  274. outb(card->auxd, card->base + NJ_AUXDATA);
  275. }
  276. static int
  277. inittiger(struct tiger_hw *card)
  278. {
  279. int i;
  280. card->dma_p = pci_alloc_consistent(card->pdev, NJ_DMA_SIZE,
  281. &card->dma);
  282. if (!card->dma_p) {
  283. pr_info("%s: No DMA memory\n", card->name);
  284. return -ENOMEM;
  285. }
  286. if ((u64)card->dma > 0xffffffff) {
  287. pr_info("%s: DMA outside 32 bit\n", card->name);
  288. return -ENOMEM;
  289. }
  290. for (i = 0; i < 2; i++) {
  291. card->bc[i].hsbuf = kmalloc(NJ_DMA_TXSIZE, GFP_ATOMIC);
  292. if (!card->bc[i].hsbuf) {
  293. pr_info("%s: no B%d send buffer\n", card->name, i + 1);
  294. return -ENOMEM;
  295. }
  296. card->bc[i].hrbuf = kmalloc(NJ_DMA_RXSIZE, GFP_ATOMIC);
  297. if (!card->bc[i].hrbuf) {
  298. pr_info("%s: no B%d recv buffer\n", card->name, i + 1);
  299. return -ENOMEM;
  300. }
  301. }
  302. memset(card->dma_p, 0xff, NJ_DMA_SIZE);
  303. card->send.start = card->dma_p;
  304. card->send.dmastart = (u32)card->dma;
  305. card->send.dmaend = card->send.dmastart +
  306. (4 * (NJ_DMA_TXSIZE - 1));
  307. card->send.dmairq = card->send.dmastart +
  308. (4 * ((NJ_DMA_TXSIZE / 2) - 1));
  309. card->send.size = NJ_DMA_TXSIZE;
  310. if (debug & DEBUG_HW)
  311. pr_notice("%s: send buffer phy %#x - %#x - %#x virt %p"
  312. " size %zu u32\n", card->name,
  313. card->send.dmastart, card->send.dmairq,
  314. card->send.dmaend, card->send.start, card->send.size);
  315. outl(card->send.dmastart, card->base + NJ_DMA_READ_START);
  316. outl(card->send.dmairq, card->base + NJ_DMA_READ_IRQ);
  317. outl(card->send.dmaend, card->base + NJ_DMA_READ_END);
  318. card->recv.start = card->dma_p + (NJ_DMA_SIZE / 2);
  319. card->recv.dmastart = (u32)card->dma + (NJ_DMA_SIZE / 2);
  320. card->recv.dmaend = card->recv.dmastart +
  321. (4 * (NJ_DMA_RXSIZE - 1));
  322. card->recv.dmairq = card->recv.dmastart +
  323. (4 * ((NJ_DMA_RXSIZE / 2) - 1));
  324. card->recv.size = NJ_DMA_RXSIZE;
  325. if (debug & DEBUG_HW)
  326. pr_notice("%s: recv buffer phy %#x - %#x - %#x virt %p"
  327. " size %zu u32\n", card->name,
  328. card->recv.dmastart, card->recv.dmairq,
  329. card->recv.dmaend, card->recv.start, card->recv.size);
  330. outl(card->recv.dmastart, card->base + NJ_DMA_WRITE_START);
  331. outl(card->recv.dmairq, card->base + NJ_DMA_WRITE_IRQ);
  332. outl(card->recv.dmaend, card->base + NJ_DMA_WRITE_END);
  333. return 0;
  334. }
  335. static void
  336. read_dma(struct tiger_ch *bc, u32 idx, int cnt)
  337. {
  338. struct tiger_hw *card = bc->bch.hw;
  339. int i, stat;
  340. u32 val;
  341. u8 *p, *pn;
  342. if (bc->lastrx == idx) {
  343. bc->rxstate |= RX_OVERRUN;
  344. pr_info("%s: B%1d overrun at idx %d\n", card->name,
  345. bc->bch.nr, idx);
  346. }
  347. bc->lastrx = idx;
  348. if (!bc->bch.rx_skb) {
  349. bc->bch.rx_skb = mI_alloc_skb(bc->bch.maxlen, GFP_ATOMIC);
  350. if (!bc->bch.rx_skb) {
  351. pr_info("%s: B%1d receive out of memory\n",
  352. card->name, bc->bch.nr);
  353. return;
  354. }
  355. }
  356. if (test_bit(FLG_TRANSPARENT, &bc->bch.Flags)) {
  357. if ((bc->bch.rx_skb->len + cnt) > bc->bch.maxlen) {
  358. pr_debug("%s: B%1d overrun %d\n", card->name,
  359. bc->bch.nr, bc->bch.rx_skb->len + cnt);
  360. skb_trim(bc->bch.rx_skb, 0);
  361. return;
  362. }
  363. p = skb_put(bc->bch.rx_skb, cnt);
  364. } else
  365. p = bc->hrbuf;
  366. for (i = 0; i < cnt; i++) {
  367. val = card->recv.start[idx++];
  368. if (bc->bch.nr & 2)
  369. val >>= 8;
  370. if (idx >= card->recv.size)
  371. idx = 0;
  372. p[i] = val & 0xff;
  373. }
  374. pn = bc->hrbuf;
  375. next_frame:
  376. if (test_bit(FLG_HDLC, &bc->bch.Flags)) {
  377. stat = isdnhdlc_decode(&bc->hrecv, pn, cnt, &i,
  378. bc->bch.rx_skb->data, bc->bch.maxlen);
  379. if (stat > 0) /* valid frame received */
  380. p = skb_put(bc->bch.rx_skb, stat);
  381. else if (stat == -HDLC_CRC_ERROR)
  382. pr_info("%s: B%1d receive frame CRC error\n",
  383. card->name, bc->bch.nr);
  384. else if (stat == -HDLC_FRAMING_ERROR)
  385. pr_info("%s: B%1d receive framing error\n",
  386. card->name, bc->bch.nr);
  387. else if (stat == -HDLC_LENGTH_ERROR)
  388. pr_info("%s: B%1d receive frame too long (> %d)\n",
  389. card->name, bc->bch.nr, bc->bch.maxlen);
  390. } else
  391. stat = cnt;
  392. if (stat > 0) {
  393. if (debug & DEBUG_HW_BFIFO) {
  394. snprintf(card->log, LOG_SIZE, "B%1d-recv %s %d ",
  395. bc->bch.nr, card->name, stat);
  396. print_hex_dump_bytes(card->log, DUMP_PREFIX_OFFSET,
  397. p, stat);
  398. }
  399. recv_Bchannel(&bc->bch, 0);
  400. }
  401. if (test_bit(FLG_HDLC, &bc->bch.Flags)) {
  402. pn += i;
  403. cnt -= i;
  404. if (!bc->bch.rx_skb) {
  405. bc->bch.rx_skb = mI_alloc_skb(bc->bch.maxlen,
  406. GFP_ATOMIC);
  407. if (!bc->bch.rx_skb) {
  408. pr_info("%s: B%1d receive out of memory\n",
  409. card->name, bc->bch.nr);
  410. return;
  411. }
  412. }
  413. if (cnt > 0)
  414. goto next_frame;
  415. }
  416. }
  417. static void
  418. recv_tiger(struct tiger_hw *card, u8 irq_stat)
  419. {
  420. u32 idx;
  421. int cnt = card->recv.size / 2;
  422. /* Note receive is via the WRITE DMA channel */
  423. card->last_is0 &= ~NJ_IRQM0_WR_MASK;
  424. card->last_is0 |= (irq_stat & NJ_IRQM0_WR_MASK);
  425. if (irq_stat & NJ_IRQM0_WR_END)
  426. idx = cnt - 1;
  427. else
  428. idx = card->recv.size - 1;
  429. if (test_bit(FLG_ACTIVE, &card->bc[0].bch.Flags))
  430. read_dma(&card->bc[0], idx, cnt);
  431. if (test_bit(FLG_ACTIVE, &card->bc[1].bch.Flags))
  432. read_dma(&card->bc[1], idx, cnt);
  433. }
  434. /* sync with current DMA address at start or after exception */
  435. static void
  436. resync(struct tiger_ch *bc, struct tiger_hw *card)
  437. {
  438. card->send.dmacur = inl(card->base | NJ_DMA_READ_ADR);
  439. card->send.idx = (card->send.dmacur - card->send.dmastart) >> 2;
  440. if (bc->free > card->send.size / 2)
  441. bc->free = card->send.size / 2;
  442. /* currently we simple sync to the next complete free area
  443. * this hast the advantage that we have always maximum time to
  444. * handle TX irq
  445. */
  446. if (card->send.idx < ((card->send.size / 2) - 1))
  447. bc->idx = (card->recv.size / 2) - 1;
  448. else
  449. bc->idx = card->recv.size - 1;
  450. bc->txstate = TX_RUN;
  451. pr_debug("%s: %s B%1d free %d idx %d/%d\n", card->name,
  452. __func__, bc->bch.nr, bc->free, bc->idx, card->send.idx);
  453. }
  454. static int bc_next_frame(struct tiger_ch *);
  455. static void
  456. fill_hdlc_flag(struct tiger_ch *bc)
  457. {
  458. struct tiger_hw *card = bc->bch.hw;
  459. int count, i;
  460. u32 m, v;
  461. u8 *p;
  462. if (bc->free == 0)
  463. return;
  464. pr_debug("%s: %s B%1d %d state %x idx %d/%d\n", card->name,
  465. __func__, bc->bch.nr, bc->free, bc->txstate,
  466. bc->idx, card->send.idx);
  467. if (bc->txstate & (TX_IDLE | TX_INIT | TX_UNDERRUN))
  468. resync(bc, card);
  469. count = isdnhdlc_encode(&bc->hsend, NULL, 0, &i,
  470. bc->hsbuf, bc->free);
  471. pr_debug("%s: B%1d hdlc encoded %d flags\n", card->name,
  472. bc->bch.nr, count);
  473. bc->free -= count;
  474. p = bc->hsbuf;
  475. m = (bc->bch.nr & 1) ? 0xffffff00 : 0xffff00ff;
  476. for (i = 0; i < count; i++) {
  477. if (bc->idx >= card->send.size)
  478. bc->idx = 0;
  479. v = card->send.start[bc->idx];
  480. v &= m;
  481. v |= (bc->bch.nr & 1) ? (u32)(p[i]) : ((u32)(p[i])) << 8;
  482. card->send.start[bc->idx++] = v;
  483. }
  484. if (debug & DEBUG_HW_BFIFO) {
  485. snprintf(card->log, LOG_SIZE, "B%1d-send %s %d ",
  486. bc->bch.nr, card->name, count);
  487. print_hex_dump_bytes(card->log, DUMP_PREFIX_OFFSET, p, count);
  488. }
  489. }
  490. static void
  491. fill_dma(struct tiger_ch *bc)
  492. {
  493. struct tiger_hw *card = bc->bch.hw;
  494. int count, i;
  495. u32 m, v;
  496. u8 *p;
  497. if (bc->free == 0)
  498. return;
  499. count = bc->bch.tx_skb->len - bc->bch.tx_idx;
  500. if (count <= 0)
  501. return;
  502. pr_debug("%s: %s B%1d %d/%d/%d/%d state %x idx %d/%d\n", card->name,
  503. __func__, bc->bch.nr, count, bc->free, bc->bch.tx_idx,
  504. bc->bch.tx_skb->len, bc->txstate, bc->idx, card->send.idx);
  505. if (bc->txstate & (TX_IDLE | TX_INIT | TX_UNDERRUN))
  506. resync(bc, card);
  507. p = bc->bch.tx_skb->data + bc->bch.tx_idx;
  508. if (test_bit(FLG_HDLC, &bc->bch.Flags)) {
  509. count = isdnhdlc_encode(&bc->hsend, p, count, &i,
  510. bc->hsbuf, bc->free);
  511. pr_debug("%s: B%1d hdlc encoded %d in %d\n", card->name,
  512. bc->bch.nr, i, count);
  513. bc->bch.tx_idx += i;
  514. bc->free -= count;
  515. p = bc->hsbuf;
  516. } else {
  517. if (count > bc->free)
  518. count = bc->free;
  519. bc->bch.tx_idx += count;
  520. bc->free -= count;
  521. }
  522. m = (bc->bch.nr & 1) ? 0xffffff00 : 0xffff00ff;
  523. for (i = 0; i < count; i++) {
  524. if (bc->idx >= card->send.size)
  525. bc->idx = 0;
  526. v = card->send.start[bc->idx];
  527. v &= m;
  528. v |= (bc->bch.nr & 1) ? (u32)(p[i]) : ((u32)(p[i])) << 8;
  529. card->send.start[bc->idx++] = v;
  530. }
  531. if (debug & DEBUG_HW_BFIFO) {
  532. snprintf(card->log, LOG_SIZE, "B%1d-send %s %d ",
  533. bc->bch.nr, card->name, count);
  534. print_hex_dump_bytes(card->log, DUMP_PREFIX_OFFSET, p, count);
  535. }
  536. if (bc->free)
  537. bc_next_frame(bc);
  538. }
  539. static int
  540. bc_next_frame(struct tiger_ch *bc)
  541. {
  542. if (bc->bch.tx_skb && bc->bch.tx_idx < bc->bch.tx_skb->len)
  543. fill_dma(bc);
  544. else {
  545. if (bc->bch.tx_skb) {
  546. /* send confirm, on trans, free on hdlc. */
  547. if (test_bit(FLG_TRANSPARENT, &bc->bch.Flags))
  548. confirm_Bsend(&bc->bch);
  549. dev_kfree_skb(bc->bch.tx_skb);
  550. }
  551. if (get_next_bframe(&bc->bch))
  552. fill_dma(bc);
  553. else
  554. return 0;
  555. }
  556. return 1;
  557. }
  558. static void
  559. send_tiger_bc(struct tiger_hw *card, struct tiger_ch *bc)
  560. {
  561. int ret;
  562. bc->free += card->send.size / 2;
  563. if (bc->free >= card->send.size) {
  564. if (!(bc->txstate & (TX_UNDERRUN | TX_INIT))) {
  565. pr_info("%s: B%1d TX underrun state %x\n", card->name,
  566. bc->bch.nr, bc->txstate);
  567. bc->txstate |= TX_UNDERRUN;
  568. }
  569. bc->free = card->send.size;
  570. }
  571. ret = bc_next_frame(bc);
  572. if (!ret) {
  573. if (test_bit(FLG_HDLC, &bc->bch.Flags)) {
  574. fill_hdlc_flag(bc);
  575. return;
  576. }
  577. pr_debug("%s: B%1d TX no data free %d idx %d/%d\n", card->name,
  578. bc->bch.nr, bc->free, bc->idx, card->send.idx);
  579. if (!(bc->txstate & (TX_IDLE | TX_INIT))) {
  580. fill_mem(bc, bc->idx, bc->free, 0xff);
  581. if (bc->free == card->send.size)
  582. bc->txstate |= TX_IDLE;
  583. }
  584. }
  585. }
  586. static void
  587. send_tiger(struct tiger_hw *card, u8 irq_stat)
  588. {
  589. int i;
  590. /* Note send is via the READ DMA channel */
  591. if ((irq_stat & card->last_is0) & NJ_IRQM0_RD_MASK) {
  592. pr_info("%s: tiger warn write double dma %x/%x\n",
  593. card->name, irq_stat, card->last_is0);
  594. return;
  595. } else {
  596. card->last_is0 &= ~NJ_IRQM0_RD_MASK;
  597. card->last_is0 |= (irq_stat & NJ_IRQM0_RD_MASK);
  598. }
  599. for (i = 0; i < 2; i++) {
  600. if (test_bit(FLG_ACTIVE, &card->bc[i].bch.Flags))
  601. send_tiger_bc(card, &card->bc[i]);
  602. }
  603. }
  604. static irqreturn_t
  605. nj_irq(int intno, void *dev_id)
  606. {
  607. struct tiger_hw *card = dev_id;
  608. u8 val, s1val, s0val;
  609. spin_lock(&card->lock);
  610. s0val = inb(card->base | NJ_IRQSTAT0);
  611. s1val = inb(card->base | NJ_IRQSTAT1);
  612. if ((s1val & NJ_ISACIRQ) && (s0val == 0)) {
  613. /* shared IRQ */
  614. spin_unlock(&card->lock);
  615. return IRQ_NONE;
  616. }
  617. pr_debug("%s: IRQSTAT0 %02x IRQSTAT1 %02x\n", card->name, s0val, s1val);
  618. card->irqcnt++;
  619. if (!(s1val & NJ_ISACIRQ)) {
  620. val = ReadISAC_nj(card, ISAC_ISTA);
  621. if (val)
  622. mISDNisac_irq(&card->isac, val);
  623. }
  624. if (s0val)
  625. /* write to clear */
  626. outb(s0val, card->base | NJ_IRQSTAT0);
  627. else
  628. goto end;
  629. s1val = s0val;
  630. /* set bits in sval to indicate which page is free */
  631. card->recv.dmacur = inl(card->base | NJ_DMA_WRITE_ADR);
  632. card->recv.idx = (card->recv.dmacur - card->recv.dmastart) >> 2;
  633. if (card->recv.dmacur < card->recv.dmairq)
  634. s0val = 0x08; /* the 2nd write area is free */
  635. else
  636. s0val = 0x04; /* the 1st write area is free */
  637. card->send.dmacur = inl(card->base | NJ_DMA_READ_ADR);
  638. card->send.idx = (card->send.dmacur - card->send.dmastart) >> 2;
  639. if (card->send.dmacur < card->send.dmairq)
  640. s0val |= 0x02; /* the 2nd read area is free */
  641. else
  642. s0val |= 0x01; /* the 1st read area is free */
  643. pr_debug("%s: DMA Status %02x/%02x/%02x %d/%d\n", card->name,
  644. s1val, s0val, card->last_is0,
  645. card->recv.idx, card->send.idx);
  646. /* test if we have a DMA interrupt */
  647. if (s0val != card->last_is0) {
  648. if ((s0val & NJ_IRQM0_RD_MASK) !=
  649. (card->last_is0 & NJ_IRQM0_RD_MASK))
  650. /* got a write dma int */
  651. send_tiger(card, s0val);
  652. if ((s0val & NJ_IRQM0_WR_MASK) !=
  653. (card->last_is0 & NJ_IRQM0_WR_MASK))
  654. /* got a read dma int */
  655. recv_tiger(card, s0val);
  656. }
  657. end:
  658. spin_unlock(&card->lock);
  659. return IRQ_HANDLED;
  660. }
  661. static int
  662. nj_l2l1B(struct mISDNchannel *ch, struct sk_buff *skb)
  663. {
  664. int ret = -EINVAL;
  665. struct bchannel *bch = container_of(ch, struct bchannel, ch);
  666. struct tiger_ch *bc = container_of(bch, struct tiger_ch, bch);
  667. struct tiger_hw *card = bch->hw;
  668. struct mISDNhead *hh = mISDN_HEAD_P(skb);
  669. u32 id;
  670. u_long flags;
  671. switch (hh->prim) {
  672. case PH_DATA_REQ:
  673. spin_lock_irqsave(&card->lock, flags);
  674. ret = bchannel_senddata(bch, skb);
  675. if (ret > 0) { /* direct TX */
  676. id = hh->id; /* skb can be freed */
  677. fill_dma(bc);
  678. ret = 0;
  679. spin_unlock_irqrestore(&card->lock, flags);
  680. if (!test_bit(FLG_TRANSPARENT, &bch->Flags))
  681. queue_ch_frame(ch, PH_DATA_CNF, id, NULL);
  682. } else
  683. spin_unlock_irqrestore(&card->lock, flags);
  684. return ret;
  685. case PH_ACTIVATE_REQ:
  686. spin_lock_irqsave(&card->lock, flags);
  687. if (!test_and_set_bit(FLG_ACTIVE, &bch->Flags))
  688. ret = mode_tiger(bc, ch->protocol);
  689. else
  690. ret = 0;
  691. spin_unlock_irqrestore(&card->lock, flags);
  692. if (!ret)
  693. _queue_data(ch, PH_ACTIVATE_IND, MISDN_ID_ANY, 0,
  694. NULL, GFP_KERNEL);
  695. break;
  696. case PH_DEACTIVATE_REQ:
  697. spin_lock_irqsave(&card->lock, flags);
  698. mISDN_clear_bchannel(bch);
  699. mode_tiger(bc, ISDN_P_NONE);
  700. spin_unlock_irqrestore(&card->lock, flags);
  701. _queue_data(ch, PH_DEACTIVATE_IND, MISDN_ID_ANY, 0,
  702. NULL, GFP_KERNEL);
  703. ret = 0;
  704. break;
  705. }
  706. if (!ret)
  707. dev_kfree_skb(skb);
  708. return ret;
  709. }
  710. static int
  711. channel_bctrl(struct tiger_ch *bc, struct mISDN_ctrl_req *cq)
  712. {
  713. int ret = 0;
  714. struct tiger_hw *card = bc->bch.hw;
  715. switch (cq->op) {
  716. case MISDN_CTRL_GETOP:
  717. cq->op = 0;
  718. break;
  719. /* Nothing implemented yet */
  720. case MISDN_CTRL_FILL_EMPTY:
  721. default:
  722. pr_info("%s: %s unknown Op %x\n", card->name, __func__, cq->op);
  723. ret = -EINVAL;
  724. break;
  725. }
  726. return ret;
  727. }
  728. static int
  729. nj_bctrl(struct mISDNchannel *ch, u32 cmd, void *arg)
  730. {
  731. struct bchannel *bch = container_of(ch, struct bchannel, ch);
  732. struct tiger_ch *bc = container_of(bch, struct tiger_ch, bch);
  733. struct tiger_hw *card = bch->hw;
  734. int ret = -EINVAL;
  735. u_long flags;
  736. pr_debug("%s: %s cmd:%x %p\n", card->name, __func__, cmd, arg);
  737. switch (cmd) {
  738. case CLOSE_CHANNEL:
  739. test_and_clear_bit(FLG_OPEN, &bch->Flags);
  740. if (test_bit(FLG_ACTIVE, &bch->Flags)) {
  741. spin_lock_irqsave(&card->lock, flags);
  742. mISDN_freebchannel(bch);
  743. test_and_clear_bit(FLG_TX_BUSY, &bch->Flags);
  744. test_and_clear_bit(FLG_ACTIVE, &bch->Flags);
  745. mode_tiger(bc, ISDN_P_NONE);
  746. spin_unlock_irqrestore(&card->lock, flags);
  747. }
  748. ch->protocol = ISDN_P_NONE;
  749. ch->peer = NULL;
  750. module_put(THIS_MODULE);
  751. ret = 0;
  752. break;
  753. case CONTROL_CHANNEL:
  754. ret = channel_bctrl(bc, arg);
  755. break;
  756. default:
  757. pr_info("%s: %s unknown prim(%x)\n", card->name, __func__, cmd);
  758. }
  759. return ret;
  760. }
  761. static int
  762. channel_ctrl(struct tiger_hw *card, struct mISDN_ctrl_req *cq)
  763. {
  764. int ret = 0;
  765. switch (cq->op) {
  766. case MISDN_CTRL_GETOP:
  767. cq->op = MISDN_CTRL_LOOP;
  768. break;
  769. case MISDN_CTRL_LOOP:
  770. /* cq->channel: 0 disable, 1 B1 loop 2 B2 loop, 3 both */
  771. if (cq->channel < 0 || cq->channel > 3) {
  772. ret = -EINVAL;
  773. break;
  774. }
  775. ret = card->isac.ctrl(&card->isac, HW_TESTLOOP, cq->channel);
  776. break;
  777. default:
  778. pr_info("%s: %s unknown Op %x\n", card->name, __func__, cq->op);
  779. ret = -EINVAL;
  780. break;
  781. }
  782. return ret;
  783. }
  784. static int
  785. open_bchannel(struct tiger_hw *card, struct channel_req *rq)
  786. {
  787. struct bchannel *bch;
  788. if (rq->adr.channel == 0 || rq->adr.channel > 2)
  789. return -EINVAL;
  790. if (rq->protocol == ISDN_P_NONE)
  791. return -EINVAL;
  792. bch = &card->bc[rq->adr.channel - 1].bch;
  793. if (test_and_set_bit(FLG_OPEN, &bch->Flags))
  794. return -EBUSY; /* b-channel can be only open once */
  795. test_and_clear_bit(FLG_FILLEMPTY, &bch->Flags);
  796. bch->ch.protocol = rq->protocol;
  797. rq->ch = &bch->ch;
  798. return 0;
  799. }
  800. /*
  801. * device control function
  802. */
  803. static int
  804. nj_dctrl(struct mISDNchannel *ch, u32 cmd, void *arg)
  805. {
  806. struct mISDNdevice *dev = container_of(ch, struct mISDNdevice, D);
  807. struct dchannel *dch = container_of(dev, struct dchannel, dev);
  808. struct tiger_hw *card = dch->hw;
  809. struct channel_req *rq;
  810. int err = 0;
  811. pr_debug("%s: %s cmd:%x %p\n", card->name, __func__, cmd, arg);
  812. switch (cmd) {
  813. case OPEN_CHANNEL:
  814. rq = arg;
  815. if (rq->protocol == ISDN_P_TE_S0)
  816. err = card->isac.open(&card->isac, rq);
  817. else
  818. err = open_bchannel(card, rq);
  819. if (err)
  820. break;
  821. if (!try_module_get(THIS_MODULE))
  822. pr_info("%s: cannot get module\n", card->name);
  823. break;
  824. case CLOSE_CHANNEL:
  825. pr_debug("%s: dev(%d) close from %p\n", card->name, dch->dev.id,
  826. __builtin_return_address(0));
  827. module_put(THIS_MODULE);
  828. break;
  829. case CONTROL_CHANNEL:
  830. err = channel_ctrl(card, arg);
  831. break;
  832. default:
  833. pr_debug("%s: %s unknown command %x\n",
  834. card->name, __func__, cmd);
  835. return -EINVAL;
  836. }
  837. return err;
  838. }
  839. static int
  840. nj_init_card(struct tiger_hw *card)
  841. {
  842. u_long flags;
  843. int ret;
  844. spin_lock_irqsave(&card->lock, flags);
  845. nj_disable_hwirq(card);
  846. spin_unlock_irqrestore(&card->lock, flags);
  847. card->irq = card->pdev->irq;
  848. if (request_irq(card->irq, nj_irq, IRQF_SHARED, card->name, card)) {
  849. pr_info("%s: couldn't get interrupt %d\n",
  850. card->name, card->irq);
  851. card->irq = -1;
  852. return -EIO;
  853. }
  854. spin_lock_irqsave(&card->lock, flags);
  855. nj_reset(card);
  856. ret = card->isac.init(&card->isac);
  857. if (ret)
  858. goto error;
  859. ret = inittiger(card);
  860. if (ret)
  861. goto error;
  862. mode_tiger(&card->bc[0], ISDN_P_NONE);
  863. mode_tiger(&card->bc[1], ISDN_P_NONE);
  864. error:
  865. spin_unlock_irqrestore(&card->lock, flags);
  866. return ret;
  867. }
  868. static void
  869. nj_release(struct tiger_hw *card)
  870. {
  871. u_long flags;
  872. int i;
  873. if (card->base_s) {
  874. spin_lock_irqsave(&card->lock, flags);
  875. nj_disable_hwirq(card);
  876. mode_tiger(&card->bc[0], ISDN_P_NONE);
  877. mode_tiger(&card->bc[1], ISDN_P_NONE);
  878. card->isac.release(&card->isac);
  879. spin_unlock_irqrestore(&card->lock, flags);
  880. release_region(card->base, card->base_s);
  881. card->base_s = 0;
  882. }
  883. if (card->irq > 0)
  884. free_irq(card->irq, card);
  885. if (card->isac.dch.dev.dev.class)
  886. mISDN_unregister_device(&card->isac.dch.dev);
  887. for (i = 0; i < 2; i++) {
  888. mISDN_freebchannel(&card->bc[i].bch);
  889. kfree(card->bc[i].hsbuf);
  890. kfree(card->bc[i].hrbuf);
  891. }
  892. if (card->dma_p)
  893. pci_free_consistent(card->pdev, NJ_DMA_SIZE,
  894. card->dma_p, card->dma);
  895. write_lock_irqsave(&card_lock, flags);
  896. list_del(&card->list);
  897. write_unlock_irqrestore(&card_lock, flags);
  898. pci_clear_master(card->pdev);
  899. pci_disable_device(card->pdev);
  900. pci_set_drvdata(card->pdev, NULL);
  901. kfree(card);
  902. }
  903. static int
  904. nj_setup(struct tiger_hw *card)
  905. {
  906. card->base = pci_resource_start(card->pdev, 0);
  907. card->base_s = pci_resource_len(card->pdev, 0);
  908. if (!request_region(card->base, card->base_s, card->name)) {
  909. pr_info("%s: NETjet config port %#x-%#x already in use\n",
  910. card->name, card->base,
  911. (u32)(card->base + card->base_s - 1));
  912. card->base_s = 0;
  913. return -EIO;
  914. }
  915. ASSIGN_FUNC(nj, ISAC, card->isac);
  916. return 0;
  917. }
  918. static int __devinit
  919. setup_instance(struct tiger_hw *card)
  920. {
  921. int i, err;
  922. u_long flags;
  923. snprintf(card->name, MISDN_MAX_IDLEN - 1, "netjet.%d", nj_cnt + 1);
  924. write_lock_irqsave(&card_lock, flags);
  925. list_add_tail(&card->list, &Cards);
  926. write_unlock_irqrestore(&card_lock, flags);
  927. _set_debug(card);
  928. card->isac.name = card->name;
  929. spin_lock_init(&card->lock);
  930. card->isac.hwlock = &card->lock;
  931. mISDNisac_init(&card->isac, card);
  932. card->isac.dch.dev.Bprotocols = (1 << (ISDN_P_B_RAW & ISDN_P_B_MASK)) |
  933. (1 << (ISDN_P_B_HDLC & ISDN_P_B_MASK));
  934. card->isac.dch.dev.D.ctrl = nj_dctrl;
  935. for (i = 0; i < 2; i++) {
  936. card->bc[i].bch.nr = i + 1;
  937. set_channelmap(i + 1, card->isac.dch.dev.channelmap);
  938. mISDN_initbchannel(&card->bc[i].bch, MAX_DATA_MEM);
  939. card->bc[i].bch.hw = card;
  940. card->bc[i].bch.ch.send = nj_l2l1B;
  941. card->bc[i].bch.ch.ctrl = nj_bctrl;
  942. card->bc[i].bch.ch.nr = i + 1;
  943. list_add(&card->bc[i].bch.ch.list,
  944. &card->isac.dch.dev.bchannels);
  945. card->bc[i].bch.hw = card;
  946. }
  947. err = nj_setup(card);
  948. if (err)
  949. goto error;
  950. err = mISDN_register_device(&card->isac.dch.dev, &card->pdev->dev,
  951. card->name);
  952. if (err)
  953. goto error;
  954. err = nj_init_card(card);
  955. if (!err) {
  956. nj_cnt++;
  957. pr_notice("Netjet %d cards installed\n", nj_cnt);
  958. return 0;
  959. }
  960. error:
  961. nj_release(card);
  962. return err;
  963. }
  964. static int __devinit
  965. nj_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  966. {
  967. int err = -ENOMEM;
  968. int cfg;
  969. struct tiger_hw *card;
  970. if (pdev->subsystem_vendor == 0x8086 &&
  971. pdev->subsystem_device == 0x0003) {
  972. pr_notice("Netjet: Digium X100P/X101P not handled\n");
  973. return -ENODEV;
  974. }
  975. if (pdev->subsystem_vendor == 0x55 &&
  976. pdev->subsystem_device == 0x02) {
  977. pr_notice("Netjet: Enter!Now not handled yet\n");
  978. return -ENODEV;
  979. }
  980. if (pdev->subsystem_vendor == 0xb100 &&
  981. pdev->subsystem_device == 0x0003) {
  982. pr_notice("Netjet: Digium TDM400P not handled yet\n");
  983. return -ENODEV;
  984. }
  985. card = kzalloc(sizeof(struct tiger_hw), GFP_ATOMIC);
  986. if (!card) {
  987. pr_info("No kmem for Netjet\n");
  988. return err;
  989. }
  990. card->pdev = pdev;
  991. err = pci_enable_device(pdev);
  992. if (err) {
  993. kfree(card);
  994. return err;
  995. }
  996. printk(KERN_INFO "nj_probe(mISDN): found adapter at %s\n",
  997. pci_name(pdev));
  998. pci_set_master(pdev);
  999. /* the TJ300 and TJ320 must be detected, the IRQ handling is different
  1000. * unfortunately the chips use the same device ID, but the TJ320 has
  1001. * the bit20 in status PCI cfg register set
  1002. */
  1003. pci_read_config_dword(pdev, 0x04, &cfg);
  1004. if (cfg & 0x00100000)
  1005. card->typ = NETJET_S_TJ320;
  1006. else
  1007. card->typ = NETJET_S_TJ300;
  1008. card->base = pci_resource_start(pdev, 0);
  1009. card->irq = pdev->irq;
  1010. pci_set_drvdata(pdev, card);
  1011. err = setup_instance(card);
  1012. if (err)
  1013. pci_set_drvdata(pdev, NULL);
  1014. return err;
  1015. }
  1016. static void __devexit nj_remove(struct pci_dev *pdev)
  1017. {
  1018. struct tiger_hw *card = pci_get_drvdata(pdev);
  1019. if (card)
  1020. nj_release(card);
  1021. else
  1022. pr_info("%s drvdata already removed\n", __func__);
  1023. }
  1024. /* We cannot select cards with PCI_SUB... IDs, since here are cards with
  1025. * SUB IDs set to PCI_ANY_ID, so we need to match all and reject
  1026. * known other cards which not work with this driver - see probe function */
  1027. static struct pci_device_id nj_pci_ids[] __devinitdata = {
  1028. { PCI_VENDOR_ID_TIGERJET, PCI_DEVICE_ID_TIGERJET_300,
  1029. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1030. { }
  1031. };
  1032. MODULE_DEVICE_TABLE(pci, nj_pci_ids);
  1033. static struct pci_driver nj_driver = {
  1034. .name = "netjet",
  1035. .probe = nj_probe,
  1036. .remove = __devexit_p(nj_remove),
  1037. .id_table = nj_pci_ids,
  1038. };
  1039. static int __init nj_init(void)
  1040. {
  1041. int err;
  1042. pr_notice("Netjet PCI driver Rev. %s\n", NETJET_REV);
  1043. err = pci_register_driver(&nj_driver);
  1044. return err;
  1045. }
  1046. static void __exit nj_cleanup(void)
  1047. {
  1048. pci_unregister_driver(&nj_driver);
  1049. }
  1050. module_init(nj_init);
  1051. module_exit(nj_cleanup);