irq-msc01.c 4.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165
  1. /*
  2. * This program is free software; you can redistribute it and/or modify it
  3. * under the terms of the GNU General Public License as published by the
  4. * Free Software Foundation; either version 2 of the License, or (at your
  5. * option) any later version.
  6. *
  7. * Copyright (c) 2004 MIPS Inc
  8. * Author: chris@mips.com
  9. *
  10. * Copyright (C) 2004, 06 Ralf Baechle <ralf@linux-mips.org>
  11. */
  12. #include <linux/interrupt.h>
  13. #include <linux/kernel.h>
  14. #include <linux/sched.h>
  15. #include <linux/kernel_stat.h>
  16. #include <asm/io.h>
  17. #include <asm/irq.h>
  18. #include <asm/msc01_ic.h>
  19. #include <asm/traps.h>
  20. static unsigned long _icctrl_msc;
  21. #define MSC01_IC_REG_BASE _icctrl_msc
  22. #define MSCIC_WRITE(reg, data) do { *(volatile u32 *)(reg) = data; } while (0)
  23. #define MSCIC_READ(reg, data) do { data = *(volatile u32 *)(reg); } while (0)
  24. static unsigned int irq_base;
  25. /* mask off an interrupt */
  26. static inline void mask_msc_irq(struct irq_data *d)
  27. {
  28. unsigned int irq = d->irq;
  29. if (irq < (irq_base + 32))
  30. MSCIC_WRITE(MSC01_IC_DISL, 1<<(irq - irq_base));
  31. else
  32. MSCIC_WRITE(MSC01_IC_DISH, 1<<(irq - irq_base - 32));
  33. }
  34. /* unmask an interrupt */
  35. static inline void unmask_msc_irq(struct irq_data *d)
  36. {
  37. unsigned int irq = d->irq;
  38. if (irq < (irq_base + 32))
  39. MSCIC_WRITE(MSC01_IC_ENAL, 1<<(irq - irq_base));
  40. else
  41. MSCIC_WRITE(MSC01_IC_ENAH, 1<<(irq - irq_base - 32));
  42. }
  43. /*
  44. * Masks and ACKs an IRQ
  45. */
  46. static void level_mask_and_ack_msc_irq(struct irq_data *d)
  47. {
  48. unsigned int irq = d->irq;
  49. mask_msc_irq(d);
  50. if (!cpu_has_veic)
  51. MSCIC_WRITE(MSC01_IC_EOI, 0);
  52. /* This actually needs to be a call into platform code */
  53. smtc_im_ack_irq(irq);
  54. }
  55. /*
  56. * Masks and ACKs an IRQ
  57. */
  58. static void edge_mask_and_ack_msc_irq(struct irq_data *d)
  59. {
  60. unsigned int irq = d->irq;
  61. mask_msc_irq(d);
  62. if (!cpu_has_veic)
  63. MSCIC_WRITE(MSC01_IC_EOI, 0);
  64. else {
  65. u32 r;
  66. MSCIC_READ(MSC01_IC_SUP+irq*8, r);
  67. MSCIC_WRITE(MSC01_IC_SUP+irq*8, r | ~MSC01_IC_SUP_EDGE_BIT);
  68. MSCIC_WRITE(MSC01_IC_SUP+irq*8, r);
  69. }
  70. smtc_im_ack_irq(irq);
  71. }
  72. /*
  73. * Interrupt handler for interrupts coming from SOC-it.
  74. */
  75. void ll_msc_irq(void)
  76. {
  77. unsigned int irq;
  78. /* read the interrupt vector register */
  79. MSCIC_READ(MSC01_IC_VEC, irq);
  80. if (irq < 64)
  81. do_IRQ(irq + irq_base);
  82. else {
  83. /* Ignore spurious interrupt */
  84. }
  85. }
  86. static void msc_bind_eic_interrupt(int irq, int set)
  87. {
  88. MSCIC_WRITE(MSC01_IC_RAMW,
  89. (irq<<MSC01_IC_RAMW_ADDR_SHF) | (set<<MSC01_IC_RAMW_DATA_SHF));
  90. }
  91. static struct irq_chip msc_levelirq_type = {
  92. .name = "SOC-it-Level",
  93. .irq_ack = level_mask_and_ack_msc_irq,
  94. .irq_mask = mask_msc_irq,
  95. .irq_mask_ack = level_mask_and_ack_msc_irq,
  96. .irq_unmask = unmask_msc_irq,
  97. .irq_eoi = unmask_msc_irq,
  98. };
  99. static struct irq_chip msc_edgeirq_type = {
  100. .name = "SOC-it-Edge",
  101. .irq_ack = edge_mask_and_ack_msc_irq,
  102. .irq_mask = mask_msc_irq,
  103. .irq_mask_ack = edge_mask_and_ack_msc_irq,
  104. .irq_unmask = unmask_msc_irq,
  105. .irq_eoi = unmask_msc_irq,
  106. };
  107. void __init init_msc_irqs(unsigned long icubase, unsigned int irqbase, msc_irqmap_t *imp, int nirq)
  108. {
  109. _icctrl_msc = (unsigned long) ioremap(icubase, 0x40000);
  110. /* Reset interrupt controller - initialises all registers to 0 */
  111. MSCIC_WRITE(MSC01_IC_RST, MSC01_IC_RST_RST_BIT);
  112. board_bind_eic_interrupt = &msc_bind_eic_interrupt;
  113. for (; nirq > 0; nirq--, imp++) {
  114. int n = imp->im_irq;
  115. switch (imp->im_type) {
  116. case MSC01_IRQ_EDGE:
  117. irq_set_chip_and_handler_name(irqbase + n,
  118. &msc_edgeirq_type,
  119. handle_edge_irq,
  120. "edge");
  121. if (cpu_has_veic)
  122. MSCIC_WRITE(MSC01_IC_SUP+n*8, MSC01_IC_SUP_EDGE_BIT);
  123. else
  124. MSCIC_WRITE(MSC01_IC_SUP+n*8, MSC01_IC_SUP_EDGE_BIT | imp->im_lvl);
  125. break;
  126. case MSC01_IRQ_LEVEL:
  127. irq_set_chip_and_handler_name(irqbase + n,
  128. &msc_levelirq_type,
  129. handle_level_irq,
  130. "level");
  131. if (cpu_has_veic)
  132. MSCIC_WRITE(MSC01_IC_SUP+n*8, 0);
  133. else
  134. MSCIC_WRITE(MSC01_IC_SUP+n*8, imp->im_lvl);
  135. }
  136. }
  137. irq_base = irqbase;
  138. MSCIC_WRITE(MSC01_IC_GENA, MSC01_IC_GENA_GENA_BIT); /* Enable interrupt generation */
  139. }