pinctrl-sirf.c 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211
  1. /*
  2. * pinmux driver for CSR SiRFprimaII
  3. *
  4. * Copyright (c) 2011 Cambridge Silicon Radio Limited, a CSR plc group company.
  5. *
  6. * Licensed under GPLv2 or later.
  7. */
  8. #include <linux/init.h>
  9. #include <linux/module.h>
  10. #include <linux/platform_device.h>
  11. #include <linux/io.h>
  12. #include <linux/slab.h>
  13. #include <linux/err.h>
  14. #include <linux/pinctrl/pinctrl.h>
  15. #include <linux/pinctrl/pinmux.h>
  16. #include <linux/of.h>
  17. #include <linux/of_address.h>
  18. #include <linux/of_device.h>
  19. #include <linux/of_platform.h>
  20. #include <linux/bitops.h>
  21. #define DRIVER_NAME "pinmux-sirf"
  22. #define SIRFSOC_NUM_PADS 622
  23. #define SIRFSOC_GPIO_PAD_EN(g) ((g)*0x100 + 0x84)
  24. #define SIRFSOC_RSC_PIN_MUX 0x4
  25. /*
  26. * pad list for the pinmux subsystem
  27. * refer to CS-131858-DC-6A.xls
  28. */
  29. static const struct pinctrl_pin_desc sirfsoc_pads[] = {
  30. PINCTRL_PIN(4, "pwm0"),
  31. PINCTRL_PIN(5, "pwm1"),
  32. PINCTRL_PIN(6, "pwm2"),
  33. PINCTRL_PIN(7, "pwm3"),
  34. PINCTRL_PIN(8, "warm_rst_b"),
  35. PINCTRL_PIN(9, "odo_0"),
  36. PINCTRL_PIN(10, "odo_1"),
  37. PINCTRL_PIN(11, "dr_dir"),
  38. PINCTRL_PIN(13, "scl_1"),
  39. PINCTRL_PIN(15, "sda_1"),
  40. PINCTRL_PIN(16, "x_ldd[16]"),
  41. PINCTRL_PIN(17, "x_ldd[17]"),
  42. PINCTRL_PIN(18, "x_ldd[18]"),
  43. PINCTRL_PIN(19, "x_ldd[19]"),
  44. PINCTRL_PIN(20, "x_ldd[20]"),
  45. PINCTRL_PIN(21, "x_ldd[21]"),
  46. PINCTRL_PIN(22, "x_ldd[22]"),
  47. PINCTRL_PIN(23, "x_ldd[23], lcdrom_frdy"),
  48. PINCTRL_PIN(24, "gps_sgn"),
  49. PINCTRL_PIN(25, "gps_mag"),
  50. PINCTRL_PIN(26, "gps_clk"),
  51. PINCTRL_PIN(27, "sd_cd_b_1"),
  52. PINCTRL_PIN(28, "sd_vcc_on_1"),
  53. PINCTRL_PIN(29, "sd_wp_b_1"),
  54. PINCTRL_PIN(30, "sd_clk_3"),
  55. PINCTRL_PIN(31, "sd_cmd_3"),
  56. PINCTRL_PIN(32, "x_sd_dat_3[0]"),
  57. PINCTRL_PIN(33, "x_sd_dat_3[1]"),
  58. PINCTRL_PIN(34, "x_sd_dat_3[2]"),
  59. PINCTRL_PIN(35, "x_sd_dat_3[3]"),
  60. PINCTRL_PIN(36, "x_sd_clk_4"),
  61. PINCTRL_PIN(37, "x_sd_cmd_4"),
  62. PINCTRL_PIN(38, "x_sd_dat_4[0]"),
  63. PINCTRL_PIN(39, "x_sd_dat_4[1]"),
  64. PINCTRL_PIN(40, "x_sd_dat_4[2]"),
  65. PINCTRL_PIN(41, "x_sd_dat_4[3]"),
  66. PINCTRL_PIN(42, "x_cko_1"),
  67. PINCTRL_PIN(43, "x_ac97_bit_clk"),
  68. PINCTRL_PIN(44, "x_ac97_dout"),
  69. PINCTRL_PIN(45, "x_ac97_din"),
  70. PINCTRL_PIN(46, "x_ac97_sync"),
  71. PINCTRL_PIN(47, "x_txd_1"),
  72. PINCTRL_PIN(48, "x_txd_2"),
  73. PINCTRL_PIN(49, "x_rxd_1"),
  74. PINCTRL_PIN(50, "x_rxd_2"),
  75. PINCTRL_PIN(51, "x_usclk_0"),
  76. PINCTRL_PIN(52, "x_utxd_0"),
  77. PINCTRL_PIN(53, "x_urxd_0"),
  78. PINCTRL_PIN(54, "x_utfs_0"),
  79. PINCTRL_PIN(55, "x_urfs_0"),
  80. PINCTRL_PIN(56, "x_usclk_1"),
  81. PINCTRL_PIN(57, "x_utxd_1"),
  82. PINCTRL_PIN(58, "x_urxd_1"),
  83. PINCTRL_PIN(59, "x_utfs_1"),
  84. PINCTRL_PIN(60, "x_urfs_1"),
  85. PINCTRL_PIN(61, "x_usclk_2"),
  86. PINCTRL_PIN(62, "x_utxd_2"),
  87. PINCTRL_PIN(63, "x_urxd_2"),
  88. PINCTRL_PIN(64, "x_utfs_2"),
  89. PINCTRL_PIN(65, "x_urfs_2"),
  90. PINCTRL_PIN(66, "x_df_we_b"),
  91. PINCTRL_PIN(67, "x_df_re_b"),
  92. PINCTRL_PIN(68, "x_txd_0"),
  93. PINCTRL_PIN(69, "x_rxd_0"),
  94. PINCTRL_PIN(78, "x_cko_0"),
  95. PINCTRL_PIN(79, "x_vip_pxd[7]"),
  96. PINCTRL_PIN(80, "x_vip_pxd[6]"),
  97. PINCTRL_PIN(81, "x_vip_pxd[5]"),
  98. PINCTRL_PIN(82, "x_vip_pxd[4]"),
  99. PINCTRL_PIN(83, "x_vip_pxd[3]"),
  100. PINCTRL_PIN(84, "x_vip_pxd[2]"),
  101. PINCTRL_PIN(85, "x_vip_pxd[1]"),
  102. PINCTRL_PIN(86, "x_vip_pxd[0]"),
  103. PINCTRL_PIN(87, "x_vip_vsync"),
  104. PINCTRL_PIN(88, "x_vip_hsync"),
  105. PINCTRL_PIN(89, "x_vip_pxclk"),
  106. PINCTRL_PIN(90, "x_sda_0"),
  107. PINCTRL_PIN(91, "x_scl_0"),
  108. PINCTRL_PIN(92, "x_df_ry_by"),
  109. PINCTRL_PIN(93, "x_df_cs_b[1]"),
  110. PINCTRL_PIN(94, "x_df_cs_b[0]"),
  111. PINCTRL_PIN(95, "x_l_pclk"),
  112. PINCTRL_PIN(96, "x_l_lck"),
  113. PINCTRL_PIN(97, "x_l_fck"),
  114. PINCTRL_PIN(98, "x_l_de"),
  115. PINCTRL_PIN(99, "x_ldd[0]"),
  116. PINCTRL_PIN(100, "x_ldd[1]"),
  117. PINCTRL_PIN(101, "x_ldd[2]"),
  118. PINCTRL_PIN(102, "x_ldd[3]"),
  119. PINCTRL_PIN(103, "x_ldd[4]"),
  120. PINCTRL_PIN(104, "x_ldd[5]"),
  121. PINCTRL_PIN(105, "x_ldd[6]"),
  122. PINCTRL_PIN(106, "x_ldd[7]"),
  123. PINCTRL_PIN(107, "x_ldd[8]"),
  124. PINCTRL_PIN(108, "x_ldd[9]"),
  125. PINCTRL_PIN(109, "x_ldd[10]"),
  126. PINCTRL_PIN(110, "x_ldd[11]"),
  127. PINCTRL_PIN(111, "x_ldd[12]"),
  128. PINCTRL_PIN(112, "x_ldd[13]"),
  129. PINCTRL_PIN(113, "x_ldd[14]"),
  130. PINCTRL_PIN(114, "x_ldd[15]"),
  131. };
  132. /**
  133. * @dev: a pointer back to containing device
  134. * @virtbase: the offset to the controller in virtual memory
  135. */
  136. struct sirfsoc_pmx {
  137. struct device *dev;
  138. struct pinctrl_dev *pmx;
  139. void __iomem *gpio_virtbase;
  140. void __iomem *rsc_virtbase;
  141. };
  142. /* SIRFSOC_GPIO_PAD_EN set */
  143. struct sirfsoc_muxmask {
  144. unsigned long group;
  145. unsigned long mask;
  146. };
  147. struct sirfsoc_padmux {
  148. unsigned long muxmask_counts;
  149. const struct sirfsoc_muxmask *muxmask;
  150. /* RSC_PIN_MUX set */
  151. unsigned long funcmask;
  152. unsigned long funcval;
  153. };
  154. /**
  155. * struct sirfsoc_pin_group - describes a SiRFprimaII pin group
  156. * @name: the name of this specific pin group
  157. * @pins: an array of discrete physical pins used in this group, taken
  158. * from the driver-local pin enumeration space
  159. * @num_pins: the number of pins in this group array, i.e. the number of
  160. * elements in .pins so we can iterate over that array
  161. */
  162. struct sirfsoc_pin_group {
  163. const char *name;
  164. const unsigned int *pins;
  165. const unsigned num_pins;
  166. };
  167. static const struct sirfsoc_muxmask lcd_16bits_sirfsoc_muxmask[] = {
  168. {
  169. .group = 3,
  170. .mask = BIT(0) | BIT(1) | BIT(2) | BIT(3) | BIT(4) | BIT(5) | BIT(6) | BIT(7) | BIT(8) |
  171. BIT(9) | BIT(10) | BIT(11) | BIT(12) | BIT(13) | BIT(14) | BIT(15) | BIT(16) |
  172. BIT(17) | BIT(18),
  173. }, {
  174. .group = 2,
  175. .mask = BIT(31),
  176. },
  177. };
  178. static const struct sirfsoc_padmux lcd_16bits_padmux = {
  179. .muxmask_counts = ARRAY_SIZE(lcd_16bits_sirfsoc_muxmask),
  180. .muxmask = lcd_16bits_sirfsoc_muxmask,
  181. .funcmask = BIT(4),
  182. .funcval = 0,
  183. };
  184. static const unsigned lcd_16bits_pins[] = { 95, 96, 97, 98, 99, 100, 101, 102, 103, 104,
  185. 105, 106, 107, 108, 109, 110, 111, 112, 113, 114 };
  186. static const struct sirfsoc_muxmask lcd_18bits_muxmask[] = {
  187. {
  188. .group = 3,
  189. .mask = BIT(0) | BIT(1) | BIT(2) | BIT(3) | BIT(4) | BIT(5) | BIT(6) | BIT(7) | BIT(8) |
  190. BIT(9) | BIT(10) | BIT(11) | BIT(12) | BIT(13) | BIT(14) | BIT(15) | BIT(16) |
  191. BIT(17) | BIT(18),
  192. }, {
  193. .group = 2,
  194. .mask = BIT(31),
  195. }, {
  196. .group = 0,
  197. .mask = BIT(16) | BIT(17),
  198. },
  199. };
  200. static const struct sirfsoc_padmux lcd_18bits_padmux = {
  201. .muxmask_counts = ARRAY_SIZE(lcd_18bits_muxmask),
  202. .muxmask = lcd_18bits_muxmask,
  203. .funcmask = BIT(4),
  204. .funcval = 0,
  205. };
  206. static const unsigned lcd_18bits_pins[] = { 16, 17, 95, 96, 97, 98, 99, 100, 101, 102, 103, 104,
  207. 105, 106, 107, 108, 109, 110, 111, 112, 113, 114};
  208. static const struct sirfsoc_muxmask lcd_24bits_muxmask[] = {
  209. {
  210. .group = 3,
  211. .mask = BIT(0) | BIT(1) | BIT(2) | BIT(3) | BIT(4) | BIT(5) | BIT(6) | BIT(7) | BIT(8) |
  212. BIT(9) | BIT(10) | BIT(11) | BIT(12) | BIT(13) | BIT(14) | BIT(15) | BIT(16) |
  213. BIT(17) | BIT(18),
  214. }, {
  215. .group = 2,
  216. .mask = BIT(31),
  217. }, {
  218. .group = 0,
  219. .mask = BIT(16) | BIT(17) | BIT(18) | BIT(19) | BIT(20) | BIT(21) | BIT(22) | BIT(23),
  220. },
  221. };
  222. static const struct sirfsoc_padmux lcd_24bits_padmux = {
  223. .muxmask_counts = ARRAY_SIZE(lcd_24bits_muxmask),
  224. .muxmask = lcd_24bits_muxmask,
  225. .funcmask = BIT(4),
  226. .funcval = 0,
  227. };
  228. static const unsigned lcd_24bits_pins[] = { 16, 17, 18, 19, 20, 21, 22, 23, 95, 96, 97, 98, 99, 100, 101, 102, 103, 104,
  229. 105, 106, 107, 108, 109, 110, 111, 112, 113, 114 };
  230. static const struct sirfsoc_muxmask lcdrom_muxmask[] = {
  231. {
  232. .group = 3,
  233. .mask = BIT(0) | BIT(1) | BIT(2) | BIT(3) | BIT(4) | BIT(5) | BIT(6) | BIT(7) | BIT(8) |
  234. BIT(9) | BIT(10) | BIT(11) | BIT(12) | BIT(13) | BIT(14) | BIT(15) | BIT(16) |
  235. BIT(17) | BIT(18),
  236. }, {
  237. .group = 2,
  238. .mask = BIT(31),
  239. }, {
  240. .group = 0,
  241. .mask = BIT(23),
  242. },
  243. };
  244. static const struct sirfsoc_padmux lcdrom_padmux = {
  245. .muxmask_counts = ARRAY_SIZE(lcdrom_muxmask),
  246. .muxmask = lcdrom_muxmask,
  247. .funcmask = BIT(4),
  248. .funcval = BIT(4),
  249. };
  250. static const unsigned lcdrom_pins[] = { 23, 95, 96, 97, 98, 99, 100, 101, 102, 103, 104,
  251. 105, 106, 107, 108, 109, 110, 111, 112, 113, 114 };
  252. static const struct sirfsoc_muxmask uart0_muxmask[] = {
  253. {
  254. .group = 2,
  255. .mask = BIT(4) | BIT(5),
  256. }, {
  257. .group = 1,
  258. .mask = BIT(23) | BIT(28),
  259. },
  260. };
  261. static const struct sirfsoc_padmux uart0_padmux = {
  262. .muxmask_counts = ARRAY_SIZE(uart0_muxmask),
  263. .muxmask = uart0_muxmask,
  264. .funcmask = BIT(9),
  265. .funcval = BIT(9),
  266. };
  267. static const unsigned uart0_pins[] = { 55, 60, 68, 69 };
  268. static const struct sirfsoc_muxmask uart0_nostreamctrl_muxmask[] = {
  269. {
  270. .group = 2,
  271. .mask = BIT(4) | BIT(5),
  272. },
  273. };
  274. static const struct sirfsoc_padmux uart0_nostreamctrl_padmux = {
  275. .muxmask_counts = ARRAY_SIZE(uart0_nostreamctrl_muxmask),
  276. .muxmask = uart0_nostreamctrl_muxmask,
  277. };
  278. static const unsigned uart0_nostreamctrl_pins[] = { 68, 39 };
  279. static const struct sirfsoc_muxmask uart1_muxmask[] = {
  280. {
  281. .group = 1,
  282. .mask = BIT(15) | BIT(17),
  283. },
  284. };
  285. static const struct sirfsoc_padmux uart1_padmux = {
  286. .muxmask_counts = ARRAY_SIZE(uart1_muxmask),
  287. .muxmask = uart1_muxmask,
  288. };
  289. static const unsigned uart1_pins[] = { 47, 49 };
  290. static const struct sirfsoc_muxmask uart2_muxmask[] = {
  291. {
  292. .group = 1,
  293. .mask = BIT(16) | BIT(18) | BIT(24) | BIT(27),
  294. },
  295. };
  296. static const struct sirfsoc_padmux uart2_padmux = {
  297. .muxmask_counts = ARRAY_SIZE(uart2_muxmask),
  298. .muxmask = uart2_muxmask,
  299. .funcmask = BIT(10),
  300. .funcval = BIT(10),
  301. };
  302. static const unsigned uart2_pins[] = { 48, 50, 56, 59 };
  303. static const struct sirfsoc_muxmask uart2_nostreamctrl_muxmask[] = {
  304. {
  305. .group = 1,
  306. .mask = BIT(16) | BIT(18),
  307. },
  308. };
  309. static const struct sirfsoc_padmux uart2_nostreamctrl_padmux = {
  310. .muxmask_counts = ARRAY_SIZE(uart2_nostreamctrl_muxmask),
  311. .muxmask = uart2_nostreamctrl_muxmask,
  312. };
  313. static const unsigned uart2_nostreamctrl_pins[] = { 48, 50 };
  314. static const struct sirfsoc_muxmask sdmmc3_muxmask[] = {
  315. {
  316. .group = 0,
  317. .mask = BIT(30) | BIT(31),
  318. }, {
  319. .group = 1,
  320. .mask = BIT(0) | BIT(1) | BIT(2) | BIT(3),
  321. },
  322. };
  323. static const struct sirfsoc_padmux sdmmc3_padmux = {
  324. .muxmask_counts = ARRAY_SIZE(sdmmc3_muxmask),
  325. .muxmask = sdmmc3_muxmask,
  326. .funcmask = BIT(7),
  327. .funcval = 0,
  328. };
  329. static const unsigned sdmmc3_pins[] = { 30, 31, 32, 33, 34, 35 };
  330. static const struct sirfsoc_muxmask spi0_muxmask[] = {
  331. {
  332. .group = 1,
  333. .mask = BIT(0) | BIT(1) | BIT(2) | BIT(3),
  334. },
  335. };
  336. static const struct sirfsoc_padmux spi0_padmux = {
  337. .muxmask_counts = ARRAY_SIZE(spi0_muxmask),
  338. .muxmask = spi0_muxmask,
  339. .funcmask = BIT(7),
  340. .funcval = BIT(7),
  341. };
  342. static const unsigned spi0_pins[] = { 32, 33, 34, 35 };
  343. static const struct sirfsoc_muxmask sdmmc4_muxmask[] = {
  344. {
  345. .group = 1,
  346. .mask = BIT(4) | BIT(5) | BIT(6) | BIT(7) | BIT(8) | BIT(9),
  347. },
  348. };
  349. static const struct sirfsoc_padmux sdmmc4_padmux = {
  350. .muxmask_counts = ARRAY_SIZE(sdmmc4_muxmask),
  351. .muxmask = sdmmc4_muxmask,
  352. };
  353. static const unsigned sdmmc4_pins[] = { 36, 37, 38, 39, 40, 41 };
  354. static const struct sirfsoc_muxmask cko1_muxmask[] = {
  355. {
  356. .group = 1,
  357. .mask = BIT(10),
  358. },
  359. };
  360. static const struct sirfsoc_padmux cko1_padmux = {
  361. .muxmask_counts = ARRAY_SIZE(cko1_muxmask),
  362. .muxmask = cko1_muxmask,
  363. .funcmask = BIT(3),
  364. .funcval = 0,
  365. };
  366. static const unsigned cko1_pins[] = { 42 };
  367. static const struct sirfsoc_muxmask i2s_muxmask[] = {
  368. {
  369. .group = 1,
  370. .mask =
  371. BIT(10) | BIT(11) | BIT(12) | BIT(13) | BIT(14) | BIT(19)
  372. | BIT(23) | BIT(28),
  373. },
  374. };
  375. static const struct sirfsoc_padmux i2s_padmux = {
  376. .muxmask_counts = ARRAY_SIZE(i2s_muxmask),
  377. .muxmask = i2s_muxmask,
  378. .funcmask = BIT(3) | BIT(9),
  379. .funcval = BIT(3),
  380. };
  381. static const unsigned i2s_pins[] = { 42, 43, 44, 45, 46, 51, 55, 60 };
  382. static const struct sirfsoc_muxmask ac97_muxmask[] = {
  383. {
  384. .group = 1,
  385. .mask = BIT(11) | BIT(12) | BIT(13) | BIT(14),
  386. },
  387. };
  388. static const struct sirfsoc_padmux ac97_padmux = {
  389. .muxmask_counts = ARRAY_SIZE(ac97_muxmask),
  390. .muxmask = ac97_muxmask,
  391. .funcmask = BIT(8),
  392. .funcval = 0,
  393. };
  394. static const unsigned ac97_pins[] = { 33, 34, 35, 36 };
  395. static const struct sirfsoc_muxmask spi1_muxmask[] = {
  396. {
  397. .group = 1,
  398. .mask = BIT(11) | BIT(12) | BIT(13) | BIT(14),
  399. },
  400. };
  401. static const struct sirfsoc_padmux spi1_padmux = {
  402. .muxmask_counts = ARRAY_SIZE(spi1_muxmask),
  403. .muxmask = spi1_muxmask,
  404. .funcmask = BIT(8),
  405. .funcval = BIT(8),
  406. };
  407. static const unsigned spi1_pins[] = { 43, 44, 45, 46 };
  408. static const struct sirfsoc_muxmask sdmmc1_muxmask[] = {
  409. {
  410. .group = 0,
  411. .mask = BIT(27) | BIT(28) | BIT(29),
  412. },
  413. };
  414. static const struct sirfsoc_padmux sdmmc1_padmux = {
  415. .muxmask_counts = ARRAY_SIZE(sdmmc1_muxmask),
  416. .muxmask = sdmmc1_muxmask,
  417. };
  418. static const unsigned sdmmc1_pins[] = { 27, 28, 29 };
  419. static const struct sirfsoc_muxmask gps_muxmask[] = {
  420. {
  421. .group = 0,
  422. .mask = BIT(24) | BIT(25) | BIT(26),
  423. },
  424. };
  425. static const struct sirfsoc_padmux gps_padmux = {
  426. .muxmask_counts = ARRAY_SIZE(gps_muxmask),
  427. .muxmask = gps_muxmask,
  428. .funcmask = BIT(12) | BIT(13) | BIT(14),
  429. .funcval = BIT(12),
  430. };
  431. static const unsigned gps_pins[] = { 24, 25, 26 };
  432. static const struct sirfsoc_muxmask sdmmc5_muxmask[] = {
  433. {
  434. .group = 0,
  435. .mask = BIT(24) | BIT(25) | BIT(26),
  436. }, {
  437. .group = 1,
  438. .mask = BIT(29),
  439. }, {
  440. .group = 2,
  441. .mask = BIT(0) | BIT(1),
  442. },
  443. };
  444. static const struct sirfsoc_padmux sdmmc5_padmux = {
  445. .muxmask_counts = ARRAY_SIZE(sdmmc5_muxmask),
  446. .muxmask = sdmmc5_muxmask,
  447. .funcmask = BIT(13) | BIT(14),
  448. .funcval = BIT(13) | BIT(14),
  449. };
  450. static const unsigned sdmmc5_pins[] = { 24, 25, 26, 61, 64, 65 };
  451. static const struct sirfsoc_muxmask usp0_muxmask[] = {
  452. {
  453. .group = 1,
  454. .mask = BIT(19) | BIT(20) | BIT(21) | BIT(22) | BIT(23),
  455. },
  456. };
  457. static const struct sirfsoc_padmux usp0_padmux = {
  458. .muxmask_counts = ARRAY_SIZE(usp0_muxmask),
  459. .muxmask = usp0_muxmask,
  460. .funcmask = BIT(1) | BIT(2) | BIT(6) | BIT(9),
  461. .funcval = 0,
  462. };
  463. static const unsigned usp0_pins[] = { 51, 52, 53, 54, 55 };
  464. static const struct sirfsoc_muxmask usp1_muxmask[] = {
  465. {
  466. .group = 1,
  467. .mask = BIT(24) | BIT(25) | BIT(26) | BIT(27) | BIT(28),
  468. },
  469. };
  470. static const struct sirfsoc_padmux usp1_padmux = {
  471. .muxmask_counts = ARRAY_SIZE(usp1_muxmask),
  472. .muxmask = usp1_muxmask,
  473. .funcmask = BIT(1) | BIT(9) | BIT(10) | BIT(11),
  474. .funcval = 0,
  475. };
  476. static const unsigned usp1_pins[] = { 56, 57, 58, 59, 60 };
  477. static const struct sirfsoc_muxmask usp2_muxmask[] = {
  478. {
  479. .group = 1,
  480. .mask = BIT(29) | BIT(30) | BIT(31),
  481. }, {
  482. .group = 2,
  483. .mask = BIT(0) | BIT(1),
  484. },
  485. };
  486. static const struct sirfsoc_padmux usp2_padmux = {
  487. .muxmask_counts = ARRAY_SIZE(usp2_muxmask),
  488. .muxmask = usp2_muxmask,
  489. .funcmask = BIT(13) | BIT(14),
  490. .funcval = 0,
  491. };
  492. static const unsigned usp2_pins[] = { 61, 62, 63, 64, 65 };
  493. static const struct sirfsoc_muxmask nand_muxmask[] = {
  494. {
  495. .group = 2,
  496. .mask = BIT(2) | BIT(3) | BIT(28) | BIT(29) | BIT(30),
  497. },
  498. };
  499. static const struct sirfsoc_padmux nand_padmux = {
  500. .muxmask_counts = ARRAY_SIZE(nand_muxmask),
  501. .muxmask = nand_muxmask,
  502. .funcmask = BIT(5),
  503. .funcval = 0,
  504. };
  505. static const unsigned nand_pins[] = { 64, 65, 92, 93, 94 };
  506. static const struct sirfsoc_padmux sdmmc0_padmux = {
  507. .muxmask_counts = 0,
  508. .funcmask = BIT(5),
  509. .funcval = 0,
  510. };
  511. static const unsigned sdmmc0_pins[] = { };
  512. static const struct sirfsoc_muxmask sdmmc2_muxmask[] = {
  513. {
  514. .group = 2,
  515. .mask = BIT(2) | BIT(3),
  516. },
  517. };
  518. static const struct sirfsoc_padmux sdmmc2_padmux = {
  519. .muxmask_counts = ARRAY_SIZE(sdmmc2_muxmask),
  520. .muxmask = sdmmc2_muxmask,
  521. .funcmask = BIT(5),
  522. .funcval = BIT(5),
  523. };
  524. static const unsigned sdmmc2_pins[] = { 66, 67 };
  525. static const struct sirfsoc_muxmask cko0_muxmask[] = {
  526. {
  527. .group = 2,
  528. .mask = BIT(14),
  529. },
  530. };
  531. static const struct sirfsoc_padmux cko0_padmux = {
  532. .muxmask_counts = ARRAY_SIZE(cko0_muxmask),
  533. .muxmask = cko0_muxmask,
  534. };
  535. static const unsigned cko0_pins[] = { 78 };
  536. static const struct sirfsoc_muxmask vip_muxmask[] = {
  537. {
  538. .group = 2,
  539. .mask = BIT(15) | BIT(16) | BIT(17) | BIT(18) | BIT(19)
  540. | BIT(20) | BIT(21) | BIT(22) | BIT(23) | BIT(24) |
  541. BIT(25),
  542. },
  543. };
  544. static const struct sirfsoc_padmux vip_padmux = {
  545. .muxmask_counts = ARRAY_SIZE(vip_muxmask),
  546. .muxmask = vip_muxmask,
  547. .funcmask = BIT(0),
  548. .funcval = 0,
  549. };
  550. static const unsigned vip_pins[] = { 79, 80, 81, 82, 83, 84, 85, 86, 87, 88, 89 };
  551. static const struct sirfsoc_muxmask i2c0_muxmask[] = {
  552. {
  553. .group = 2,
  554. .mask = BIT(26) | BIT(27),
  555. },
  556. };
  557. static const struct sirfsoc_padmux i2c0_padmux = {
  558. .muxmask_counts = ARRAY_SIZE(i2c0_muxmask),
  559. .muxmask = i2c0_muxmask,
  560. };
  561. static const unsigned i2c0_pins[] = { 90, 91 };
  562. static const struct sirfsoc_muxmask i2c1_muxmask[] = {
  563. {
  564. .group = 0,
  565. .mask = BIT(13) | BIT(15),
  566. },
  567. };
  568. static const struct sirfsoc_padmux i2c1_padmux = {
  569. .muxmask_counts = ARRAY_SIZE(i2c1_muxmask),
  570. .muxmask = i2c1_muxmask,
  571. };
  572. static const unsigned i2c1_pins[] = { 13, 15 };
  573. static const struct sirfsoc_muxmask viprom_muxmask[] = {
  574. {
  575. .group = 2,
  576. .mask = BIT(15) | BIT(16) | BIT(17) | BIT(18) | BIT(19)
  577. | BIT(20) | BIT(21) | BIT(22) | BIT(23) | BIT(24) |
  578. BIT(25),
  579. }, {
  580. .group = 0,
  581. .mask = BIT(12),
  582. },
  583. };
  584. static const struct sirfsoc_padmux viprom_padmux = {
  585. .muxmask_counts = ARRAY_SIZE(viprom_muxmask),
  586. .muxmask = viprom_muxmask,
  587. .funcmask = BIT(0),
  588. .funcval = BIT(0),
  589. };
  590. static const unsigned viprom_pins[] = { 12, 79, 80, 81, 82, 83, 84, 85, 86, 87, 88, 89 };
  591. static const struct sirfsoc_muxmask pwm0_muxmask[] = {
  592. {
  593. .group = 0,
  594. .mask = BIT(4),
  595. },
  596. };
  597. static const struct sirfsoc_padmux pwm0_padmux = {
  598. .muxmask_counts = ARRAY_SIZE(pwm0_muxmask),
  599. .muxmask = pwm0_muxmask,
  600. .funcmask = BIT(12),
  601. .funcval = 0,
  602. };
  603. static const unsigned pwm0_pins[] = { 4 };
  604. static const struct sirfsoc_muxmask pwm1_muxmask[] = {
  605. {
  606. .group = 0,
  607. .mask = BIT(5),
  608. },
  609. };
  610. static const struct sirfsoc_padmux pwm1_padmux = {
  611. .muxmask_counts = ARRAY_SIZE(pwm1_muxmask),
  612. .muxmask = pwm1_muxmask,
  613. };
  614. static const unsigned pwm1_pins[] = { 5 };
  615. static const struct sirfsoc_muxmask pwm2_muxmask[] = {
  616. {
  617. .group = 0,
  618. .mask = BIT(6),
  619. },
  620. };
  621. static const struct sirfsoc_padmux pwm2_padmux = {
  622. .muxmask_counts = ARRAY_SIZE(pwm2_muxmask),
  623. .muxmask = pwm2_muxmask,
  624. };
  625. static const unsigned pwm2_pins[] = { 6 };
  626. static const struct sirfsoc_muxmask pwm3_muxmask[] = {
  627. {
  628. .group = 0,
  629. .mask = BIT(7),
  630. },
  631. };
  632. static const struct sirfsoc_padmux pwm3_padmux = {
  633. .muxmask_counts = ARRAY_SIZE(pwm3_muxmask),
  634. .muxmask = pwm3_muxmask,
  635. };
  636. static const unsigned pwm3_pins[] = { 7 };
  637. static const struct sirfsoc_muxmask warm_rst_muxmask[] = {
  638. {
  639. .group = 0,
  640. .mask = BIT(8),
  641. },
  642. };
  643. static const struct sirfsoc_padmux warm_rst_padmux = {
  644. .muxmask_counts = ARRAY_SIZE(warm_rst_muxmask),
  645. .muxmask = warm_rst_muxmask,
  646. };
  647. static const unsigned warm_rst_pins[] = { 8 };
  648. static const struct sirfsoc_muxmask usb0_utmi_drvbus_muxmask[] = {
  649. {
  650. .group = 1,
  651. .mask = BIT(22),
  652. },
  653. };
  654. static const struct sirfsoc_padmux usb0_utmi_drvbus_padmux = {
  655. .muxmask_counts = ARRAY_SIZE(usb0_utmi_drvbus_muxmask),
  656. .muxmask = usb0_utmi_drvbus_muxmask,
  657. .funcmask = BIT(6),
  658. .funcval = BIT(6), /* refer to PAD_UTMI_DRVVBUS0_ENABLE */
  659. };
  660. static const unsigned usb0_utmi_drvbus_pins[] = { 54 };
  661. static const struct sirfsoc_muxmask usb1_utmi_drvbus_muxmask[] = {
  662. {
  663. .group = 1,
  664. .mask = BIT(27),
  665. },
  666. };
  667. static const struct sirfsoc_padmux usb1_utmi_drvbus_padmux = {
  668. .muxmask_counts = ARRAY_SIZE(usb1_utmi_drvbus_muxmask),
  669. .muxmask = usb1_utmi_drvbus_muxmask,
  670. .funcmask = BIT(11),
  671. .funcval = BIT(11), /* refer to PAD_UTMI_DRVVBUS1_ENABLE */
  672. };
  673. static const unsigned usb1_utmi_drvbus_pins[] = { 59 };
  674. static const struct sirfsoc_muxmask pulse_count_muxmask[] = {
  675. {
  676. .group = 0,
  677. .mask = BIT(9) | BIT(10) | BIT(11),
  678. },
  679. };
  680. static const struct sirfsoc_padmux pulse_count_padmux = {
  681. .muxmask_counts = ARRAY_SIZE(pulse_count_muxmask),
  682. .muxmask = pulse_count_muxmask,
  683. };
  684. static const unsigned pulse_count_pins[] = { 9, 10, 11 };
  685. #define SIRFSOC_PIN_GROUP(n, p) \
  686. { \
  687. .name = n, \
  688. .pins = p, \
  689. .num_pins = ARRAY_SIZE(p), \
  690. }
  691. static const struct sirfsoc_pin_group sirfsoc_pin_groups[] = {
  692. SIRFSOC_PIN_GROUP("lcd_16bitsgrp", lcd_16bits_pins),
  693. SIRFSOC_PIN_GROUP("lcd_18bitsgrp", lcd_18bits_pins),
  694. SIRFSOC_PIN_GROUP("lcd_24bitsgrp", lcd_24bits_pins),
  695. SIRFSOC_PIN_GROUP("lcdrom_grp", lcdrom_pins),
  696. SIRFSOC_PIN_GROUP("uart0grp", uart0_pins),
  697. SIRFSOC_PIN_GROUP("uart1grp", uart1_pins),
  698. SIRFSOC_PIN_GROUP("uart2grp", uart2_pins),
  699. SIRFSOC_PIN_GROUP("uart2_nostreamctrlgrp", uart2_nostreamctrl_pins),
  700. SIRFSOC_PIN_GROUP("usp0grp", usp0_pins),
  701. SIRFSOC_PIN_GROUP("usp1grp", usp1_pins),
  702. SIRFSOC_PIN_GROUP("usp2grp", usp2_pins),
  703. SIRFSOC_PIN_GROUP("i2c0grp", i2c0_pins),
  704. SIRFSOC_PIN_GROUP("i2c1grp", i2c1_pins),
  705. SIRFSOC_PIN_GROUP("pwm0grp", pwm0_pins),
  706. SIRFSOC_PIN_GROUP("pwm1grp", pwm1_pins),
  707. SIRFSOC_PIN_GROUP("pwm2grp", pwm2_pins),
  708. SIRFSOC_PIN_GROUP("pwm3grp", pwm3_pins),
  709. SIRFSOC_PIN_GROUP("vipgrp", vip_pins),
  710. SIRFSOC_PIN_GROUP("vipromgrp", viprom_pins),
  711. SIRFSOC_PIN_GROUP("warm_rstgrp", warm_rst_pins),
  712. SIRFSOC_PIN_GROUP("cko0_rstgrp", cko0_pins),
  713. SIRFSOC_PIN_GROUP("cko1_rstgrp", cko1_pins),
  714. SIRFSOC_PIN_GROUP("sdmmc0grp", sdmmc0_pins),
  715. SIRFSOC_PIN_GROUP("sdmmc1grp", sdmmc1_pins),
  716. SIRFSOC_PIN_GROUP("sdmmc2grp", sdmmc2_pins),
  717. SIRFSOC_PIN_GROUP("sdmmc3grp", sdmmc3_pins),
  718. SIRFSOC_PIN_GROUP("sdmmc4grp", sdmmc4_pins),
  719. SIRFSOC_PIN_GROUP("sdmmc5grp", sdmmc5_pins),
  720. SIRFSOC_PIN_GROUP("usb0_utmi_drvbusgrp", usb0_utmi_drvbus_pins),
  721. SIRFSOC_PIN_GROUP("usb1_utmi_drvbusgrp", usb1_utmi_drvbus_pins),
  722. SIRFSOC_PIN_GROUP("pulse_countgrp", pulse_count_pins),
  723. SIRFSOC_PIN_GROUP("i2sgrp", i2s_pins),
  724. SIRFSOC_PIN_GROUP("ac97grp", ac97_pins),
  725. SIRFSOC_PIN_GROUP("nandgrp", nand_pins),
  726. SIRFSOC_PIN_GROUP("spi0grp", spi0_pins),
  727. SIRFSOC_PIN_GROUP("spi1grp", spi1_pins),
  728. SIRFSOC_PIN_GROUP("gpsgrp", gps_pins),
  729. };
  730. static int sirfsoc_get_groups_count(struct pinctrl_dev *pctldev)
  731. {
  732. return ARRAY_SIZE(sirfsoc_pin_groups);
  733. }
  734. static const char *sirfsoc_get_group_name(struct pinctrl_dev *pctldev,
  735. unsigned selector)
  736. {
  737. return sirfsoc_pin_groups[selector].name;
  738. }
  739. static int sirfsoc_get_group_pins(struct pinctrl_dev *pctldev, unsigned selector,
  740. const unsigned **pins,
  741. unsigned *num_pins)
  742. {
  743. *pins = sirfsoc_pin_groups[selector].pins;
  744. *num_pins = sirfsoc_pin_groups[selector].num_pins;
  745. return 0;
  746. }
  747. static void sirfsoc_pin_dbg_show(struct pinctrl_dev *pctldev, struct seq_file *s,
  748. unsigned offset)
  749. {
  750. seq_printf(s, " " DRIVER_NAME);
  751. }
  752. static struct pinctrl_ops sirfsoc_pctrl_ops = {
  753. .get_groups_count = sirfsoc_get_groups_count,
  754. .get_group_name = sirfsoc_get_group_name,
  755. .get_group_pins = sirfsoc_get_group_pins,
  756. .pin_dbg_show = sirfsoc_pin_dbg_show,
  757. };
  758. struct sirfsoc_pmx_func {
  759. const char *name;
  760. const char * const *groups;
  761. const unsigned num_groups;
  762. const struct sirfsoc_padmux *padmux;
  763. };
  764. static const char * const lcd_16bitsgrp[] = { "lcd_16bitsgrp" };
  765. static const char * const lcd_18bitsgrp[] = { "lcd_18bitsgrp" };
  766. static const char * const lcd_24bitsgrp[] = { "lcd_24bitsgrp" };
  767. static const char * const lcdromgrp[] = { "lcdromgrp" };
  768. static const char * const uart0grp[] = { "uart0grp" };
  769. static const char * const uart1grp[] = { "uart1grp" };
  770. static const char * const uart2grp[] = { "uart2grp" };
  771. static const char * const uart2_nostreamctrlgrp[] = { "uart2_nostreamctrlgrp" };
  772. static const char * const usp0grp[] = { "usp0grp" };
  773. static const char * const usp1grp[] = { "usp1grp" };
  774. static const char * const usp2grp[] = { "usp2grp" };
  775. static const char * const i2c0grp[] = { "i2c0grp" };
  776. static const char * const i2c1grp[] = { "i2c1grp" };
  777. static const char * const pwm0grp[] = { "pwm0grp" };
  778. static const char * const pwm1grp[] = { "pwm1grp" };
  779. static const char * const pwm2grp[] = { "pwm2grp" };
  780. static const char * const pwm3grp[] = { "pwm3grp" };
  781. static const char * const vipgrp[] = { "vipgrp" };
  782. static const char * const vipromgrp[] = { "vipromgrp" };
  783. static const char * const warm_rstgrp[] = { "warm_rstgrp" };
  784. static const char * const cko0grp[] = { "cko0grp" };
  785. static const char * const cko1grp[] = { "cko1grp" };
  786. static const char * const sdmmc0grp[] = { "sdmmc0grp" };
  787. static const char * const sdmmc1grp[] = { "sdmmc1grp" };
  788. static const char * const sdmmc2grp[] = { "sdmmc2grp" };
  789. static const char * const sdmmc3grp[] = { "sdmmc3grp" };
  790. static const char * const sdmmc4grp[] = { "sdmmc4grp" };
  791. static const char * const sdmmc5grp[] = { "sdmmc5grp" };
  792. static const char * const usb0_utmi_drvbusgrp[] = { "usb0_utmi_drvbusgrp" };
  793. static const char * const usb1_utmi_drvbusgrp[] = { "usb1_utmi_drvbusgrp" };
  794. static const char * const pulse_countgrp[] = { "pulse_countgrp" };
  795. static const char * const i2sgrp[] = { "i2sgrp" };
  796. static const char * const ac97grp[] = { "ac97grp" };
  797. static const char * const nandgrp[] = { "nandgrp" };
  798. static const char * const spi0grp[] = { "spi0grp" };
  799. static const char * const spi1grp[] = { "spi1grp" };
  800. static const char * const gpsgrp[] = { "gpsgrp" };
  801. #define SIRFSOC_PMX_FUNCTION(n, g, m) \
  802. { \
  803. .name = n, \
  804. .groups = g, \
  805. .num_groups = ARRAY_SIZE(g), \
  806. .padmux = &m, \
  807. }
  808. static const struct sirfsoc_pmx_func sirfsoc_pmx_functions[] = {
  809. SIRFSOC_PMX_FUNCTION("lcd_16bits", lcd_16bitsgrp, lcd_16bits_padmux),
  810. SIRFSOC_PMX_FUNCTION("lcd_18bits", lcd_18bitsgrp, lcd_18bits_padmux),
  811. SIRFSOC_PMX_FUNCTION("lcd_24bits", lcd_24bitsgrp, lcd_24bits_padmux),
  812. SIRFSOC_PMX_FUNCTION("lcdrom", lcdromgrp, lcdrom_padmux),
  813. SIRFSOC_PMX_FUNCTION("uart0", uart0grp, uart0_padmux),
  814. SIRFSOC_PMX_FUNCTION("uart1", uart1grp, uart1_padmux),
  815. SIRFSOC_PMX_FUNCTION("uart2", uart2grp, uart2_padmux),
  816. SIRFSOC_PMX_FUNCTION("uart2_nostreamctrl", uart2_nostreamctrlgrp, uart2_nostreamctrl_padmux),
  817. SIRFSOC_PMX_FUNCTION("usp0", usp0grp, usp0_padmux),
  818. SIRFSOC_PMX_FUNCTION("usp1", usp1grp, usp1_padmux),
  819. SIRFSOC_PMX_FUNCTION("usp2", usp2grp, usp2_padmux),
  820. SIRFSOC_PMX_FUNCTION("i2c0", i2c0grp, i2c0_padmux),
  821. SIRFSOC_PMX_FUNCTION("i2c1", i2c1grp, i2c1_padmux),
  822. SIRFSOC_PMX_FUNCTION("pwm0", pwm0grp, pwm0_padmux),
  823. SIRFSOC_PMX_FUNCTION("pwm1", pwm1grp, pwm1_padmux),
  824. SIRFSOC_PMX_FUNCTION("pwm2", pwm2grp, pwm2_padmux),
  825. SIRFSOC_PMX_FUNCTION("pwm3", pwm3grp, pwm3_padmux),
  826. SIRFSOC_PMX_FUNCTION("vip", vipgrp, vip_padmux),
  827. SIRFSOC_PMX_FUNCTION("viprom", vipromgrp, viprom_padmux),
  828. SIRFSOC_PMX_FUNCTION("warm_rst", warm_rstgrp, warm_rst_padmux),
  829. SIRFSOC_PMX_FUNCTION("cko0", cko0grp, cko0_padmux),
  830. SIRFSOC_PMX_FUNCTION("cko1", cko1grp, cko1_padmux),
  831. SIRFSOC_PMX_FUNCTION("sdmmc0", sdmmc0grp, sdmmc0_padmux),
  832. SIRFSOC_PMX_FUNCTION("sdmmc1", sdmmc1grp, sdmmc1_padmux),
  833. SIRFSOC_PMX_FUNCTION("sdmmc2", sdmmc2grp, sdmmc2_padmux),
  834. SIRFSOC_PMX_FUNCTION("sdmmc3", sdmmc3grp, sdmmc3_padmux),
  835. SIRFSOC_PMX_FUNCTION("sdmmc4", sdmmc4grp, sdmmc4_padmux),
  836. SIRFSOC_PMX_FUNCTION("sdmmc5", sdmmc5grp, sdmmc5_padmux),
  837. SIRFSOC_PMX_FUNCTION("usb0_utmi_drvbus", usb0_utmi_drvbusgrp, usb0_utmi_drvbus_padmux),
  838. SIRFSOC_PMX_FUNCTION("usb1_utmi_drvbus", usb1_utmi_drvbusgrp, usb1_utmi_drvbus_padmux),
  839. SIRFSOC_PMX_FUNCTION("pulse_count", pulse_countgrp, pulse_count_padmux),
  840. SIRFSOC_PMX_FUNCTION("i2s", i2sgrp, i2s_padmux),
  841. SIRFSOC_PMX_FUNCTION("ac97", ac97grp, ac97_padmux),
  842. SIRFSOC_PMX_FUNCTION("nand", nandgrp, nand_padmux),
  843. SIRFSOC_PMX_FUNCTION("spi0", spi0grp, spi0_padmux),
  844. SIRFSOC_PMX_FUNCTION("spi1", spi1grp, spi1_padmux),
  845. SIRFSOC_PMX_FUNCTION("gps", gpsgrp, gps_padmux),
  846. };
  847. static void sirfsoc_pinmux_endisable(struct sirfsoc_pmx *spmx, unsigned selector,
  848. bool enable)
  849. {
  850. int i;
  851. const struct sirfsoc_padmux *mux = sirfsoc_pmx_functions[selector].padmux;
  852. const struct sirfsoc_muxmask *mask = mux->muxmask;
  853. for (i = 0; i < mux->muxmask_counts; i++) {
  854. u32 muxval;
  855. muxval = readl(spmx->gpio_virtbase + SIRFSOC_GPIO_PAD_EN(mask[i].group));
  856. if (enable)
  857. muxval = muxval & ~mask[i].mask;
  858. else
  859. muxval = muxval | mask[i].mask;
  860. writel(muxval, spmx->gpio_virtbase + SIRFSOC_GPIO_PAD_EN(mask[i].group));
  861. }
  862. if (mux->funcmask && enable) {
  863. u32 func_en_val;
  864. func_en_val =
  865. readl(spmx->rsc_virtbase + SIRFSOC_RSC_PIN_MUX);
  866. func_en_val =
  867. (func_en_val & ~mux->funcmask) | (mux->
  868. funcval);
  869. writel(func_en_val, spmx->rsc_virtbase + SIRFSOC_RSC_PIN_MUX);
  870. }
  871. }
  872. static int sirfsoc_pinmux_enable(struct pinctrl_dev *pmxdev, unsigned selector,
  873. unsigned group)
  874. {
  875. struct sirfsoc_pmx *spmx;
  876. spmx = pinctrl_dev_get_drvdata(pmxdev);
  877. sirfsoc_pinmux_endisable(spmx, selector, true);
  878. return 0;
  879. }
  880. static void sirfsoc_pinmux_disable(struct pinctrl_dev *pmxdev, unsigned selector,
  881. unsigned group)
  882. {
  883. struct sirfsoc_pmx *spmx;
  884. spmx = pinctrl_dev_get_drvdata(pmxdev);
  885. sirfsoc_pinmux_endisable(spmx, selector, false);
  886. }
  887. static int sirfsoc_pinmux_get_funcs_count(struct pinctrl_dev *pmxdev)
  888. {
  889. return ARRAY_SIZE(sirfsoc_pmx_functions);
  890. }
  891. static const char *sirfsoc_pinmux_get_func_name(struct pinctrl_dev *pctldev,
  892. unsigned selector)
  893. {
  894. return sirfsoc_pmx_functions[selector].name;
  895. }
  896. static int sirfsoc_pinmux_get_groups(struct pinctrl_dev *pctldev, unsigned selector,
  897. const char * const **groups,
  898. unsigned * const num_groups)
  899. {
  900. *groups = sirfsoc_pmx_functions[selector].groups;
  901. *num_groups = sirfsoc_pmx_functions[selector].num_groups;
  902. return 0;
  903. }
  904. static int sirfsoc_pinmux_request_gpio(struct pinctrl_dev *pmxdev,
  905. struct pinctrl_gpio_range *range, unsigned offset)
  906. {
  907. struct sirfsoc_pmx *spmx;
  908. int group = range->id;
  909. u32 muxval;
  910. spmx = pinctrl_dev_get_drvdata(pmxdev);
  911. muxval = readl(spmx->gpio_virtbase + SIRFSOC_GPIO_PAD_EN(group));
  912. muxval = muxval | (1 << (offset - range->pin_base));
  913. writel(muxval, spmx->gpio_virtbase + SIRFSOC_GPIO_PAD_EN(group));
  914. return 0;
  915. }
  916. static struct pinmux_ops sirfsoc_pinmux_ops = {
  917. .enable = sirfsoc_pinmux_enable,
  918. .disable = sirfsoc_pinmux_disable,
  919. .get_functions_count = sirfsoc_pinmux_get_funcs_count,
  920. .get_function_name = sirfsoc_pinmux_get_func_name,
  921. .get_function_groups = sirfsoc_pinmux_get_groups,
  922. .gpio_request_enable = sirfsoc_pinmux_request_gpio,
  923. };
  924. static struct pinctrl_desc sirfsoc_pinmux_desc = {
  925. .name = DRIVER_NAME,
  926. .pins = sirfsoc_pads,
  927. .npins = ARRAY_SIZE(sirfsoc_pads),
  928. .pctlops = &sirfsoc_pctrl_ops,
  929. .pmxops = &sirfsoc_pinmux_ops,
  930. .owner = THIS_MODULE,
  931. };
  932. /*
  933. * Todo: bind irq_chip to every pinctrl_gpio_range
  934. */
  935. static struct pinctrl_gpio_range sirfsoc_gpio_ranges[] = {
  936. {
  937. .name = "sirfsoc-gpio*",
  938. .id = 0,
  939. .base = 0,
  940. .pin_base = 0,
  941. .npins = 32,
  942. }, {
  943. .name = "sirfsoc-gpio*",
  944. .id = 1,
  945. .base = 32,
  946. .pin_base = 32,
  947. .npins = 32,
  948. }, {
  949. .name = "sirfsoc-gpio*",
  950. .id = 2,
  951. .base = 64,
  952. .pin_base = 64,
  953. .npins = 32,
  954. }, {
  955. .name = "sirfsoc-gpio*",
  956. .id = 3,
  957. .base = 96,
  958. .pin_base = 96,
  959. .npins = 19,
  960. },
  961. };
  962. static void __iomem *sirfsoc_rsc_of_iomap(void)
  963. {
  964. const struct of_device_id rsc_ids[] = {
  965. { .compatible = "sirf,prima2-rsc" },
  966. {}
  967. };
  968. struct device_node *np;
  969. np = of_find_matching_node(NULL, rsc_ids);
  970. if (!np)
  971. panic("unable to find compatible rsc node in dtb\n");
  972. return of_iomap(np, 0);
  973. }
  974. static int __devinit sirfsoc_pinmux_probe(struct platform_device *pdev)
  975. {
  976. int ret;
  977. struct sirfsoc_pmx *spmx;
  978. struct device_node *np = pdev->dev.of_node;
  979. int i;
  980. /* Create state holders etc for this driver */
  981. spmx = devm_kzalloc(&pdev->dev, sizeof(*spmx), GFP_KERNEL);
  982. if (!spmx)
  983. return -ENOMEM;
  984. spmx->dev = &pdev->dev;
  985. platform_set_drvdata(pdev, spmx);
  986. spmx->gpio_virtbase = of_iomap(np, 0);
  987. if (!spmx->gpio_virtbase) {
  988. ret = -ENOMEM;
  989. dev_err(&pdev->dev, "can't map gpio registers\n");
  990. goto out_no_gpio_remap;
  991. }
  992. spmx->rsc_virtbase = sirfsoc_rsc_of_iomap();
  993. if (!spmx->rsc_virtbase) {
  994. ret = -ENOMEM;
  995. dev_err(&pdev->dev, "can't map rsc registers\n");
  996. goto out_no_rsc_remap;
  997. }
  998. /* Now register the pin controller and all pins it handles */
  999. spmx->pmx = pinctrl_register(&sirfsoc_pinmux_desc, &pdev->dev, spmx);
  1000. if (!spmx->pmx) {
  1001. dev_err(&pdev->dev, "could not register SIRFSOC pinmux driver\n");
  1002. ret = -EINVAL;
  1003. goto out_no_pmx;
  1004. }
  1005. for (i = 0; i < ARRAY_SIZE(sirfsoc_gpio_ranges); i++)
  1006. pinctrl_add_gpio_range(spmx->pmx, &sirfsoc_gpio_ranges[i]);
  1007. dev_info(&pdev->dev, "initialized SIRFSOC pinmux driver\n");
  1008. return 0;
  1009. out_no_pmx:
  1010. iounmap(spmx->rsc_virtbase);
  1011. out_no_rsc_remap:
  1012. iounmap(spmx->gpio_virtbase);
  1013. out_no_gpio_remap:
  1014. platform_set_drvdata(pdev, NULL);
  1015. devm_kfree(&pdev->dev, spmx);
  1016. return ret;
  1017. }
  1018. static const struct of_device_id pinmux_ids[] = {
  1019. { .compatible = "sirf,prima2-gpio-pinmux" },
  1020. {}
  1021. };
  1022. static struct platform_driver sirfsoc_pinmux_driver = {
  1023. .driver = {
  1024. .name = DRIVER_NAME,
  1025. .owner = THIS_MODULE,
  1026. .of_match_table = pinmux_ids,
  1027. },
  1028. .probe = sirfsoc_pinmux_probe,
  1029. };
  1030. static int __init sirfsoc_pinmux_init(void)
  1031. {
  1032. return platform_driver_register(&sirfsoc_pinmux_driver);
  1033. }
  1034. arch_initcall(sirfsoc_pinmux_init);
  1035. MODULE_AUTHOR("Rongjun Ying <rongjun.ying@csr.com>, "
  1036. "Barry Song <baohua.song@csr.com>");
  1037. MODULE_DESCRIPTION("SIRFSOC pin control driver");
  1038. MODULE_LICENSE("GPL");