sba_iommu.c 58 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101
  1. /*
  2. ** System Bus Adapter (SBA) I/O MMU manager
  3. **
  4. ** (c) Copyright 2000-2004 Grant Grundler <grundler @ parisc-linux x org>
  5. ** (c) Copyright 2004 Naresh Kumar Inna <knaresh at india x hp x com>
  6. ** (c) Copyright 2000-2004 Hewlett-Packard Company
  7. **
  8. ** Portions (c) 1999 Dave S. Miller (from sparc64 I/O MMU code)
  9. **
  10. ** This program is free software; you can redistribute it and/or modify
  11. ** it under the terms of the GNU General Public License as published by
  12. ** the Free Software Foundation; either version 2 of the License, or
  13. ** (at your option) any later version.
  14. **
  15. **
  16. ** This module initializes the IOC (I/O Controller) found on B1000/C3000/
  17. ** J5000/J7000/N-class/L-class machines and their successors.
  18. **
  19. ** FIXME: add DMA hint support programming in both sba and lba modules.
  20. */
  21. #include <linux/types.h>
  22. #include <linux/kernel.h>
  23. #include <linux/spinlock.h>
  24. #include <linux/slab.h>
  25. #include <linux/init.h>
  26. #include <linux/mm.h>
  27. #include <linux/string.h>
  28. #include <linux/pci.h>
  29. #include <linux/scatterlist.h>
  30. #include <linux/iommu-helper.h>
  31. #include <asm/byteorder.h>
  32. #include <asm/io.h>
  33. #include <asm/dma.h> /* for DMA_CHUNK_SIZE */
  34. #include <asm/hardware.h> /* for register_parisc_driver() stuff */
  35. #include <linux/proc_fs.h>
  36. #include <linux/seq_file.h>
  37. #include <linux/module.h>
  38. #include <asm/ropes.h>
  39. #include <asm/mckinley.h> /* for proc_mckinley_root */
  40. #include <asm/runway.h> /* for proc_runway_root */
  41. #include <asm/page.h> /* for PAGE0 */
  42. #include <asm/pdc.h> /* for PDC_MODEL_* */
  43. #include <asm/pdcpat.h> /* for is_pdc_pat() */
  44. #include <asm/parisc-device.h>
  45. #define MODULE_NAME "SBA"
  46. /*
  47. ** The number of debug flags is a clue - this code is fragile.
  48. ** Don't even think about messing with it unless you have
  49. ** plenty of 710's to sacrifice to the computer gods. :^)
  50. */
  51. #undef DEBUG_SBA_INIT
  52. #undef DEBUG_SBA_RUN
  53. #undef DEBUG_SBA_RUN_SG
  54. #undef DEBUG_SBA_RESOURCE
  55. #undef ASSERT_PDIR_SANITY
  56. #undef DEBUG_LARGE_SG_ENTRIES
  57. #undef DEBUG_DMB_TRAP
  58. #ifdef DEBUG_SBA_INIT
  59. #define DBG_INIT(x...) printk(x)
  60. #else
  61. #define DBG_INIT(x...)
  62. #endif
  63. #ifdef DEBUG_SBA_RUN
  64. #define DBG_RUN(x...) printk(x)
  65. #else
  66. #define DBG_RUN(x...)
  67. #endif
  68. #ifdef DEBUG_SBA_RUN_SG
  69. #define DBG_RUN_SG(x...) printk(x)
  70. #else
  71. #define DBG_RUN_SG(x...)
  72. #endif
  73. #ifdef DEBUG_SBA_RESOURCE
  74. #define DBG_RES(x...) printk(x)
  75. #else
  76. #define DBG_RES(x...)
  77. #endif
  78. #define SBA_INLINE __inline__
  79. #define DEFAULT_DMA_HINT_REG 0
  80. struct sba_device *sba_list;
  81. EXPORT_SYMBOL_GPL(sba_list);
  82. static unsigned long ioc_needs_fdc = 0;
  83. /* global count of IOMMUs in the system */
  84. static unsigned int global_ioc_cnt = 0;
  85. /* PA8700 (Piranha 2.2) bug workaround */
  86. static unsigned long piranha_bad_128k = 0;
  87. /* Looks nice and keeps the compiler happy */
  88. #define SBA_DEV(d) ((struct sba_device *) (d))
  89. #ifdef CONFIG_AGP_PARISC
  90. #define SBA_AGP_SUPPORT
  91. #endif /*CONFIG_AGP_PARISC*/
  92. #ifdef SBA_AGP_SUPPORT
  93. static int sba_reserve_agpgart = 1;
  94. module_param(sba_reserve_agpgart, int, 0444);
  95. MODULE_PARM_DESC(sba_reserve_agpgart, "Reserve half of IO pdir as AGPGART");
  96. #endif
  97. /************************************
  98. ** SBA register read and write support
  99. **
  100. ** BE WARNED: register writes are posted.
  101. ** (ie follow writes which must reach HW with a read)
  102. **
  103. ** Superdome (in particular, REO) allows only 64-bit CSR accesses.
  104. */
  105. #define READ_REG32(addr) readl(addr)
  106. #define READ_REG64(addr) readq(addr)
  107. #define WRITE_REG32(val, addr) writel((val), (addr))
  108. #define WRITE_REG64(val, addr) writeq((val), (addr))
  109. #ifdef CONFIG_64BIT
  110. #define READ_REG(addr) READ_REG64(addr)
  111. #define WRITE_REG(value, addr) WRITE_REG64(value, addr)
  112. #else
  113. #define READ_REG(addr) READ_REG32(addr)
  114. #define WRITE_REG(value, addr) WRITE_REG32(value, addr)
  115. #endif
  116. #ifdef DEBUG_SBA_INIT
  117. /* NOTE: When CONFIG_64BIT isn't defined, READ_REG64() is two 32-bit reads */
  118. /**
  119. * sba_dump_ranges - debugging only - print ranges assigned to this IOA
  120. * @hpa: base address of the sba
  121. *
  122. * Print the MMIO and IO Port address ranges forwarded by an Astro/Ike/RIO
  123. * IO Adapter (aka Bus Converter).
  124. */
  125. static void
  126. sba_dump_ranges(void __iomem *hpa)
  127. {
  128. DBG_INIT("SBA at 0x%p\n", hpa);
  129. DBG_INIT("IOS_DIST_BASE : %Lx\n", READ_REG64(hpa+IOS_DIST_BASE));
  130. DBG_INIT("IOS_DIST_MASK : %Lx\n", READ_REG64(hpa+IOS_DIST_MASK));
  131. DBG_INIT("IOS_DIST_ROUTE : %Lx\n", READ_REG64(hpa+IOS_DIST_ROUTE));
  132. DBG_INIT("\n");
  133. DBG_INIT("IOS_DIRECT_BASE : %Lx\n", READ_REG64(hpa+IOS_DIRECT_BASE));
  134. DBG_INIT("IOS_DIRECT_MASK : %Lx\n", READ_REG64(hpa+IOS_DIRECT_MASK));
  135. DBG_INIT("IOS_DIRECT_ROUTE: %Lx\n", READ_REG64(hpa+IOS_DIRECT_ROUTE));
  136. }
  137. /**
  138. * sba_dump_tlb - debugging only - print IOMMU operating parameters
  139. * @hpa: base address of the IOMMU
  140. *
  141. * Print the size/location of the IO MMU PDIR.
  142. */
  143. static void sba_dump_tlb(void __iomem *hpa)
  144. {
  145. DBG_INIT("IO TLB at 0x%p\n", hpa);
  146. DBG_INIT("IOC_IBASE : 0x%Lx\n", READ_REG64(hpa+IOC_IBASE));
  147. DBG_INIT("IOC_IMASK : 0x%Lx\n", READ_REG64(hpa+IOC_IMASK));
  148. DBG_INIT("IOC_TCNFG : 0x%Lx\n", READ_REG64(hpa+IOC_TCNFG));
  149. DBG_INIT("IOC_PDIR_BASE: 0x%Lx\n", READ_REG64(hpa+IOC_PDIR_BASE));
  150. DBG_INIT("\n");
  151. }
  152. #else
  153. #define sba_dump_ranges(x)
  154. #define sba_dump_tlb(x)
  155. #endif /* DEBUG_SBA_INIT */
  156. #ifdef ASSERT_PDIR_SANITY
  157. /**
  158. * sba_dump_pdir_entry - debugging only - print one IOMMU PDIR entry
  159. * @ioc: IO MMU structure which owns the pdir we are interested in.
  160. * @msg: text to print ont the output line.
  161. * @pide: pdir index.
  162. *
  163. * Print one entry of the IO MMU PDIR in human readable form.
  164. */
  165. static void
  166. sba_dump_pdir_entry(struct ioc *ioc, char *msg, uint pide)
  167. {
  168. /* start printing from lowest pde in rval */
  169. u64 *ptr = &(ioc->pdir_base[pide & (~0U * BITS_PER_LONG)]);
  170. unsigned long *rptr = (unsigned long *) &(ioc->res_map[(pide >>3) & ~(sizeof(unsigned long) - 1)]);
  171. uint rcnt;
  172. printk(KERN_DEBUG "SBA: %s rp %p bit %d rval 0x%lx\n",
  173. msg,
  174. rptr, pide & (BITS_PER_LONG - 1), *rptr);
  175. rcnt = 0;
  176. while (rcnt < BITS_PER_LONG) {
  177. printk(KERN_DEBUG "%s %2d %p %016Lx\n",
  178. (rcnt == (pide & (BITS_PER_LONG - 1)))
  179. ? " -->" : " ",
  180. rcnt, ptr, *ptr );
  181. rcnt++;
  182. ptr++;
  183. }
  184. printk(KERN_DEBUG "%s", msg);
  185. }
  186. /**
  187. * sba_check_pdir - debugging only - consistency checker
  188. * @ioc: IO MMU structure which owns the pdir we are interested in.
  189. * @msg: text to print ont the output line.
  190. *
  191. * Verify the resource map and pdir state is consistent
  192. */
  193. static int
  194. sba_check_pdir(struct ioc *ioc, char *msg)
  195. {
  196. u32 *rptr_end = (u32 *) &(ioc->res_map[ioc->res_size]);
  197. u32 *rptr = (u32 *) ioc->res_map; /* resource map ptr */
  198. u64 *pptr = ioc->pdir_base; /* pdir ptr */
  199. uint pide = 0;
  200. while (rptr < rptr_end) {
  201. u32 rval = *rptr;
  202. int rcnt = 32; /* number of bits we might check */
  203. while (rcnt) {
  204. /* Get last byte and highest bit from that */
  205. u32 pde = ((u32) (((char *)pptr)[7])) << 24;
  206. if ((rval ^ pde) & 0x80000000)
  207. {
  208. /*
  209. ** BUMMER! -- res_map != pdir --
  210. ** Dump rval and matching pdir entries
  211. */
  212. sba_dump_pdir_entry(ioc, msg, pide);
  213. return(1);
  214. }
  215. rcnt--;
  216. rval <<= 1; /* try the next bit */
  217. pptr++;
  218. pide++;
  219. }
  220. rptr++; /* look at next word of res_map */
  221. }
  222. /* It'd be nice if we always got here :^) */
  223. return 0;
  224. }
  225. /**
  226. * sba_dump_sg - debugging only - print Scatter-Gather list
  227. * @ioc: IO MMU structure which owns the pdir we are interested in.
  228. * @startsg: head of the SG list
  229. * @nents: number of entries in SG list
  230. *
  231. * print the SG list so we can verify it's correct by hand.
  232. */
  233. static void
  234. sba_dump_sg( struct ioc *ioc, struct scatterlist *startsg, int nents)
  235. {
  236. while (nents-- > 0) {
  237. printk(KERN_DEBUG " %d : %08lx/%05x %p/%05x\n",
  238. nents,
  239. (unsigned long) sg_dma_address(startsg),
  240. sg_dma_len(startsg),
  241. sg_virt_addr(startsg), startsg->length);
  242. startsg++;
  243. }
  244. }
  245. #endif /* ASSERT_PDIR_SANITY */
  246. /**************************************************************
  247. *
  248. * I/O Pdir Resource Management
  249. *
  250. * Bits set in the resource map are in use.
  251. * Each bit can represent a number of pages.
  252. * LSbs represent lower addresses (IOVA's).
  253. *
  254. ***************************************************************/
  255. #define PAGES_PER_RANGE 1 /* could increase this to 4 or 8 if needed */
  256. /* Convert from IOVP to IOVA and vice versa. */
  257. #ifdef ZX1_SUPPORT
  258. /* Pluto (aka ZX1) boxes need to set or clear the ibase bits appropriately */
  259. #define SBA_IOVA(ioc,iovp,offset,hint_reg) ((ioc->ibase) | (iovp) | (offset))
  260. #define SBA_IOVP(ioc,iova) ((iova) & (ioc)->iovp_mask)
  261. #else
  262. /* only support Astro and ancestors. Saves a few cycles in key places */
  263. #define SBA_IOVA(ioc,iovp,offset,hint_reg) ((iovp) | (offset))
  264. #define SBA_IOVP(ioc,iova) (iova)
  265. #endif
  266. #define PDIR_INDEX(iovp) ((iovp)>>IOVP_SHIFT)
  267. #define RESMAP_MASK(n) (~0UL << (BITS_PER_LONG - (n)))
  268. #define RESMAP_IDX_MASK (sizeof(unsigned long) - 1)
  269. static unsigned long ptr_to_pide(struct ioc *ioc, unsigned long *res_ptr,
  270. unsigned int bitshiftcnt)
  271. {
  272. return (((unsigned long)res_ptr - (unsigned long)ioc->res_map) << 3)
  273. + bitshiftcnt;
  274. }
  275. /**
  276. * sba_search_bitmap - find free space in IO PDIR resource bitmap
  277. * @ioc: IO MMU structure which owns the pdir we are interested in.
  278. * @bits_wanted: number of entries we need.
  279. *
  280. * Find consecutive free bits in resource bitmap.
  281. * Each bit represents one entry in the IO Pdir.
  282. * Cool perf optimization: search for log2(size) bits at a time.
  283. */
  284. static SBA_INLINE unsigned long
  285. sba_search_bitmap(struct ioc *ioc, struct device *dev,
  286. unsigned long bits_wanted)
  287. {
  288. unsigned long *res_ptr = ioc->res_hint;
  289. unsigned long *res_end = (unsigned long *) &(ioc->res_map[ioc->res_size]);
  290. unsigned long pide = ~0UL, tpide;
  291. unsigned long boundary_size;
  292. unsigned long shift;
  293. int ret;
  294. boundary_size = ALIGN((unsigned long long)dma_get_seg_boundary(dev) + 1,
  295. 1ULL << IOVP_SHIFT) >> IOVP_SHIFT;
  296. #if defined(ZX1_SUPPORT)
  297. BUG_ON(ioc->ibase & ~IOVP_MASK);
  298. shift = ioc->ibase >> IOVP_SHIFT;
  299. #else
  300. shift = 0;
  301. #endif
  302. if (bits_wanted > (BITS_PER_LONG/2)) {
  303. /* Search word at a time - no mask needed */
  304. for(; res_ptr < res_end; ++res_ptr) {
  305. tpide = ptr_to_pide(ioc, res_ptr, 0);
  306. ret = iommu_is_span_boundary(tpide, bits_wanted,
  307. shift,
  308. boundary_size);
  309. if ((*res_ptr == 0) && !ret) {
  310. *res_ptr = RESMAP_MASK(bits_wanted);
  311. pide = tpide;
  312. break;
  313. }
  314. }
  315. /* point to the next word on next pass */
  316. res_ptr++;
  317. ioc->res_bitshift = 0;
  318. } else {
  319. /*
  320. ** Search the resource bit map on well-aligned values.
  321. ** "o" is the alignment.
  322. ** We need the alignment to invalidate I/O TLB using
  323. ** SBA HW features in the unmap path.
  324. */
  325. unsigned long o = 1 << get_order(bits_wanted << PAGE_SHIFT);
  326. uint bitshiftcnt = ALIGN(ioc->res_bitshift, o);
  327. unsigned long mask;
  328. if (bitshiftcnt >= BITS_PER_LONG) {
  329. bitshiftcnt = 0;
  330. res_ptr++;
  331. }
  332. mask = RESMAP_MASK(bits_wanted) >> bitshiftcnt;
  333. DBG_RES("%s() o %ld %p", __func__, o, res_ptr);
  334. while(res_ptr < res_end)
  335. {
  336. DBG_RES(" %p %lx %lx\n", res_ptr, mask, *res_ptr);
  337. WARN_ON(mask == 0);
  338. tpide = ptr_to_pide(ioc, res_ptr, bitshiftcnt);
  339. ret = iommu_is_span_boundary(tpide, bits_wanted,
  340. shift,
  341. boundary_size);
  342. if ((((*res_ptr) & mask) == 0) && !ret) {
  343. *res_ptr |= mask; /* mark resources busy! */
  344. pide = tpide;
  345. break;
  346. }
  347. mask >>= o;
  348. bitshiftcnt += o;
  349. if (mask == 0) {
  350. mask = RESMAP_MASK(bits_wanted);
  351. bitshiftcnt=0;
  352. res_ptr++;
  353. }
  354. }
  355. /* look in the same word on the next pass */
  356. ioc->res_bitshift = bitshiftcnt + bits_wanted;
  357. }
  358. /* wrapped ? */
  359. if (res_end <= res_ptr) {
  360. ioc->res_hint = (unsigned long *) ioc->res_map;
  361. ioc->res_bitshift = 0;
  362. } else {
  363. ioc->res_hint = res_ptr;
  364. }
  365. return (pide);
  366. }
  367. /**
  368. * sba_alloc_range - find free bits and mark them in IO PDIR resource bitmap
  369. * @ioc: IO MMU structure which owns the pdir we are interested in.
  370. * @size: number of bytes to create a mapping for
  371. *
  372. * Given a size, find consecutive unmarked and then mark those bits in the
  373. * resource bit map.
  374. */
  375. static int
  376. sba_alloc_range(struct ioc *ioc, struct device *dev, size_t size)
  377. {
  378. unsigned int pages_needed = size >> IOVP_SHIFT;
  379. #ifdef SBA_COLLECT_STATS
  380. unsigned long cr_start = mfctl(16);
  381. #endif
  382. unsigned long pide;
  383. pide = sba_search_bitmap(ioc, dev, pages_needed);
  384. if (pide >= (ioc->res_size << 3)) {
  385. pide = sba_search_bitmap(ioc, dev, pages_needed);
  386. if (pide >= (ioc->res_size << 3))
  387. panic("%s: I/O MMU @ %p is out of mapping resources\n",
  388. __FILE__, ioc->ioc_hpa);
  389. }
  390. #ifdef ASSERT_PDIR_SANITY
  391. /* verify the first enable bit is clear */
  392. if(0x00 != ((u8 *) ioc->pdir_base)[pide*sizeof(u64) + 7]) {
  393. sba_dump_pdir_entry(ioc, "sba_search_bitmap() botched it?", pide);
  394. }
  395. #endif
  396. DBG_RES("%s(%x) %d -> %lx hint %x/%x\n",
  397. __func__, size, pages_needed, pide,
  398. (uint) ((unsigned long) ioc->res_hint - (unsigned long) ioc->res_map),
  399. ioc->res_bitshift );
  400. #ifdef SBA_COLLECT_STATS
  401. {
  402. unsigned long cr_end = mfctl(16);
  403. unsigned long tmp = cr_end - cr_start;
  404. /* check for roll over */
  405. cr_start = (cr_end < cr_start) ? -(tmp) : (tmp);
  406. }
  407. ioc->avg_search[ioc->avg_idx++] = cr_start;
  408. ioc->avg_idx &= SBA_SEARCH_SAMPLE - 1;
  409. ioc->used_pages += pages_needed;
  410. #endif
  411. return (pide);
  412. }
  413. /**
  414. * sba_free_range - unmark bits in IO PDIR resource bitmap
  415. * @ioc: IO MMU structure which owns the pdir we are interested in.
  416. * @iova: IO virtual address which was previously allocated.
  417. * @size: number of bytes to create a mapping for
  418. *
  419. * clear bits in the ioc's resource map
  420. */
  421. static SBA_INLINE void
  422. sba_free_range(struct ioc *ioc, dma_addr_t iova, size_t size)
  423. {
  424. unsigned long iovp = SBA_IOVP(ioc, iova);
  425. unsigned int pide = PDIR_INDEX(iovp);
  426. unsigned int ridx = pide >> 3; /* convert bit to byte address */
  427. unsigned long *res_ptr = (unsigned long *) &((ioc)->res_map[ridx & ~RESMAP_IDX_MASK]);
  428. int bits_not_wanted = size >> IOVP_SHIFT;
  429. /* 3-bits "bit" address plus 2 (or 3) bits for "byte" == bit in word */
  430. unsigned long m = RESMAP_MASK(bits_not_wanted) >> (pide & (BITS_PER_LONG - 1));
  431. DBG_RES("%s( ,%x,%x) %x/%lx %x %p %lx\n",
  432. __func__, (uint) iova, size,
  433. bits_not_wanted, m, pide, res_ptr, *res_ptr);
  434. #ifdef SBA_COLLECT_STATS
  435. ioc->used_pages -= bits_not_wanted;
  436. #endif
  437. *res_ptr &= ~m;
  438. }
  439. /**************************************************************
  440. *
  441. * "Dynamic DMA Mapping" support (aka "Coherent I/O")
  442. *
  443. ***************************************************************/
  444. #ifdef SBA_HINT_SUPPORT
  445. #define SBA_DMA_HINT(ioc, val) ((val) << (ioc)->hint_shift_pdir)
  446. #endif
  447. typedef unsigned long space_t;
  448. #define KERNEL_SPACE 0
  449. /**
  450. * sba_io_pdir_entry - fill in one IO PDIR entry
  451. * @pdir_ptr: pointer to IO PDIR entry
  452. * @sid: process Space ID - currently only support KERNEL_SPACE
  453. * @vba: Virtual CPU address of buffer to map
  454. * @hint: DMA hint set to use for this mapping
  455. *
  456. * SBA Mapping Routine
  457. *
  458. * Given a virtual address (vba, arg2) and space id, (sid, arg1)
  459. * sba_io_pdir_entry() loads the I/O PDIR entry pointed to by
  460. * pdir_ptr (arg0).
  461. * Using the bass-ackwards HP bit numbering, Each IO Pdir entry
  462. * for Astro/Ike looks like:
  463. *
  464. *
  465. * 0 19 51 55 63
  466. * +-+---------------------+----------------------------------+----+--------+
  467. * |V| U | PPN[43:12] | U | VI |
  468. * +-+---------------------+----------------------------------+----+--------+
  469. *
  470. * Pluto is basically identical, supports fewer physical address bits:
  471. *
  472. * 0 23 51 55 63
  473. * +-+------------------------+-------------------------------+----+--------+
  474. * |V| U | PPN[39:12] | U | VI |
  475. * +-+------------------------+-------------------------------+----+--------+
  476. *
  477. * V == Valid Bit (Most Significant Bit is bit 0)
  478. * U == Unused
  479. * PPN == Physical Page Number
  480. * VI == Virtual Index (aka Coherent Index)
  481. *
  482. * LPA instruction output is put into PPN field.
  483. * LCI (Load Coherence Index) instruction provides the "VI" bits.
  484. *
  485. * We pre-swap the bytes since PCX-W is Big Endian and the
  486. * IOMMU uses little endian for the pdir.
  487. */
  488. static void SBA_INLINE
  489. sba_io_pdir_entry(u64 *pdir_ptr, space_t sid, unsigned long vba,
  490. unsigned long hint)
  491. {
  492. u64 pa; /* physical address */
  493. register unsigned ci; /* coherent index */
  494. pa = virt_to_phys(vba);
  495. pa &= IOVP_MASK;
  496. mtsp(sid,1);
  497. asm("lci 0(%%sr1, %1), %0" : "=r" (ci) : "r" (vba));
  498. pa |= (ci >> 12) & 0xff; /* move CI (8 bits) into lowest byte */
  499. pa |= SBA_PDIR_VALID_BIT; /* set "valid" bit */
  500. *pdir_ptr = cpu_to_le64(pa); /* swap and store into I/O Pdir */
  501. /*
  502. * If the PDC_MODEL capabilities has Non-coherent IO-PDIR bit set
  503. * (bit #61, big endian), we have to flush and sync every time
  504. * IO-PDIR is changed in Ike/Astro.
  505. */
  506. if (ioc_needs_fdc)
  507. asm volatile("fdc %%r0(%0)" : : "r" (pdir_ptr));
  508. }
  509. /**
  510. * sba_mark_invalid - invalidate one or more IO PDIR entries
  511. * @ioc: IO MMU structure which owns the pdir we are interested in.
  512. * @iova: IO Virtual Address mapped earlier
  513. * @byte_cnt: number of bytes this mapping covers.
  514. *
  515. * Marking the IO PDIR entry(ies) as Invalid and invalidate
  516. * corresponding IO TLB entry. The Ike PCOM (Purge Command Register)
  517. * is to purge stale entries in the IO TLB when unmapping entries.
  518. *
  519. * The PCOM register supports purging of multiple pages, with a minium
  520. * of 1 page and a maximum of 2GB. Hardware requires the address be
  521. * aligned to the size of the range being purged. The size of the range
  522. * must be a power of 2. The "Cool perf optimization" in the
  523. * allocation routine helps keep that true.
  524. */
  525. static SBA_INLINE void
  526. sba_mark_invalid(struct ioc *ioc, dma_addr_t iova, size_t byte_cnt)
  527. {
  528. u32 iovp = (u32) SBA_IOVP(ioc,iova);
  529. u64 *pdir_ptr = &ioc->pdir_base[PDIR_INDEX(iovp)];
  530. #ifdef ASSERT_PDIR_SANITY
  531. /* Assert first pdir entry is set.
  532. **
  533. ** Even though this is a big-endian machine, the entries
  534. ** in the iopdir are little endian. That's why we look at
  535. ** the byte at +7 instead of at +0.
  536. */
  537. if (0x80 != (((u8 *) pdir_ptr)[7])) {
  538. sba_dump_pdir_entry(ioc,"sba_mark_invalid()", PDIR_INDEX(iovp));
  539. }
  540. #endif
  541. if (byte_cnt > IOVP_SIZE)
  542. {
  543. #if 0
  544. unsigned long entries_per_cacheline = ioc_needs_fdc ?
  545. L1_CACHE_ALIGN(((unsigned long) pdir_ptr))
  546. - (unsigned long) pdir_ptr;
  547. : 262144;
  548. #endif
  549. /* set "size" field for PCOM */
  550. iovp |= get_order(byte_cnt) + PAGE_SHIFT;
  551. do {
  552. /* clear I/O Pdir entry "valid" bit first */
  553. ((u8 *) pdir_ptr)[7] = 0;
  554. if (ioc_needs_fdc) {
  555. asm volatile("fdc %%r0(%0)" : : "r" (pdir_ptr));
  556. #if 0
  557. entries_per_cacheline = L1_CACHE_SHIFT - 3;
  558. #endif
  559. }
  560. pdir_ptr++;
  561. byte_cnt -= IOVP_SIZE;
  562. } while (byte_cnt > IOVP_SIZE);
  563. } else
  564. iovp |= IOVP_SHIFT; /* set "size" field for PCOM */
  565. /*
  566. ** clear I/O PDIR entry "valid" bit.
  567. ** We have to R/M/W the cacheline regardless how much of the
  568. ** pdir entry that we clobber.
  569. ** The rest of the entry would be useful for debugging if we
  570. ** could dump core on HPMC.
  571. */
  572. ((u8 *) pdir_ptr)[7] = 0;
  573. if (ioc_needs_fdc)
  574. asm volatile("fdc %%r0(%0)" : : "r" (pdir_ptr));
  575. WRITE_REG( SBA_IOVA(ioc, iovp, 0, 0), ioc->ioc_hpa+IOC_PCOM);
  576. }
  577. /**
  578. * sba_dma_supported - PCI driver can query DMA support
  579. * @dev: instance of PCI owned by the driver that's asking
  580. * @mask: number of address bits this PCI device can handle
  581. *
  582. * See Documentation/DMA-API-HOWTO.txt
  583. */
  584. static int sba_dma_supported( struct device *dev, u64 mask)
  585. {
  586. struct ioc *ioc;
  587. if (dev == NULL) {
  588. printk(KERN_ERR MODULE_NAME ": EISA/ISA/et al not supported\n");
  589. BUG();
  590. return(0);
  591. }
  592. /* Documentation/DMA-API-HOWTO.txt tells drivers to try 64-bit
  593. * first, then fall back to 32-bit if that fails.
  594. * We are just "encouraging" 32-bit DMA masks here since we can
  595. * never allow IOMMU bypass unless we add special support for ZX1.
  596. */
  597. if (mask > ~0U)
  598. return 0;
  599. ioc = GET_IOC(dev);
  600. /*
  601. * check if mask is >= than the current max IO Virt Address
  602. * The max IO Virt address will *always* < 30 bits.
  603. */
  604. return((int)(mask >= (ioc->ibase - 1 +
  605. (ioc->pdir_size / sizeof(u64) * IOVP_SIZE) )));
  606. }
  607. /**
  608. * sba_map_single - map one buffer and return IOVA for DMA
  609. * @dev: instance of PCI owned by the driver that's asking.
  610. * @addr: driver buffer to map.
  611. * @size: number of bytes to map in driver buffer.
  612. * @direction: R/W or both.
  613. *
  614. * See Documentation/DMA-API-HOWTO.txt
  615. */
  616. static dma_addr_t
  617. sba_map_single(struct device *dev, void *addr, size_t size,
  618. enum dma_data_direction direction)
  619. {
  620. struct ioc *ioc;
  621. unsigned long flags;
  622. dma_addr_t iovp;
  623. dma_addr_t offset;
  624. u64 *pdir_start;
  625. int pide;
  626. ioc = GET_IOC(dev);
  627. /* save offset bits */
  628. offset = ((dma_addr_t) (long) addr) & ~IOVP_MASK;
  629. /* round up to nearest IOVP_SIZE */
  630. size = (size + offset + ~IOVP_MASK) & IOVP_MASK;
  631. spin_lock_irqsave(&ioc->res_lock, flags);
  632. #ifdef ASSERT_PDIR_SANITY
  633. sba_check_pdir(ioc,"Check before sba_map_single()");
  634. #endif
  635. #ifdef SBA_COLLECT_STATS
  636. ioc->msingle_calls++;
  637. ioc->msingle_pages += size >> IOVP_SHIFT;
  638. #endif
  639. pide = sba_alloc_range(ioc, dev, size);
  640. iovp = (dma_addr_t) pide << IOVP_SHIFT;
  641. DBG_RUN("%s() 0x%p -> 0x%lx\n",
  642. __func__, addr, (long) iovp | offset);
  643. pdir_start = &(ioc->pdir_base[pide]);
  644. while (size > 0) {
  645. sba_io_pdir_entry(pdir_start, KERNEL_SPACE, (unsigned long) addr, 0);
  646. DBG_RUN(" pdir 0x%p %02x%02x%02x%02x%02x%02x%02x%02x\n",
  647. pdir_start,
  648. (u8) (((u8 *) pdir_start)[7]),
  649. (u8) (((u8 *) pdir_start)[6]),
  650. (u8) (((u8 *) pdir_start)[5]),
  651. (u8) (((u8 *) pdir_start)[4]),
  652. (u8) (((u8 *) pdir_start)[3]),
  653. (u8) (((u8 *) pdir_start)[2]),
  654. (u8) (((u8 *) pdir_start)[1]),
  655. (u8) (((u8 *) pdir_start)[0])
  656. );
  657. addr += IOVP_SIZE;
  658. size -= IOVP_SIZE;
  659. pdir_start++;
  660. }
  661. /* force FDC ops in io_pdir_entry() to be visible to IOMMU */
  662. if (ioc_needs_fdc)
  663. asm volatile("sync" : : );
  664. #ifdef ASSERT_PDIR_SANITY
  665. sba_check_pdir(ioc,"Check after sba_map_single()");
  666. #endif
  667. spin_unlock_irqrestore(&ioc->res_lock, flags);
  668. /* form complete address */
  669. return SBA_IOVA(ioc, iovp, offset, DEFAULT_DMA_HINT_REG);
  670. }
  671. /**
  672. * sba_unmap_single - unmap one IOVA and free resources
  673. * @dev: instance of PCI owned by the driver that's asking.
  674. * @iova: IOVA of driver buffer previously mapped.
  675. * @size: number of bytes mapped in driver buffer.
  676. * @direction: R/W or both.
  677. *
  678. * See Documentation/DMA-API-HOWTO.txt
  679. */
  680. static void
  681. sba_unmap_single(struct device *dev, dma_addr_t iova, size_t size,
  682. enum dma_data_direction direction)
  683. {
  684. struct ioc *ioc;
  685. #if DELAYED_RESOURCE_CNT > 0
  686. struct sba_dma_pair *d;
  687. #endif
  688. unsigned long flags;
  689. dma_addr_t offset;
  690. DBG_RUN("%s() iovp 0x%lx/%x\n", __func__, (long) iova, size);
  691. ioc = GET_IOC(dev);
  692. offset = iova & ~IOVP_MASK;
  693. iova ^= offset; /* clear offset bits */
  694. size += offset;
  695. size = ALIGN(size, IOVP_SIZE);
  696. spin_lock_irqsave(&ioc->res_lock, flags);
  697. #ifdef SBA_COLLECT_STATS
  698. ioc->usingle_calls++;
  699. ioc->usingle_pages += size >> IOVP_SHIFT;
  700. #endif
  701. sba_mark_invalid(ioc, iova, size);
  702. #if DELAYED_RESOURCE_CNT > 0
  703. /* Delaying when we re-use a IO Pdir entry reduces the number
  704. * of MMIO reads needed to flush writes to the PCOM register.
  705. */
  706. d = &(ioc->saved[ioc->saved_cnt]);
  707. d->iova = iova;
  708. d->size = size;
  709. if (++(ioc->saved_cnt) >= DELAYED_RESOURCE_CNT) {
  710. int cnt = ioc->saved_cnt;
  711. while (cnt--) {
  712. sba_free_range(ioc, d->iova, d->size);
  713. d--;
  714. }
  715. ioc->saved_cnt = 0;
  716. READ_REG(ioc->ioc_hpa+IOC_PCOM); /* flush purges */
  717. }
  718. #else /* DELAYED_RESOURCE_CNT == 0 */
  719. sba_free_range(ioc, iova, size);
  720. /* If fdc's were issued, force fdc's to be visible now */
  721. if (ioc_needs_fdc)
  722. asm volatile("sync" : : );
  723. READ_REG(ioc->ioc_hpa+IOC_PCOM); /* flush purges */
  724. #endif /* DELAYED_RESOURCE_CNT == 0 */
  725. spin_unlock_irqrestore(&ioc->res_lock, flags);
  726. /* XXX REVISIT for 2.5 Linux - need syncdma for zero-copy support.
  727. ** For Astro based systems this isn't a big deal WRT performance.
  728. ** As long as 2.4 kernels copyin/copyout data from/to userspace,
  729. ** we don't need the syncdma. The issue here is I/O MMU cachelines
  730. ** are *not* coherent in all cases. May be hwrev dependent.
  731. ** Need to investigate more.
  732. asm volatile("syncdma");
  733. */
  734. }
  735. /**
  736. * sba_alloc_consistent - allocate/map shared mem for DMA
  737. * @hwdev: instance of PCI owned by the driver that's asking.
  738. * @size: number of bytes mapped in driver buffer.
  739. * @dma_handle: IOVA of new buffer.
  740. *
  741. * See Documentation/DMA-API-HOWTO.txt
  742. */
  743. static void *sba_alloc_consistent(struct device *hwdev, size_t size,
  744. dma_addr_t *dma_handle, gfp_t gfp)
  745. {
  746. void *ret;
  747. if (!hwdev) {
  748. /* only support PCI */
  749. *dma_handle = 0;
  750. return NULL;
  751. }
  752. ret = (void *) __get_free_pages(gfp, get_order(size));
  753. if (ret) {
  754. memset(ret, 0, size);
  755. *dma_handle = sba_map_single(hwdev, ret, size, 0);
  756. }
  757. return ret;
  758. }
  759. /**
  760. * sba_free_consistent - free/unmap shared mem for DMA
  761. * @hwdev: instance of PCI owned by the driver that's asking.
  762. * @size: number of bytes mapped in driver buffer.
  763. * @vaddr: virtual address IOVA of "consistent" buffer.
  764. * @dma_handler: IO virtual address of "consistent" buffer.
  765. *
  766. * See Documentation/DMA-API-HOWTO.txt
  767. */
  768. static void
  769. sba_free_consistent(struct device *hwdev, size_t size, void *vaddr,
  770. dma_addr_t dma_handle)
  771. {
  772. sba_unmap_single(hwdev, dma_handle, size, 0);
  773. free_pages((unsigned long) vaddr, get_order(size));
  774. }
  775. /*
  776. ** Since 0 is a valid pdir_base index value, can't use that
  777. ** to determine if a value is valid or not. Use a flag to indicate
  778. ** the SG list entry contains a valid pdir index.
  779. */
  780. #define PIDE_FLAG 0x80000000UL
  781. #ifdef SBA_COLLECT_STATS
  782. #define IOMMU_MAP_STATS
  783. #endif
  784. #include "iommu-helpers.h"
  785. #ifdef DEBUG_LARGE_SG_ENTRIES
  786. int dump_run_sg = 0;
  787. #endif
  788. /**
  789. * sba_map_sg - map Scatter/Gather list
  790. * @dev: instance of PCI owned by the driver that's asking.
  791. * @sglist: array of buffer/length pairs
  792. * @nents: number of entries in list
  793. * @direction: R/W or both.
  794. *
  795. * See Documentation/DMA-API-HOWTO.txt
  796. */
  797. static int
  798. sba_map_sg(struct device *dev, struct scatterlist *sglist, int nents,
  799. enum dma_data_direction direction)
  800. {
  801. struct ioc *ioc;
  802. int coalesced, filled = 0;
  803. unsigned long flags;
  804. DBG_RUN_SG("%s() START %d entries\n", __func__, nents);
  805. ioc = GET_IOC(dev);
  806. /* Fast path single entry scatterlists. */
  807. if (nents == 1) {
  808. sg_dma_address(sglist) = sba_map_single(dev,
  809. (void *)sg_virt_addr(sglist),
  810. sglist->length, direction);
  811. sg_dma_len(sglist) = sglist->length;
  812. return 1;
  813. }
  814. spin_lock_irqsave(&ioc->res_lock, flags);
  815. #ifdef ASSERT_PDIR_SANITY
  816. if (sba_check_pdir(ioc,"Check before sba_map_sg()"))
  817. {
  818. sba_dump_sg(ioc, sglist, nents);
  819. panic("Check before sba_map_sg()");
  820. }
  821. #endif
  822. #ifdef SBA_COLLECT_STATS
  823. ioc->msg_calls++;
  824. #endif
  825. /*
  826. ** First coalesce the chunks and allocate I/O pdir space
  827. **
  828. ** If this is one DMA stream, we can properly map using the
  829. ** correct virtual address associated with each DMA page.
  830. ** w/o this association, we wouldn't have coherent DMA!
  831. ** Access to the virtual address is what forces a two pass algorithm.
  832. */
  833. coalesced = iommu_coalesce_chunks(ioc, dev, sglist, nents, sba_alloc_range);
  834. /*
  835. ** Program the I/O Pdir
  836. **
  837. ** map the virtual addresses to the I/O Pdir
  838. ** o dma_address will contain the pdir index
  839. ** o dma_len will contain the number of bytes to map
  840. ** o address contains the virtual address.
  841. */
  842. filled = iommu_fill_pdir(ioc, sglist, nents, 0, sba_io_pdir_entry);
  843. /* force FDC ops in io_pdir_entry() to be visible to IOMMU */
  844. if (ioc_needs_fdc)
  845. asm volatile("sync" : : );
  846. #ifdef ASSERT_PDIR_SANITY
  847. if (sba_check_pdir(ioc,"Check after sba_map_sg()"))
  848. {
  849. sba_dump_sg(ioc, sglist, nents);
  850. panic("Check after sba_map_sg()\n");
  851. }
  852. #endif
  853. spin_unlock_irqrestore(&ioc->res_lock, flags);
  854. DBG_RUN_SG("%s() DONE %d mappings\n", __func__, filled);
  855. return filled;
  856. }
  857. /**
  858. * sba_unmap_sg - unmap Scatter/Gather list
  859. * @dev: instance of PCI owned by the driver that's asking.
  860. * @sglist: array of buffer/length pairs
  861. * @nents: number of entries in list
  862. * @direction: R/W or both.
  863. *
  864. * See Documentation/DMA-API-HOWTO.txt
  865. */
  866. static void
  867. sba_unmap_sg(struct device *dev, struct scatterlist *sglist, int nents,
  868. enum dma_data_direction direction)
  869. {
  870. struct ioc *ioc;
  871. #ifdef ASSERT_PDIR_SANITY
  872. unsigned long flags;
  873. #endif
  874. DBG_RUN_SG("%s() START %d entries, %p,%x\n",
  875. __func__, nents, sg_virt_addr(sglist), sglist->length);
  876. ioc = GET_IOC(dev);
  877. #ifdef SBA_COLLECT_STATS
  878. ioc->usg_calls++;
  879. #endif
  880. #ifdef ASSERT_PDIR_SANITY
  881. spin_lock_irqsave(&ioc->res_lock, flags);
  882. sba_check_pdir(ioc,"Check before sba_unmap_sg()");
  883. spin_unlock_irqrestore(&ioc->res_lock, flags);
  884. #endif
  885. while (sg_dma_len(sglist) && nents--) {
  886. sba_unmap_single(dev, sg_dma_address(sglist), sg_dma_len(sglist), direction);
  887. #ifdef SBA_COLLECT_STATS
  888. ioc->usg_pages += ((sg_dma_address(sglist) & ~IOVP_MASK) + sg_dma_len(sglist) + IOVP_SIZE - 1) >> PAGE_SHIFT;
  889. ioc->usingle_calls--; /* kluge since call is unmap_sg() */
  890. #endif
  891. ++sglist;
  892. }
  893. DBG_RUN_SG("%s() DONE (nents %d)\n", __func__, nents);
  894. #ifdef ASSERT_PDIR_SANITY
  895. spin_lock_irqsave(&ioc->res_lock, flags);
  896. sba_check_pdir(ioc,"Check after sba_unmap_sg()");
  897. spin_unlock_irqrestore(&ioc->res_lock, flags);
  898. #endif
  899. }
  900. static struct hppa_dma_ops sba_ops = {
  901. .dma_supported = sba_dma_supported,
  902. .alloc_consistent = sba_alloc_consistent,
  903. .alloc_noncoherent = sba_alloc_consistent,
  904. .free_consistent = sba_free_consistent,
  905. .map_single = sba_map_single,
  906. .unmap_single = sba_unmap_single,
  907. .map_sg = sba_map_sg,
  908. .unmap_sg = sba_unmap_sg,
  909. .dma_sync_single_for_cpu = NULL,
  910. .dma_sync_single_for_device = NULL,
  911. .dma_sync_sg_for_cpu = NULL,
  912. .dma_sync_sg_for_device = NULL,
  913. };
  914. /**************************************************************************
  915. **
  916. ** SBA PAT PDC support
  917. **
  918. ** o call pdc_pat_cell_module()
  919. ** o store ranges in PCI "resource" structures
  920. **
  921. **************************************************************************/
  922. static void
  923. sba_get_pat_resources(struct sba_device *sba_dev)
  924. {
  925. #if 0
  926. /*
  927. ** TODO/REVISIT/FIXME: support for directed ranges requires calls to
  928. ** PAT PDC to program the SBA/LBA directed range registers...this
  929. ** burden may fall on the LBA code since it directly supports the
  930. ** PCI subsystem. It's not clear yet. - ggg
  931. */
  932. PAT_MOD(mod)->mod_info.mod_pages = PAT_GET_MOD_PAGES(temp);
  933. FIXME : ???
  934. PAT_MOD(mod)->mod_info.dvi = PAT_GET_DVI(temp);
  935. Tells where the dvi bits are located in the address.
  936. PAT_MOD(mod)->mod_info.ioc = PAT_GET_IOC(temp);
  937. FIXME : ???
  938. #endif
  939. }
  940. /**************************************************************
  941. *
  942. * Initialization and claim
  943. *
  944. ***************************************************************/
  945. #define PIRANHA_ADDR_MASK 0x00160000UL /* bit 17,18,20 */
  946. #define PIRANHA_ADDR_VAL 0x00060000UL /* bit 17,18 on */
  947. static void *
  948. sba_alloc_pdir(unsigned int pdir_size)
  949. {
  950. unsigned long pdir_base;
  951. unsigned long pdir_order = get_order(pdir_size);
  952. pdir_base = __get_free_pages(GFP_KERNEL, pdir_order);
  953. if (NULL == (void *) pdir_base) {
  954. panic("%s() could not allocate I/O Page Table\n",
  955. __func__);
  956. }
  957. /* If this is not PA8700 (PCX-W2)
  958. ** OR newer than ver 2.2
  959. ** OR in a system that doesn't need VINDEX bits from SBA,
  960. **
  961. ** then we aren't exposed to the HW bug.
  962. */
  963. if ( ((boot_cpu_data.pdc.cpuid >> 5) & 0x7f) != 0x13
  964. || (boot_cpu_data.pdc.versions > 0x202)
  965. || (boot_cpu_data.pdc.capabilities & 0x08L) )
  966. return (void *) pdir_base;
  967. /*
  968. * PA8700 (PCX-W2, aka piranha) silent data corruption fix
  969. *
  970. * An interaction between PA8700 CPU (Ver 2.2 or older) and
  971. * Ike/Astro can cause silent data corruption. This is only
  972. * a problem if the I/O PDIR is located in memory such that
  973. * (little-endian) bits 17 and 18 are on and bit 20 is off.
  974. *
  975. * Since the max IO Pdir size is 2MB, by cleverly allocating the
  976. * right physical address, we can either avoid (IOPDIR <= 1MB)
  977. * or minimize (2MB IO Pdir) the problem if we restrict the
  978. * IO Pdir to a maximum size of 2MB-128K (1902K).
  979. *
  980. * Because we always allocate 2^N sized IO pdirs, either of the
  981. * "bad" regions will be the last 128K if at all. That's easy
  982. * to test for.
  983. *
  984. */
  985. if (pdir_order <= (19-12)) {
  986. if (((virt_to_phys(pdir_base)+pdir_size-1) & PIRANHA_ADDR_MASK) == PIRANHA_ADDR_VAL) {
  987. /* allocate a new one on 512k alignment */
  988. unsigned long new_pdir = __get_free_pages(GFP_KERNEL, (19-12));
  989. /* release original */
  990. free_pages(pdir_base, pdir_order);
  991. pdir_base = new_pdir;
  992. /* release excess */
  993. while (pdir_order < (19-12)) {
  994. new_pdir += pdir_size;
  995. free_pages(new_pdir, pdir_order);
  996. pdir_order +=1;
  997. pdir_size <<=1;
  998. }
  999. }
  1000. } else {
  1001. /*
  1002. ** 1MB or 2MB Pdir
  1003. ** Needs to be aligned on an "odd" 1MB boundary.
  1004. */
  1005. unsigned long new_pdir = __get_free_pages(GFP_KERNEL, pdir_order+1); /* 2 or 4MB */
  1006. /* release original */
  1007. free_pages( pdir_base, pdir_order);
  1008. /* release first 1MB */
  1009. free_pages(new_pdir, 20-12);
  1010. pdir_base = new_pdir + 1024*1024;
  1011. if (pdir_order > (20-12)) {
  1012. /*
  1013. ** 2MB Pdir.
  1014. **
  1015. ** Flag tells init_bitmap() to mark bad 128k as used
  1016. ** and to reduce the size by 128k.
  1017. */
  1018. piranha_bad_128k = 1;
  1019. new_pdir += 3*1024*1024;
  1020. /* release last 1MB */
  1021. free_pages(new_pdir, 20-12);
  1022. /* release unusable 128KB */
  1023. free_pages(new_pdir - 128*1024 , 17-12);
  1024. pdir_size -= 128*1024;
  1025. }
  1026. }
  1027. memset((void *) pdir_base, 0, pdir_size);
  1028. return (void *) pdir_base;
  1029. }
  1030. struct ibase_data_struct {
  1031. struct ioc *ioc;
  1032. int ioc_num;
  1033. };
  1034. static int setup_ibase_imask_callback(struct device *dev, void *data)
  1035. {
  1036. /* lba_set_iregs() is in drivers/parisc/lba_pci.c */
  1037. extern void lba_set_iregs(struct parisc_device *, u32, u32);
  1038. struct parisc_device *lba = to_parisc_device(dev);
  1039. struct ibase_data_struct *ibd = data;
  1040. int rope_num = (lba->hpa.start >> 13) & 0xf;
  1041. if (rope_num >> 3 == ibd->ioc_num)
  1042. lba_set_iregs(lba, ibd->ioc->ibase, ibd->ioc->imask);
  1043. return 0;
  1044. }
  1045. /* setup Mercury or Elroy IBASE/IMASK registers. */
  1046. static void
  1047. setup_ibase_imask(struct parisc_device *sba, struct ioc *ioc, int ioc_num)
  1048. {
  1049. struct ibase_data_struct ibase_data = {
  1050. .ioc = ioc,
  1051. .ioc_num = ioc_num,
  1052. };
  1053. device_for_each_child(&sba->dev, &ibase_data,
  1054. setup_ibase_imask_callback);
  1055. }
  1056. #ifdef SBA_AGP_SUPPORT
  1057. static int
  1058. sba_ioc_find_quicksilver(struct device *dev, void *data)
  1059. {
  1060. int *agp_found = data;
  1061. struct parisc_device *lba = to_parisc_device(dev);
  1062. if (IS_QUICKSILVER(lba))
  1063. *agp_found = 1;
  1064. return 0;
  1065. }
  1066. #endif
  1067. static void
  1068. sba_ioc_init_pluto(struct parisc_device *sba, struct ioc *ioc, int ioc_num)
  1069. {
  1070. u32 iova_space_mask;
  1071. u32 iova_space_size;
  1072. int iov_order, tcnfg;
  1073. #ifdef SBA_AGP_SUPPORT
  1074. int agp_found = 0;
  1075. #endif
  1076. /*
  1077. ** Firmware programs the base and size of a "safe IOVA space"
  1078. ** (one that doesn't overlap memory or LMMIO space) in the
  1079. ** IBASE and IMASK registers.
  1080. */
  1081. ioc->ibase = READ_REG(ioc->ioc_hpa + IOC_IBASE);
  1082. iova_space_size = ~(READ_REG(ioc->ioc_hpa + IOC_IMASK) & 0xFFFFFFFFUL) + 1;
  1083. if ((ioc->ibase < 0xfed00000UL) && ((ioc->ibase + iova_space_size) > 0xfee00000UL)) {
  1084. printk("WARNING: IOV space overlaps local config and interrupt message, truncating\n");
  1085. iova_space_size /= 2;
  1086. }
  1087. /*
  1088. ** iov_order is always based on a 1GB IOVA space since we want to
  1089. ** turn on the other half for AGP GART.
  1090. */
  1091. iov_order = get_order(iova_space_size >> (IOVP_SHIFT - PAGE_SHIFT));
  1092. ioc->pdir_size = (iova_space_size / IOVP_SIZE) * sizeof(u64);
  1093. DBG_INIT("%s() hpa 0x%p IOV %dMB (%d bits)\n",
  1094. __func__, ioc->ioc_hpa, iova_space_size >> 20,
  1095. iov_order + PAGE_SHIFT);
  1096. ioc->pdir_base = (void *) __get_free_pages(GFP_KERNEL,
  1097. get_order(ioc->pdir_size));
  1098. if (!ioc->pdir_base)
  1099. panic("Couldn't allocate I/O Page Table\n");
  1100. memset(ioc->pdir_base, 0, ioc->pdir_size);
  1101. DBG_INIT("%s() pdir %p size %x\n",
  1102. __func__, ioc->pdir_base, ioc->pdir_size);
  1103. #ifdef SBA_HINT_SUPPORT
  1104. ioc->hint_shift_pdir = iov_order + PAGE_SHIFT;
  1105. ioc->hint_mask_pdir = ~(0x3 << (iov_order + PAGE_SHIFT));
  1106. DBG_INIT(" hint_shift_pdir %x hint_mask_pdir %lx\n",
  1107. ioc->hint_shift_pdir, ioc->hint_mask_pdir);
  1108. #endif
  1109. WARN_ON((((unsigned long) ioc->pdir_base) & PAGE_MASK) != (unsigned long) ioc->pdir_base);
  1110. WRITE_REG(virt_to_phys(ioc->pdir_base), ioc->ioc_hpa + IOC_PDIR_BASE);
  1111. /* build IMASK for IOC and Elroy */
  1112. iova_space_mask = 0xffffffff;
  1113. iova_space_mask <<= (iov_order + PAGE_SHIFT);
  1114. ioc->imask = iova_space_mask;
  1115. #ifdef ZX1_SUPPORT
  1116. ioc->iovp_mask = ~(iova_space_mask + PAGE_SIZE - 1);
  1117. #endif
  1118. sba_dump_tlb(ioc->ioc_hpa);
  1119. setup_ibase_imask(sba, ioc, ioc_num);
  1120. WRITE_REG(ioc->imask, ioc->ioc_hpa + IOC_IMASK);
  1121. #ifdef CONFIG_64BIT
  1122. /*
  1123. ** Setting the upper bits makes checking for bypass addresses
  1124. ** a little faster later on.
  1125. */
  1126. ioc->imask |= 0xFFFFFFFF00000000UL;
  1127. #endif
  1128. /* Set I/O PDIR Page size to system page size */
  1129. switch (PAGE_SHIFT) {
  1130. case 12: tcnfg = 0; break; /* 4K */
  1131. case 13: tcnfg = 1; break; /* 8K */
  1132. case 14: tcnfg = 2; break; /* 16K */
  1133. case 16: tcnfg = 3; break; /* 64K */
  1134. default:
  1135. panic(__FILE__ "Unsupported system page size %d",
  1136. 1 << PAGE_SHIFT);
  1137. break;
  1138. }
  1139. WRITE_REG(tcnfg, ioc->ioc_hpa + IOC_TCNFG);
  1140. /*
  1141. ** Program the IOC's ibase and enable IOVA translation
  1142. ** Bit zero == enable bit.
  1143. */
  1144. WRITE_REG(ioc->ibase | 1, ioc->ioc_hpa + IOC_IBASE);
  1145. /*
  1146. ** Clear I/O TLB of any possible entries.
  1147. ** (Yes. This is a bit paranoid...but so what)
  1148. */
  1149. WRITE_REG(ioc->ibase | 31, ioc->ioc_hpa + IOC_PCOM);
  1150. #ifdef SBA_AGP_SUPPORT
  1151. /*
  1152. ** If an AGP device is present, only use half of the IOV space
  1153. ** for PCI DMA. Unfortunately we can't know ahead of time
  1154. ** whether GART support will actually be used, for now we
  1155. ** can just key on any AGP device found in the system.
  1156. ** We program the next pdir index after we stop w/ a key for
  1157. ** the GART code to handshake on.
  1158. */
  1159. device_for_each_child(&sba->dev, &agp_found, sba_ioc_find_quicksilver);
  1160. if (agp_found && sba_reserve_agpgart) {
  1161. printk(KERN_INFO "%s: reserving %dMb of IOVA space for agpgart\n",
  1162. __func__, (iova_space_size/2) >> 20);
  1163. ioc->pdir_size /= 2;
  1164. ioc->pdir_base[PDIR_INDEX(iova_space_size/2)] = SBA_AGPGART_COOKIE;
  1165. }
  1166. #endif /*SBA_AGP_SUPPORT*/
  1167. }
  1168. static void
  1169. sba_ioc_init(struct parisc_device *sba, struct ioc *ioc, int ioc_num)
  1170. {
  1171. u32 iova_space_size, iova_space_mask;
  1172. unsigned int pdir_size, iov_order;
  1173. /*
  1174. ** Determine IOVA Space size from memory size.
  1175. **
  1176. ** Ideally, PCI drivers would register the maximum number
  1177. ** of DMA they can have outstanding for each device they
  1178. ** own. Next best thing would be to guess how much DMA
  1179. ** can be outstanding based on PCI Class/sub-class. Both
  1180. ** methods still require some "extra" to support PCI
  1181. ** Hot-Plug/Removal of PCI cards. (aka PCI OLARD).
  1182. **
  1183. ** While we have 32-bits "IOVA" space, top two 2 bits are used
  1184. ** for DMA hints - ergo only 30 bits max.
  1185. */
  1186. iova_space_size = (u32) (totalram_pages/global_ioc_cnt);
  1187. /* limit IOVA space size to 1MB-1GB */
  1188. if (iova_space_size < (1 << (20 - PAGE_SHIFT))) {
  1189. iova_space_size = 1 << (20 - PAGE_SHIFT);
  1190. }
  1191. else if (iova_space_size > (1 << (30 - PAGE_SHIFT))) {
  1192. iova_space_size = 1 << (30 - PAGE_SHIFT);
  1193. }
  1194. /*
  1195. ** iova space must be log2() in size.
  1196. ** thus, pdir/res_map will also be log2().
  1197. ** PIRANHA BUG: Exception is when IO Pdir is 2MB (gets reduced)
  1198. */
  1199. iov_order = get_order(iova_space_size << PAGE_SHIFT);
  1200. /* iova_space_size is now bytes, not pages */
  1201. iova_space_size = 1 << (iov_order + PAGE_SHIFT);
  1202. ioc->pdir_size = pdir_size = (iova_space_size/IOVP_SIZE) * sizeof(u64);
  1203. DBG_INIT("%s() hpa 0x%lx mem %ldMB IOV %dMB (%d bits)\n",
  1204. __func__,
  1205. ioc->ioc_hpa,
  1206. (unsigned long) totalram_pages >> (20 - PAGE_SHIFT),
  1207. iova_space_size>>20,
  1208. iov_order + PAGE_SHIFT);
  1209. ioc->pdir_base = sba_alloc_pdir(pdir_size);
  1210. DBG_INIT("%s() pdir %p size %x\n",
  1211. __func__, ioc->pdir_base, pdir_size);
  1212. #ifdef SBA_HINT_SUPPORT
  1213. /* FIXME : DMA HINTs not used */
  1214. ioc->hint_shift_pdir = iov_order + PAGE_SHIFT;
  1215. ioc->hint_mask_pdir = ~(0x3 << (iov_order + PAGE_SHIFT));
  1216. DBG_INIT(" hint_shift_pdir %x hint_mask_pdir %lx\n",
  1217. ioc->hint_shift_pdir, ioc->hint_mask_pdir);
  1218. #endif
  1219. WRITE_REG64(virt_to_phys(ioc->pdir_base), ioc->ioc_hpa + IOC_PDIR_BASE);
  1220. /* build IMASK for IOC and Elroy */
  1221. iova_space_mask = 0xffffffff;
  1222. iova_space_mask <<= (iov_order + PAGE_SHIFT);
  1223. /*
  1224. ** On C3000 w/512MB mem, HP-UX 10.20 reports:
  1225. ** ibase=0, imask=0xFE000000, size=0x2000000.
  1226. */
  1227. ioc->ibase = 0;
  1228. ioc->imask = iova_space_mask; /* save it */
  1229. #ifdef ZX1_SUPPORT
  1230. ioc->iovp_mask = ~(iova_space_mask + PAGE_SIZE - 1);
  1231. #endif
  1232. DBG_INIT("%s() IOV base 0x%lx mask 0x%0lx\n",
  1233. __func__, ioc->ibase, ioc->imask);
  1234. /*
  1235. ** FIXME: Hint registers are programmed with default hint
  1236. ** values during boot, so hints should be sane even if we
  1237. ** can't reprogram them the way drivers want.
  1238. */
  1239. setup_ibase_imask(sba, ioc, ioc_num);
  1240. /*
  1241. ** Program the IOC's ibase and enable IOVA translation
  1242. */
  1243. WRITE_REG(ioc->ibase | 1, ioc->ioc_hpa+IOC_IBASE);
  1244. WRITE_REG(ioc->imask, ioc->ioc_hpa+IOC_IMASK);
  1245. /* Set I/O PDIR Page size to 4K */
  1246. WRITE_REG(0, ioc->ioc_hpa+IOC_TCNFG);
  1247. /*
  1248. ** Clear I/O TLB of any possible entries.
  1249. ** (Yes. This is a bit paranoid...but so what)
  1250. */
  1251. WRITE_REG(0 | 31, ioc->ioc_hpa+IOC_PCOM);
  1252. ioc->ibase = 0; /* used by SBA_IOVA and related macros */
  1253. DBG_INIT("%s() DONE\n", __func__);
  1254. }
  1255. /**************************************************************************
  1256. **
  1257. ** SBA initialization code (HW and SW)
  1258. **
  1259. ** o identify SBA chip itself
  1260. ** o initialize SBA chip modes (HardFail)
  1261. ** o initialize SBA chip modes (HardFail)
  1262. ** o FIXME: initialize DMA hints for reasonable defaults
  1263. **
  1264. **************************************************************************/
  1265. static void __iomem *ioc_remap(struct sba_device *sba_dev, unsigned int offset)
  1266. {
  1267. return ioremap_nocache(sba_dev->dev->hpa.start + offset, SBA_FUNC_SIZE);
  1268. }
  1269. static void sba_hw_init(struct sba_device *sba_dev)
  1270. {
  1271. int i;
  1272. int num_ioc;
  1273. u64 ioc_ctl;
  1274. if (!is_pdc_pat()) {
  1275. /* Shutdown the USB controller on Astro-based workstations.
  1276. ** Once we reprogram the IOMMU, the next DMA performed by
  1277. ** USB will HPMC the box. USB is only enabled if a
  1278. ** keyboard is present and found.
  1279. **
  1280. ** With serial console, j6k v5.0 firmware says:
  1281. ** mem_kbd hpa 0xfee003f8 sba 0x0 pad 0x0 cl_class 0x7
  1282. **
  1283. ** FIXME: Using GFX+USB console at power up but direct
  1284. ** linux to serial console is still broken.
  1285. ** USB could generate DMA so we must reset USB.
  1286. ** The proper sequence would be:
  1287. ** o block console output
  1288. ** o reset USB device
  1289. ** o reprogram serial port
  1290. ** o unblock console output
  1291. */
  1292. if (PAGE0->mem_kbd.cl_class == CL_KEYBD) {
  1293. pdc_io_reset_devices();
  1294. }
  1295. }
  1296. #if 0
  1297. printk("sba_hw_init(): mem_boot 0x%x 0x%x 0x%x 0x%x\n", PAGE0->mem_boot.hpa,
  1298. PAGE0->mem_boot.spa, PAGE0->mem_boot.pad, PAGE0->mem_boot.cl_class);
  1299. /*
  1300. ** Need to deal with DMA from LAN.
  1301. ** Maybe use page zero boot device as a handle to talk
  1302. ** to PDC about which device to shutdown.
  1303. **
  1304. ** Netbooting, j6k v5.0 firmware says:
  1305. ** mem_boot hpa 0xf4008000 sba 0x0 pad 0x0 cl_class 0x1002
  1306. ** ARGH! invalid class.
  1307. */
  1308. if ((PAGE0->mem_boot.cl_class != CL_RANDOM)
  1309. && (PAGE0->mem_boot.cl_class != CL_SEQU)) {
  1310. pdc_io_reset();
  1311. }
  1312. #endif
  1313. if (!IS_PLUTO(sba_dev->dev)) {
  1314. ioc_ctl = READ_REG(sba_dev->sba_hpa+IOC_CTRL);
  1315. DBG_INIT("%s() hpa 0x%lx ioc_ctl 0x%Lx ->",
  1316. __func__, sba_dev->sba_hpa, ioc_ctl);
  1317. ioc_ctl &= ~(IOC_CTRL_RM | IOC_CTRL_NC | IOC_CTRL_CE);
  1318. ioc_ctl |= IOC_CTRL_DD | IOC_CTRL_D4 | IOC_CTRL_TC;
  1319. /* j6700 v1.6 firmware sets 0x294f */
  1320. /* A500 firmware sets 0x4d */
  1321. WRITE_REG(ioc_ctl, sba_dev->sba_hpa+IOC_CTRL);
  1322. #ifdef DEBUG_SBA_INIT
  1323. ioc_ctl = READ_REG64(sba_dev->sba_hpa+IOC_CTRL);
  1324. DBG_INIT(" 0x%Lx\n", ioc_ctl);
  1325. #endif
  1326. } /* if !PLUTO */
  1327. if (IS_ASTRO(sba_dev->dev)) {
  1328. int err;
  1329. sba_dev->ioc[0].ioc_hpa = ioc_remap(sba_dev, ASTRO_IOC_OFFSET);
  1330. num_ioc = 1;
  1331. sba_dev->chip_resv.name = "Astro Intr Ack";
  1332. sba_dev->chip_resv.start = PCI_F_EXTEND | 0xfef00000UL;
  1333. sba_dev->chip_resv.end = PCI_F_EXTEND | (0xff000000UL - 1) ;
  1334. err = request_resource(&iomem_resource, &(sba_dev->chip_resv));
  1335. BUG_ON(err < 0);
  1336. } else if (IS_PLUTO(sba_dev->dev)) {
  1337. int err;
  1338. sba_dev->ioc[0].ioc_hpa = ioc_remap(sba_dev, PLUTO_IOC_OFFSET);
  1339. num_ioc = 1;
  1340. sba_dev->chip_resv.name = "Pluto Intr/PIOP/VGA";
  1341. sba_dev->chip_resv.start = PCI_F_EXTEND | 0xfee00000UL;
  1342. sba_dev->chip_resv.end = PCI_F_EXTEND | (0xff200000UL - 1);
  1343. err = request_resource(&iomem_resource, &(sba_dev->chip_resv));
  1344. WARN_ON(err < 0);
  1345. sba_dev->iommu_resv.name = "IOVA Space";
  1346. sba_dev->iommu_resv.start = 0x40000000UL;
  1347. sba_dev->iommu_resv.end = 0x50000000UL - 1;
  1348. err = request_resource(&iomem_resource, &(sba_dev->iommu_resv));
  1349. WARN_ON(err < 0);
  1350. } else {
  1351. /* IKE, REO */
  1352. sba_dev->ioc[0].ioc_hpa = ioc_remap(sba_dev, IKE_IOC_OFFSET(0));
  1353. sba_dev->ioc[1].ioc_hpa = ioc_remap(sba_dev, IKE_IOC_OFFSET(1));
  1354. num_ioc = 2;
  1355. /* TODO - LOOKUP Ike/Stretch chipset mem map */
  1356. }
  1357. /* XXX: What about Reo Grande? */
  1358. sba_dev->num_ioc = num_ioc;
  1359. for (i = 0; i < num_ioc; i++) {
  1360. void __iomem *ioc_hpa = sba_dev->ioc[i].ioc_hpa;
  1361. unsigned int j;
  1362. for (j=0; j < sizeof(u64) * ROPES_PER_IOC; j+=sizeof(u64)) {
  1363. /*
  1364. * Clear ROPE(N)_CONFIG AO bit.
  1365. * Disables "NT Ordering" (~= !"Relaxed Ordering")
  1366. * Overrides bit 1 in DMA Hint Sets.
  1367. * Improves netperf UDP_STREAM by ~10% for bcm5701.
  1368. */
  1369. if (IS_PLUTO(sba_dev->dev)) {
  1370. void __iomem *rope_cfg;
  1371. unsigned long cfg_val;
  1372. rope_cfg = ioc_hpa + IOC_ROPE0_CFG + j;
  1373. cfg_val = READ_REG(rope_cfg);
  1374. cfg_val &= ~IOC_ROPE_AO;
  1375. WRITE_REG(cfg_val, rope_cfg);
  1376. }
  1377. /*
  1378. ** Make sure the box crashes on rope errors.
  1379. */
  1380. WRITE_REG(HF_ENABLE, ioc_hpa + ROPE0_CTL + j);
  1381. }
  1382. /* flush out the last writes */
  1383. READ_REG(sba_dev->ioc[i].ioc_hpa + ROPE7_CTL);
  1384. DBG_INIT(" ioc[%d] ROPE_CFG 0x%Lx ROPE_DBG 0x%Lx\n",
  1385. i,
  1386. READ_REG(sba_dev->ioc[i].ioc_hpa + 0x40),
  1387. READ_REG(sba_dev->ioc[i].ioc_hpa + 0x50)
  1388. );
  1389. DBG_INIT(" STATUS_CONTROL 0x%Lx FLUSH_CTRL 0x%Lx\n",
  1390. READ_REG(sba_dev->ioc[i].ioc_hpa + 0x108),
  1391. READ_REG(sba_dev->ioc[i].ioc_hpa + 0x400)
  1392. );
  1393. if (IS_PLUTO(sba_dev->dev)) {
  1394. sba_ioc_init_pluto(sba_dev->dev, &(sba_dev->ioc[i]), i);
  1395. } else {
  1396. sba_ioc_init(sba_dev->dev, &(sba_dev->ioc[i]), i);
  1397. }
  1398. }
  1399. }
  1400. static void
  1401. sba_common_init(struct sba_device *sba_dev)
  1402. {
  1403. int i;
  1404. /* add this one to the head of the list (order doesn't matter)
  1405. ** This will be useful for debugging - especially if we get coredumps
  1406. */
  1407. sba_dev->next = sba_list;
  1408. sba_list = sba_dev;
  1409. for(i=0; i< sba_dev->num_ioc; i++) {
  1410. int res_size;
  1411. #ifdef DEBUG_DMB_TRAP
  1412. extern void iterate_pages(unsigned long , unsigned long ,
  1413. void (*)(pte_t * , unsigned long),
  1414. unsigned long );
  1415. void set_data_memory_break(pte_t * , unsigned long);
  1416. #endif
  1417. /* resource map size dictated by pdir_size */
  1418. res_size = sba_dev->ioc[i].pdir_size/sizeof(u64); /* entries */
  1419. /* Second part of PIRANHA BUG */
  1420. if (piranha_bad_128k) {
  1421. res_size -= (128*1024)/sizeof(u64);
  1422. }
  1423. res_size >>= 3; /* convert bit count to byte count */
  1424. DBG_INIT("%s() res_size 0x%x\n",
  1425. __func__, res_size);
  1426. sba_dev->ioc[i].res_size = res_size;
  1427. sba_dev->ioc[i].res_map = (char *) __get_free_pages(GFP_KERNEL, get_order(res_size));
  1428. #ifdef DEBUG_DMB_TRAP
  1429. iterate_pages( sba_dev->ioc[i].res_map, res_size,
  1430. set_data_memory_break, 0);
  1431. #endif
  1432. if (NULL == sba_dev->ioc[i].res_map)
  1433. {
  1434. panic("%s:%s() could not allocate resource map\n",
  1435. __FILE__, __func__ );
  1436. }
  1437. memset(sba_dev->ioc[i].res_map, 0, res_size);
  1438. /* next available IOVP - circular search */
  1439. sba_dev->ioc[i].res_hint = (unsigned long *)
  1440. &(sba_dev->ioc[i].res_map[L1_CACHE_BYTES]);
  1441. #ifdef ASSERT_PDIR_SANITY
  1442. /* Mark first bit busy - ie no IOVA 0 */
  1443. sba_dev->ioc[i].res_map[0] = 0x80;
  1444. sba_dev->ioc[i].pdir_base[0] = 0xeeffc0addbba0080ULL;
  1445. #endif
  1446. /* Third (and last) part of PIRANHA BUG */
  1447. if (piranha_bad_128k) {
  1448. /* region from +1408K to +1536 is un-usable. */
  1449. int idx_start = (1408*1024/sizeof(u64)) >> 3;
  1450. int idx_end = (1536*1024/sizeof(u64)) >> 3;
  1451. long *p_start = (long *) &(sba_dev->ioc[i].res_map[idx_start]);
  1452. long *p_end = (long *) &(sba_dev->ioc[i].res_map[idx_end]);
  1453. /* mark that part of the io pdir busy */
  1454. while (p_start < p_end)
  1455. *p_start++ = -1;
  1456. }
  1457. #ifdef DEBUG_DMB_TRAP
  1458. iterate_pages( sba_dev->ioc[i].res_map, res_size,
  1459. set_data_memory_break, 0);
  1460. iterate_pages( sba_dev->ioc[i].pdir_base, sba_dev->ioc[i].pdir_size,
  1461. set_data_memory_break, 0);
  1462. #endif
  1463. DBG_INIT("%s() %d res_map %x %p\n",
  1464. __func__, i, res_size, sba_dev->ioc[i].res_map);
  1465. }
  1466. spin_lock_init(&sba_dev->sba_lock);
  1467. ioc_needs_fdc = boot_cpu_data.pdc.capabilities & PDC_MODEL_IOPDIR_FDC;
  1468. #ifdef DEBUG_SBA_INIT
  1469. /*
  1470. * If the PDC_MODEL capabilities has Non-coherent IO-PDIR bit set
  1471. * (bit #61, big endian), we have to flush and sync every time
  1472. * IO-PDIR is changed in Ike/Astro.
  1473. */
  1474. if (ioc_needs_fdc) {
  1475. printk(KERN_INFO MODULE_NAME " FDC/SYNC required.\n");
  1476. } else {
  1477. printk(KERN_INFO MODULE_NAME " IOC has cache coherent PDIR.\n");
  1478. }
  1479. #endif
  1480. }
  1481. #ifdef CONFIG_PROC_FS
  1482. static int sba_proc_info(struct seq_file *m, void *p)
  1483. {
  1484. struct sba_device *sba_dev = sba_list;
  1485. struct ioc *ioc = &sba_dev->ioc[0]; /* FIXME: Multi-IOC support! */
  1486. int total_pages = (int) (ioc->res_size << 3); /* 8 bits per byte */
  1487. #ifdef SBA_COLLECT_STATS
  1488. unsigned long avg = 0, min, max;
  1489. #endif
  1490. int i, len = 0;
  1491. len += seq_printf(m, "%s rev %d.%d\n",
  1492. sba_dev->name,
  1493. (sba_dev->hw_rev & 0x7) + 1,
  1494. (sba_dev->hw_rev & 0x18) >> 3
  1495. );
  1496. len += seq_printf(m, "IO PDIR size : %d bytes (%d entries)\n",
  1497. (int) ((ioc->res_size << 3) * sizeof(u64)), /* 8 bits/byte */
  1498. total_pages);
  1499. len += seq_printf(m, "Resource bitmap : %d bytes (%d pages)\n",
  1500. ioc->res_size, ioc->res_size << 3); /* 8 bits per byte */
  1501. len += seq_printf(m, "LMMIO_BASE/MASK/ROUTE %08x %08x %08x\n",
  1502. READ_REG32(sba_dev->sba_hpa + LMMIO_DIST_BASE),
  1503. READ_REG32(sba_dev->sba_hpa + LMMIO_DIST_MASK),
  1504. READ_REG32(sba_dev->sba_hpa + LMMIO_DIST_ROUTE)
  1505. );
  1506. for (i=0; i<4; i++)
  1507. len += seq_printf(m, "DIR%d_BASE/MASK/ROUTE %08x %08x %08x\n", i,
  1508. READ_REG32(sba_dev->sba_hpa + LMMIO_DIRECT0_BASE + i*0x18),
  1509. READ_REG32(sba_dev->sba_hpa + LMMIO_DIRECT0_MASK + i*0x18),
  1510. READ_REG32(sba_dev->sba_hpa + LMMIO_DIRECT0_ROUTE + i*0x18)
  1511. );
  1512. #ifdef SBA_COLLECT_STATS
  1513. len += seq_printf(m, "IO PDIR entries : %ld free %ld used (%d%%)\n",
  1514. total_pages - ioc->used_pages, ioc->used_pages,
  1515. (int) (ioc->used_pages * 100 / total_pages));
  1516. min = max = ioc->avg_search[0];
  1517. for (i = 0; i < SBA_SEARCH_SAMPLE; i++) {
  1518. avg += ioc->avg_search[i];
  1519. if (ioc->avg_search[i] > max) max = ioc->avg_search[i];
  1520. if (ioc->avg_search[i] < min) min = ioc->avg_search[i];
  1521. }
  1522. avg /= SBA_SEARCH_SAMPLE;
  1523. len += seq_printf(m, " Bitmap search : %ld/%ld/%ld (min/avg/max CPU Cycles)\n",
  1524. min, avg, max);
  1525. len += seq_printf(m, "pci_map_single(): %12ld calls %12ld pages (avg %d/1000)\n",
  1526. ioc->msingle_calls, ioc->msingle_pages,
  1527. (int) ((ioc->msingle_pages * 1000)/ioc->msingle_calls));
  1528. /* KLUGE - unmap_sg calls unmap_single for each mapped page */
  1529. min = ioc->usingle_calls;
  1530. max = ioc->usingle_pages - ioc->usg_pages;
  1531. len += seq_printf(m, "pci_unmap_single: %12ld calls %12ld pages (avg %d/1000)\n",
  1532. min, max, (int) ((max * 1000)/min));
  1533. len += seq_printf(m, "pci_map_sg() : %12ld calls %12ld pages (avg %d/1000)\n",
  1534. ioc->msg_calls, ioc->msg_pages,
  1535. (int) ((ioc->msg_pages * 1000)/ioc->msg_calls));
  1536. len += seq_printf(m, "pci_unmap_sg() : %12ld calls %12ld pages (avg %d/1000)\n",
  1537. ioc->usg_calls, ioc->usg_pages,
  1538. (int) ((ioc->usg_pages * 1000)/ioc->usg_calls));
  1539. #endif
  1540. return 0;
  1541. }
  1542. static int
  1543. sba_proc_open(struct inode *i, struct file *f)
  1544. {
  1545. return single_open(f, &sba_proc_info, NULL);
  1546. }
  1547. static const struct file_operations sba_proc_fops = {
  1548. .owner = THIS_MODULE,
  1549. .open = sba_proc_open,
  1550. .read = seq_read,
  1551. .llseek = seq_lseek,
  1552. .release = single_release,
  1553. };
  1554. static int
  1555. sba_proc_bitmap_info(struct seq_file *m, void *p)
  1556. {
  1557. struct sba_device *sba_dev = sba_list;
  1558. struct ioc *ioc = &sba_dev->ioc[0]; /* FIXME: Multi-IOC support! */
  1559. unsigned int *res_ptr = (unsigned int *)ioc->res_map;
  1560. int i, len = 0;
  1561. for (i = 0; i < (ioc->res_size/sizeof(unsigned int)); ++i, ++res_ptr) {
  1562. if ((i & 7) == 0)
  1563. len += seq_printf(m, "\n ");
  1564. len += seq_printf(m, " %08x", *res_ptr);
  1565. }
  1566. len += seq_printf(m, "\n");
  1567. return 0;
  1568. }
  1569. static int
  1570. sba_proc_bitmap_open(struct inode *i, struct file *f)
  1571. {
  1572. return single_open(f, &sba_proc_bitmap_info, NULL);
  1573. }
  1574. static const struct file_operations sba_proc_bitmap_fops = {
  1575. .owner = THIS_MODULE,
  1576. .open = sba_proc_bitmap_open,
  1577. .read = seq_read,
  1578. .llseek = seq_lseek,
  1579. .release = single_release,
  1580. };
  1581. #endif /* CONFIG_PROC_FS */
  1582. static struct parisc_device_id sba_tbl[] = {
  1583. { HPHW_IOA, HVERSION_REV_ANY_ID, ASTRO_RUNWAY_PORT, 0xb },
  1584. { HPHW_BCPORT, HVERSION_REV_ANY_ID, IKE_MERCED_PORT, 0xc },
  1585. { HPHW_BCPORT, HVERSION_REV_ANY_ID, REO_MERCED_PORT, 0xc },
  1586. { HPHW_BCPORT, HVERSION_REV_ANY_ID, REOG_MERCED_PORT, 0xc },
  1587. { HPHW_IOA, HVERSION_REV_ANY_ID, PLUTO_MCKINLEY_PORT, 0xc },
  1588. { 0, }
  1589. };
  1590. static int sba_driver_callback(struct parisc_device *);
  1591. static struct parisc_driver sba_driver = {
  1592. .name = MODULE_NAME,
  1593. .id_table = sba_tbl,
  1594. .probe = sba_driver_callback,
  1595. };
  1596. /*
  1597. ** Determine if sba should claim this chip (return 0) or not (return 1).
  1598. ** If so, initialize the chip and tell other partners in crime they
  1599. ** have work to do.
  1600. */
  1601. static int sba_driver_callback(struct parisc_device *dev)
  1602. {
  1603. struct sba_device *sba_dev;
  1604. u32 func_class;
  1605. int i;
  1606. char *version;
  1607. void __iomem *sba_addr = ioremap_nocache(dev->hpa.start, SBA_FUNC_SIZE);
  1608. #ifdef CONFIG_PROC_FS
  1609. struct proc_dir_entry *root;
  1610. #endif
  1611. sba_dump_ranges(sba_addr);
  1612. /* Read HW Rev First */
  1613. func_class = READ_REG(sba_addr + SBA_FCLASS);
  1614. if (IS_ASTRO(dev)) {
  1615. unsigned long fclass;
  1616. static char astro_rev[]="Astro ?.?";
  1617. /* Astro is broken...Read HW Rev First */
  1618. fclass = READ_REG(sba_addr);
  1619. astro_rev[6] = '1' + (char) (fclass & 0x7);
  1620. astro_rev[8] = '0' + (char) ((fclass & 0x18) >> 3);
  1621. version = astro_rev;
  1622. } else if (IS_IKE(dev)) {
  1623. static char ike_rev[] = "Ike rev ?";
  1624. ike_rev[8] = '0' + (char) (func_class & 0xff);
  1625. version = ike_rev;
  1626. } else if (IS_PLUTO(dev)) {
  1627. static char pluto_rev[]="Pluto ?.?";
  1628. pluto_rev[6] = '0' + (char) ((func_class & 0xf0) >> 4);
  1629. pluto_rev[8] = '0' + (char) (func_class & 0x0f);
  1630. version = pluto_rev;
  1631. } else {
  1632. static char reo_rev[] = "REO rev ?";
  1633. reo_rev[8] = '0' + (char) (func_class & 0xff);
  1634. version = reo_rev;
  1635. }
  1636. if (!global_ioc_cnt) {
  1637. global_ioc_cnt = count_parisc_driver(&sba_driver);
  1638. /* Astro and Pluto have one IOC per SBA */
  1639. if ((!IS_ASTRO(dev)) || (!IS_PLUTO(dev)))
  1640. global_ioc_cnt *= 2;
  1641. }
  1642. printk(KERN_INFO "%s found %s at 0x%llx\n",
  1643. MODULE_NAME, version, (unsigned long long)dev->hpa.start);
  1644. sba_dev = kzalloc(sizeof(struct sba_device), GFP_KERNEL);
  1645. if (!sba_dev) {
  1646. printk(KERN_ERR MODULE_NAME " - couldn't alloc sba_device\n");
  1647. return -ENOMEM;
  1648. }
  1649. parisc_set_drvdata(dev, sba_dev);
  1650. for(i=0; i<MAX_IOC; i++)
  1651. spin_lock_init(&(sba_dev->ioc[i].res_lock));
  1652. sba_dev->dev = dev;
  1653. sba_dev->hw_rev = func_class;
  1654. sba_dev->name = dev->name;
  1655. sba_dev->sba_hpa = sba_addr;
  1656. sba_get_pat_resources(sba_dev);
  1657. sba_hw_init(sba_dev);
  1658. sba_common_init(sba_dev);
  1659. hppa_dma_ops = &sba_ops;
  1660. #ifdef CONFIG_PROC_FS
  1661. switch (dev->id.hversion) {
  1662. case PLUTO_MCKINLEY_PORT:
  1663. root = proc_mckinley_root;
  1664. break;
  1665. case ASTRO_RUNWAY_PORT:
  1666. case IKE_MERCED_PORT:
  1667. default:
  1668. root = proc_runway_root;
  1669. break;
  1670. }
  1671. proc_create("sba_iommu", 0, root, &sba_proc_fops);
  1672. proc_create("sba_iommu-bitmap", 0, root, &sba_proc_bitmap_fops);
  1673. #endif
  1674. parisc_has_iommu();
  1675. return 0;
  1676. }
  1677. /*
  1678. ** One time initialization to let the world know the SBA was found.
  1679. ** This is the only routine which is NOT static.
  1680. ** Must be called exactly once before pci_init().
  1681. */
  1682. void __init sba_init(void)
  1683. {
  1684. register_parisc_driver(&sba_driver);
  1685. }
  1686. /**
  1687. * sba_get_iommu - Assign the iommu pointer for the pci bus controller.
  1688. * @dev: The parisc device.
  1689. *
  1690. * Returns the appropriate IOMMU data for the given parisc PCI controller.
  1691. * This is cached and used later for PCI DMA Mapping.
  1692. */
  1693. void * sba_get_iommu(struct parisc_device *pci_hba)
  1694. {
  1695. struct parisc_device *sba_dev = parisc_parent(pci_hba);
  1696. struct sba_device *sba = dev_get_drvdata(&sba_dev->dev);
  1697. char t = sba_dev->id.hw_type;
  1698. int iocnum = (pci_hba->hw_path >> 3); /* rope # */
  1699. WARN_ON((t != HPHW_IOA) && (t != HPHW_BCPORT));
  1700. return &(sba->ioc[iocnum]);
  1701. }
  1702. /**
  1703. * sba_directed_lmmio - return first directed LMMIO range routed to rope
  1704. * @pa_dev: The parisc device.
  1705. * @r: resource PCI host controller wants start/end fields assigned.
  1706. *
  1707. * For the given parisc PCI controller, determine if any direct ranges
  1708. * are routed down the corresponding rope.
  1709. */
  1710. void sba_directed_lmmio(struct parisc_device *pci_hba, struct resource *r)
  1711. {
  1712. struct parisc_device *sba_dev = parisc_parent(pci_hba);
  1713. struct sba_device *sba = dev_get_drvdata(&sba_dev->dev);
  1714. char t = sba_dev->id.hw_type;
  1715. int i;
  1716. int rope = (pci_hba->hw_path & (ROPES_PER_IOC-1)); /* rope # */
  1717. BUG_ON((t!=HPHW_IOA) && (t!=HPHW_BCPORT));
  1718. r->start = r->end = 0;
  1719. /* Astro has 4 directed ranges. Not sure about Ike/Pluto/et al */
  1720. for (i=0; i<4; i++) {
  1721. int base, size;
  1722. void __iomem *reg = sba->sba_hpa + i*0x18;
  1723. base = READ_REG32(reg + LMMIO_DIRECT0_BASE);
  1724. if ((base & 1) == 0)
  1725. continue; /* not enabled */
  1726. size = READ_REG32(reg + LMMIO_DIRECT0_ROUTE);
  1727. if ((size & (ROPES_PER_IOC-1)) != rope)
  1728. continue; /* directed down different rope */
  1729. r->start = (base & ~1UL) | PCI_F_EXTEND;
  1730. size = ~ READ_REG32(reg + LMMIO_DIRECT0_MASK);
  1731. r->end = r->start + size;
  1732. r->flags = IORESOURCE_MEM;
  1733. }
  1734. }
  1735. /**
  1736. * sba_distributed_lmmio - return portion of distributed LMMIO range
  1737. * @pa_dev: The parisc device.
  1738. * @r: resource PCI host controller wants start/end fields assigned.
  1739. *
  1740. * For the given parisc PCI controller, return portion of distributed LMMIO
  1741. * range. The distributed LMMIO is always present and it's just a question
  1742. * of the base address and size of the range.
  1743. */
  1744. void sba_distributed_lmmio(struct parisc_device *pci_hba, struct resource *r )
  1745. {
  1746. struct parisc_device *sba_dev = parisc_parent(pci_hba);
  1747. struct sba_device *sba = dev_get_drvdata(&sba_dev->dev);
  1748. char t = sba_dev->id.hw_type;
  1749. int base, size;
  1750. int rope = (pci_hba->hw_path & (ROPES_PER_IOC-1)); /* rope # */
  1751. BUG_ON((t!=HPHW_IOA) && (t!=HPHW_BCPORT));
  1752. r->start = r->end = 0;
  1753. base = READ_REG32(sba->sba_hpa + LMMIO_DIST_BASE);
  1754. if ((base & 1) == 0) {
  1755. BUG(); /* Gah! Distr Range wasn't enabled! */
  1756. return;
  1757. }
  1758. r->start = (base & ~1UL) | PCI_F_EXTEND;
  1759. size = (~READ_REG32(sba->sba_hpa + LMMIO_DIST_MASK)) / ROPES_PER_IOC;
  1760. r->start += rope * (size + 1); /* adjust base for this rope */
  1761. r->end = r->start + size;
  1762. r->flags = IORESOURCE_MEM;
  1763. }