mmci.h 6.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212
  1. /*
  2. * linux/drivers/mmc/host/mmci.h - ARM PrimeCell MMCI PL180/1 driver
  3. *
  4. * Copyright (C) 2003 Deep Blue Solutions, Ltd, All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #define MMCIPOWER 0x000
  11. #define MCI_PWR_OFF 0x00
  12. #define MCI_PWR_UP 0x02
  13. #define MCI_PWR_ON 0x03
  14. #define MCI_OD (1 << 6)
  15. #define MCI_ROD (1 << 7)
  16. #define MMCICLOCK 0x004
  17. #define MCI_CLK_ENABLE (1 << 8)
  18. #define MCI_CLK_PWRSAVE (1 << 9)
  19. #define MCI_CLK_BYPASS (1 << 10)
  20. #define MCI_4BIT_BUS (1 << 11)
  21. /*
  22. * 8bit wide buses, hardware flow contronl, negative edges and clock inversion
  23. * supported in ST Micro U300 and Ux500 versions
  24. */
  25. #define MCI_ST_8BIT_BUS (1 << 12)
  26. #define MCI_ST_U300_HWFCEN (1 << 13)
  27. #define MCI_ST_UX500_NEG_EDGE (1 << 13)
  28. #define MCI_ST_UX500_HWFCEN (1 << 14)
  29. #define MCI_ST_UX500_CLK_INV (1 << 15)
  30. #define MMCIARGUMENT 0x008
  31. #define MMCICOMMAND 0x00c
  32. #define MCI_CPSM_RESPONSE (1 << 6)
  33. #define MCI_CPSM_LONGRSP (1 << 7)
  34. #define MCI_CPSM_INTERRUPT (1 << 8)
  35. #define MCI_CPSM_PENDING (1 << 9)
  36. #define MCI_CPSM_ENABLE (1 << 10)
  37. #define MCI_SDIO_SUSP (1 << 11)
  38. #define MCI_ENCMD_COMPL (1 << 12)
  39. #define MCI_NIEN (1 << 13)
  40. #define MCI_CE_ATACMD (1 << 14)
  41. #define MMCIRESPCMD 0x010
  42. #define MMCIRESPONSE0 0x014
  43. #define MMCIRESPONSE1 0x018
  44. #define MMCIRESPONSE2 0x01c
  45. #define MMCIRESPONSE3 0x020
  46. #define MMCIDATATIMER 0x024
  47. #define MMCIDATALENGTH 0x028
  48. #define MMCIDATACTRL 0x02c
  49. #define MCI_DPSM_ENABLE (1 << 0)
  50. #define MCI_DPSM_DIRECTION (1 << 1)
  51. #define MCI_DPSM_MODE (1 << 2)
  52. #define MCI_DPSM_DMAENABLE (1 << 3)
  53. #define MCI_DPSM_BLOCKSIZE (1 << 4)
  54. /* Control register extensions in the ST Micro U300 and Ux500 versions */
  55. #define MCI_ST_DPSM_RWSTART (1 << 8)
  56. #define MCI_ST_DPSM_RWSTOP (1 << 9)
  57. #define MCI_ST_DPSM_RWMOD (1 << 10)
  58. #define MCI_ST_DPSM_SDIOEN (1 << 11)
  59. /* Control register extensions in the ST Micro Ux500 versions */
  60. #define MCI_ST_DPSM_DMAREQCTL (1 << 12)
  61. #define MCI_ST_DPSM_DBOOTMODEEN (1 << 13)
  62. #define MCI_ST_DPSM_BUSYMODE (1 << 14)
  63. #define MCI_ST_DPSM_DDRMODE (1 << 15)
  64. #define MMCIDATACNT 0x030
  65. #define MMCISTATUS 0x034
  66. #define MCI_CMDCRCFAIL (1 << 0)
  67. #define MCI_DATACRCFAIL (1 << 1)
  68. #define MCI_CMDTIMEOUT (1 << 2)
  69. #define MCI_DATATIMEOUT (1 << 3)
  70. #define MCI_TXUNDERRUN (1 << 4)
  71. #define MCI_RXOVERRUN (1 << 5)
  72. #define MCI_CMDRESPEND (1 << 6)
  73. #define MCI_CMDSENT (1 << 7)
  74. #define MCI_DATAEND (1 << 8)
  75. #define MCI_STARTBITERR (1 << 9)
  76. #define MCI_DATABLOCKEND (1 << 10)
  77. #define MCI_CMDACTIVE (1 << 11)
  78. #define MCI_TXACTIVE (1 << 12)
  79. #define MCI_RXACTIVE (1 << 13)
  80. #define MCI_TXFIFOHALFEMPTY (1 << 14)
  81. #define MCI_RXFIFOHALFFULL (1 << 15)
  82. #define MCI_TXFIFOFULL (1 << 16)
  83. #define MCI_RXFIFOFULL (1 << 17)
  84. #define MCI_TXFIFOEMPTY (1 << 18)
  85. #define MCI_RXFIFOEMPTY (1 << 19)
  86. #define MCI_TXDATAAVLBL (1 << 20)
  87. #define MCI_RXDATAAVLBL (1 << 21)
  88. /* Extended status bits for the ST Micro variants */
  89. #define MCI_ST_SDIOIT (1 << 22)
  90. #define MCI_ST_CEATAEND (1 << 23)
  91. #define MMCICLEAR 0x038
  92. #define MCI_CMDCRCFAILCLR (1 << 0)
  93. #define MCI_DATACRCFAILCLR (1 << 1)
  94. #define MCI_CMDTIMEOUTCLR (1 << 2)
  95. #define MCI_DATATIMEOUTCLR (1 << 3)
  96. #define MCI_TXUNDERRUNCLR (1 << 4)
  97. #define MCI_RXOVERRUNCLR (1 << 5)
  98. #define MCI_CMDRESPENDCLR (1 << 6)
  99. #define MCI_CMDSENTCLR (1 << 7)
  100. #define MCI_DATAENDCLR (1 << 8)
  101. #define MCI_STARTBITERRCLR (1 << 9)
  102. #define MCI_DATABLOCKENDCLR (1 << 10)
  103. /* Extended status bits for the ST Micro variants */
  104. #define MCI_ST_SDIOITC (1 << 22)
  105. #define MCI_ST_CEATAENDC (1 << 23)
  106. #define MMCIMASK0 0x03c
  107. #define MCI_CMDCRCFAILMASK (1 << 0)
  108. #define MCI_DATACRCFAILMASK (1 << 1)
  109. #define MCI_CMDTIMEOUTMASK (1 << 2)
  110. #define MCI_DATATIMEOUTMASK (1 << 3)
  111. #define MCI_TXUNDERRUNMASK (1 << 4)
  112. #define MCI_RXOVERRUNMASK (1 << 5)
  113. #define MCI_CMDRESPENDMASK (1 << 6)
  114. #define MCI_CMDSENTMASK (1 << 7)
  115. #define MCI_DATAENDMASK (1 << 8)
  116. #define MCI_STARTBITERRMASK (1 << 9)
  117. #define MCI_DATABLOCKENDMASK (1 << 10)
  118. #define MCI_CMDACTIVEMASK (1 << 11)
  119. #define MCI_TXACTIVEMASK (1 << 12)
  120. #define MCI_RXACTIVEMASK (1 << 13)
  121. #define MCI_TXFIFOHALFEMPTYMASK (1 << 14)
  122. #define MCI_RXFIFOHALFFULLMASK (1 << 15)
  123. #define MCI_TXFIFOFULLMASK (1 << 16)
  124. #define MCI_RXFIFOFULLMASK (1 << 17)
  125. #define MCI_TXFIFOEMPTYMASK (1 << 18)
  126. #define MCI_RXFIFOEMPTYMASK (1 << 19)
  127. #define MCI_TXDATAAVLBLMASK (1 << 20)
  128. #define MCI_RXDATAAVLBLMASK (1 << 21)
  129. /* Extended status bits for the ST Micro variants */
  130. #define MCI_ST_SDIOITMASK (1 << 22)
  131. #define MCI_ST_CEATAENDMASK (1 << 23)
  132. #define MMCIMASK1 0x040
  133. #define MMCIFIFOCNT 0x048
  134. #define MMCIFIFO 0x080 /* to 0x0bc */
  135. #define MCI_IRQENABLE \
  136. (MCI_CMDCRCFAILMASK|MCI_DATACRCFAILMASK|MCI_CMDTIMEOUTMASK| \
  137. MCI_DATATIMEOUTMASK|MCI_TXUNDERRUNMASK|MCI_RXOVERRUNMASK| \
  138. MCI_CMDRESPENDMASK|MCI_CMDSENTMASK|MCI_STARTBITERRMASK)
  139. /* These interrupts are directed to IRQ1 when two IRQ lines are available */
  140. #define MCI_IRQ1MASK \
  141. (MCI_RXFIFOHALFFULLMASK | MCI_RXDATAAVLBLMASK | \
  142. MCI_TXFIFOHALFEMPTYMASK)
  143. #define NR_SG 128
  144. struct clk;
  145. struct variant_data;
  146. struct dma_chan;
  147. struct mmci_host_next {
  148. struct dma_async_tx_descriptor *dma_desc;
  149. struct dma_chan *dma_chan;
  150. s32 cookie;
  151. };
  152. struct mmci_host {
  153. phys_addr_t phybase;
  154. void __iomem *base;
  155. struct mmc_request *mrq;
  156. struct mmc_command *cmd;
  157. struct mmc_data *data;
  158. struct mmc_host *mmc;
  159. struct clk *clk;
  160. int gpio_cd;
  161. int gpio_wp;
  162. int gpio_cd_irq;
  163. bool singleirq;
  164. spinlock_t lock;
  165. unsigned int mclk;
  166. unsigned int cclk;
  167. u32 pwr_reg;
  168. u32 clk_reg;
  169. struct mmci_platform_data *plat;
  170. struct variant_data *variant;
  171. u8 hw_designer;
  172. u8 hw_revision:4;
  173. struct timer_list timer;
  174. unsigned int oldstat;
  175. /* pio stuff */
  176. struct sg_mapping_iter sg_miter;
  177. unsigned int size;
  178. struct regulator *vcc;
  179. #ifdef CONFIG_DMA_ENGINE
  180. /* DMA stuff */
  181. struct dma_chan *dma_current;
  182. struct dma_chan *dma_rx_channel;
  183. struct dma_chan *dma_tx_channel;
  184. struct dma_async_tx_descriptor *dma_desc_current;
  185. struct mmci_host_next next_data;
  186. #define dma_inprogress(host) ((host)->dma_current)
  187. #else
  188. #define dma_inprogress(host) (0)
  189. #endif
  190. };