sata_promise.c 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281
  1. /*
  2. * sata_promise.c - Promise SATA
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Mikael Pettersson <mikpe@it.uu.se>
  6. * Please ALWAYS copy linux-ide@vger.kernel.org
  7. * on emails.
  8. *
  9. * Copyright 2003-2004 Red Hat, Inc.
  10. *
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License as published by
  14. * the Free Software Foundation; either version 2, or (at your option)
  15. * any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; see the file COPYING. If not, write to
  24. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  25. *
  26. *
  27. * libata documentation is available via 'make {ps|pdf}docs',
  28. * as Documentation/DocBook/libata.*
  29. *
  30. * Hardware information only available under NDA.
  31. *
  32. */
  33. #include <linux/kernel.h>
  34. #include <linux/module.h>
  35. #include <linux/gfp.h>
  36. #include <linux/pci.h>
  37. #include <linux/init.h>
  38. #include <linux/blkdev.h>
  39. #include <linux/delay.h>
  40. #include <linux/interrupt.h>
  41. #include <linux/device.h>
  42. #include <scsi/scsi.h>
  43. #include <scsi/scsi_host.h>
  44. #include <scsi/scsi_cmnd.h>
  45. #include <linux/libata.h>
  46. #include "sata_promise.h"
  47. #define DRV_NAME "sata_promise"
  48. #define DRV_VERSION "2.12"
  49. enum {
  50. PDC_MAX_PORTS = 4,
  51. PDC_MMIO_BAR = 3,
  52. PDC_MAX_PRD = LIBATA_MAX_PRD - 1, /* -1 for ASIC PRD bug workaround */
  53. /* host register offsets (from host->iomap[PDC_MMIO_BAR]) */
  54. PDC_INT_SEQMASK = 0x40, /* Mask of asserted SEQ INTs */
  55. PDC_FLASH_CTL = 0x44, /* Flash control register */
  56. PDC_PCI_CTL = 0x48, /* PCI control/status reg */
  57. PDC_SATA_PLUG_CSR = 0x6C, /* SATA Plug control/status reg */
  58. PDC2_SATA_PLUG_CSR = 0x60, /* SATAII Plug control/status reg */
  59. PDC_TBG_MODE = 0x41C, /* TBG mode (not SATAII) */
  60. PDC_SLEW_CTL = 0x470, /* slew rate control reg (not SATAII) */
  61. /* per-port ATA register offsets (from ap->ioaddr.cmd_addr) */
  62. PDC_FEATURE = 0x04, /* Feature/Error reg (per port) */
  63. PDC_SECTOR_COUNT = 0x08, /* Sector count reg (per port) */
  64. PDC_SECTOR_NUMBER = 0x0C, /* Sector number reg (per port) */
  65. PDC_CYLINDER_LOW = 0x10, /* Cylinder low reg (per port) */
  66. PDC_CYLINDER_HIGH = 0x14, /* Cylinder high reg (per port) */
  67. PDC_DEVICE = 0x18, /* Device/Head reg (per port) */
  68. PDC_COMMAND = 0x1C, /* Command/status reg (per port) */
  69. PDC_ALTSTATUS = 0x38, /* Alternate-status/device-control reg (per port) */
  70. PDC_PKT_SUBMIT = 0x40, /* Command packet pointer addr */
  71. PDC_GLOBAL_CTL = 0x48, /* Global control/status (per port) */
  72. PDC_CTLSTAT = 0x60, /* IDE control and status (per port) */
  73. /* per-port SATA register offsets (from ap->ioaddr.scr_addr) */
  74. PDC_SATA_ERROR = 0x04,
  75. PDC_PHYMODE4 = 0x14,
  76. PDC_LINK_LAYER_ERRORS = 0x6C,
  77. PDC_FPDMA_CTLSTAT = 0xD8,
  78. PDC_INTERNAL_DEBUG_1 = 0xF8, /* also used for PATA */
  79. PDC_INTERNAL_DEBUG_2 = 0xFC, /* also used for PATA */
  80. /* PDC_FPDMA_CTLSTAT bit definitions */
  81. PDC_FPDMA_CTLSTAT_RESET = 1 << 3,
  82. PDC_FPDMA_CTLSTAT_DMASETUP_INT_FLAG = 1 << 10,
  83. PDC_FPDMA_CTLSTAT_SETDB_INT_FLAG = 1 << 11,
  84. /* PDC_GLOBAL_CTL bit definitions */
  85. PDC_PH_ERR = (1 << 8), /* PCI error while loading packet */
  86. PDC_SH_ERR = (1 << 9), /* PCI error while loading S/G table */
  87. PDC_DH_ERR = (1 << 10), /* PCI error while loading data */
  88. PDC2_HTO_ERR = (1 << 12), /* host bus timeout */
  89. PDC2_ATA_HBA_ERR = (1 << 13), /* error during SATA DATA FIS transmission */
  90. PDC2_ATA_DMA_CNT_ERR = (1 << 14), /* DMA DATA FIS size differs from S/G count */
  91. PDC_OVERRUN_ERR = (1 << 19), /* S/G byte count larger than HD requires */
  92. PDC_UNDERRUN_ERR = (1 << 20), /* S/G byte count less than HD requires */
  93. PDC_DRIVE_ERR = (1 << 21), /* drive error */
  94. PDC_PCI_SYS_ERR = (1 << 22), /* PCI system error */
  95. PDC1_PCI_PARITY_ERR = (1 << 23), /* PCI parity error (from SATA150 driver) */
  96. PDC1_ERR_MASK = PDC1_PCI_PARITY_ERR,
  97. PDC2_ERR_MASK = PDC2_HTO_ERR | PDC2_ATA_HBA_ERR |
  98. PDC2_ATA_DMA_CNT_ERR,
  99. PDC_ERR_MASK = PDC_PH_ERR | PDC_SH_ERR | PDC_DH_ERR |
  100. PDC_OVERRUN_ERR | PDC_UNDERRUN_ERR |
  101. PDC_DRIVE_ERR | PDC_PCI_SYS_ERR |
  102. PDC1_ERR_MASK | PDC2_ERR_MASK,
  103. board_2037x = 0, /* FastTrak S150 TX2plus */
  104. board_2037x_pata = 1, /* FastTrak S150 TX2plus PATA port */
  105. board_20319 = 2, /* FastTrak S150 TX4 */
  106. board_20619 = 3, /* FastTrak TX4000 */
  107. board_2057x = 4, /* SATAII150 Tx2plus */
  108. board_2057x_pata = 5, /* SATAII150 Tx2plus PATA port */
  109. board_40518 = 6, /* SATAII150 Tx4 */
  110. PDC_HAS_PATA = (1 << 1), /* PDC20375/20575 has PATA */
  111. /* Sequence counter control registers bit definitions */
  112. PDC_SEQCNTRL_INT_MASK = (1 << 5), /* Sequence Interrupt Mask */
  113. /* Feature register values */
  114. PDC_FEATURE_ATAPI_PIO = 0x00, /* ATAPI data xfer by PIO */
  115. PDC_FEATURE_ATAPI_DMA = 0x01, /* ATAPI data xfer by DMA */
  116. /* Device/Head register values */
  117. PDC_DEVICE_SATA = 0xE0, /* Device/Head value for SATA devices */
  118. /* PDC_CTLSTAT bit definitions */
  119. PDC_DMA_ENABLE = (1 << 7),
  120. PDC_IRQ_DISABLE = (1 << 10),
  121. PDC_RESET = (1 << 11), /* HDMA reset */
  122. PDC_COMMON_FLAGS = ATA_FLAG_PIO_POLLING,
  123. /* ap->flags bits */
  124. PDC_FLAG_GEN_II = (1 << 24),
  125. PDC_FLAG_SATA_PATA = (1 << 25), /* supports SATA + PATA */
  126. PDC_FLAG_4_PORTS = (1 << 26), /* 4 ports */
  127. };
  128. struct pdc_port_priv {
  129. u8 *pkt;
  130. dma_addr_t pkt_dma;
  131. };
  132. struct pdc_host_priv {
  133. spinlock_t hard_reset_lock;
  134. };
  135. static int pdc_sata_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val);
  136. static int pdc_sata_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val);
  137. static int pdc_ata_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
  138. static int pdc_common_port_start(struct ata_port *ap);
  139. static int pdc_sata_port_start(struct ata_port *ap);
  140. static void pdc_qc_prep(struct ata_queued_cmd *qc);
  141. static void pdc_tf_load_mmio(struct ata_port *ap, const struct ata_taskfile *tf);
  142. static void pdc_exec_command_mmio(struct ata_port *ap, const struct ata_taskfile *tf);
  143. static int pdc_check_atapi_dma(struct ata_queued_cmd *qc);
  144. static int pdc_old_sata_check_atapi_dma(struct ata_queued_cmd *qc);
  145. static void pdc_irq_clear(struct ata_port *ap);
  146. static unsigned int pdc_qc_issue(struct ata_queued_cmd *qc);
  147. static void pdc_freeze(struct ata_port *ap);
  148. static void pdc_sata_freeze(struct ata_port *ap);
  149. static void pdc_thaw(struct ata_port *ap);
  150. static void pdc_sata_thaw(struct ata_port *ap);
  151. static int pdc_pata_softreset(struct ata_link *link, unsigned int *class,
  152. unsigned long deadline);
  153. static int pdc_sata_hardreset(struct ata_link *link, unsigned int *class,
  154. unsigned long deadline);
  155. static void pdc_error_handler(struct ata_port *ap);
  156. static void pdc_post_internal_cmd(struct ata_queued_cmd *qc);
  157. static int pdc_pata_cable_detect(struct ata_port *ap);
  158. static int pdc_sata_cable_detect(struct ata_port *ap);
  159. static struct scsi_host_template pdc_ata_sht = {
  160. ATA_BASE_SHT(DRV_NAME),
  161. .sg_tablesize = PDC_MAX_PRD,
  162. .dma_boundary = ATA_DMA_BOUNDARY,
  163. };
  164. static const struct ata_port_operations pdc_common_ops = {
  165. .inherits = &ata_sff_port_ops,
  166. .sff_tf_load = pdc_tf_load_mmio,
  167. .sff_exec_command = pdc_exec_command_mmio,
  168. .check_atapi_dma = pdc_check_atapi_dma,
  169. .qc_prep = pdc_qc_prep,
  170. .qc_issue = pdc_qc_issue,
  171. .sff_irq_clear = pdc_irq_clear,
  172. .lost_interrupt = ATA_OP_NULL,
  173. .post_internal_cmd = pdc_post_internal_cmd,
  174. .error_handler = pdc_error_handler,
  175. };
  176. static struct ata_port_operations pdc_sata_ops = {
  177. .inherits = &pdc_common_ops,
  178. .cable_detect = pdc_sata_cable_detect,
  179. .freeze = pdc_sata_freeze,
  180. .thaw = pdc_sata_thaw,
  181. .scr_read = pdc_sata_scr_read,
  182. .scr_write = pdc_sata_scr_write,
  183. .port_start = pdc_sata_port_start,
  184. .hardreset = pdc_sata_hardreset,
  185. };
  186. /* First-generation chips need a more restrictive ->check_atapi_dma op,
  187. and ->freeze/thaw that ignore the hotplug controls. */
  188. static struct ata_port_operations pdc_old_sata_ops = {
  189. .inherits = &pdc_sata_ops,
  190. .freeze = pdc_freeze,
  191. .thaw = pdc_thaw,
  192. .check_atapi_dma = pdc_old_sata_check_atapi_dma,
  193. };
  194. static struct ata_port_operations pdc_pata_ops = {
  195. .inherits = &pdc_common_ops,
  196. .cable_detect = pdc_pata_cable_detect,
  197. .freeze = pdc_freeze,
  198. .thaw = pdc_thaw,
  199. .port_start = pdc_common_port_start,
  200. .softreset = pdc_pata_softreset,
  201. };
  202. static const struct ata_port_info pdc_port_info[] = {
  203. [board_2037x] =
  204. {
  205. .flags = PDC_COMMON_FLAGS | ATA_FLAG_SATA |
  206. PDC_FLAG_SATA_PATA,
  207. .pio_mask = ATA_PIO4,
  208. .mwdma_mask = ATA_MWDMA2,
  209. .udma_mask = ATA_UDMA6,
  210. .port_ops = &pdc_old_sata_ops,
  211. },
  212. [board_2037x_pata] =
  213. {
  214. .flags = PDC_COMMON_FLAGS | ATA_FLAG_SLAVE_POSS,
  215. .pio_mask = ATA_PIO4,
  216. .mwdma_mask = ATA_MWDMA2,
  217. .udma_mask = ATA_UDMA6,
  218. .port_ops = &pdc_pata_ops,
  219. },
  220. [board_20319] =
  221. {
  222. .flags = PDC_COMMON_FLAGS | ATA_FLAG_SATA |
  223. PDC_FLAG_4_PORTS,
  224. .pio_mask = ATA_PIO4,
  225. .mwdma_mask = ATA_MWDMA2,
  226. .udma_mask = ATA_UDMA6,
  227. .port_ops = &pdc_old_sata_ops,
  228. },
  229. [board_20619] =
  230. {
  231. .flags = PDC_COMMON_FLAGS | ATA_FLAG_SLAVE_POSS |
  232. PDC_FLAG_4_PORTS,
  233. .pio_mask = ATA_PIO4,
  234. .mwdma_mask = ATA_MWDMA2,
  235. .udma_mask = ATA_UDMA6,
  236. .port_ops = &pdc_pata_ops,
  237. },
  238. [board_2057x] =
  239. {
  240. .flags = PDC_COMMON_FLAGS | ATA_FLAG_SATA |
  241. PDC_FLAG_GEN_II | PDC_FLAG_SATA_PATA,
  242. .pio_mask = ATA_PIO4,
  243. .mwdma_mask = ATA_MWDMA2,
  244. .udma_mask = ATA_UDMA6,
  245. .port_ops = &pdc_sata_ops,
  246. },
  247. [board_2057x_pata] =
  248. {
  249. .flags = PDC_COMMON_FLAGS | ATA_FLAG_SLAVE_POSS |
  250. PDC_FLAG_GEN_II,
  251. .pio_mask = ATA_PIO4,
  252. .mwdma_mask = ATA_MWDMA2,
  253. .udma_mask = ATA_UDMA6,
  254. .port_ops = &pdc_pata_ops,
  255. },
  256. [board_40518] =
  257. {
  258. .flags = PDC_COMMON_FLAGS | ATA_FLAG_SATA |
  259. PDC_FLAG_GEN_II | PDC_FLAG_4_PORTS,
  260. .pio_mask = ATA_PIO4,
  261. .mwdma_mask = ATA_MWDMA2,
  262. .udma_mask = ATA_UDMA6,
  263. .port_ops = &pdc_sata_ops,
  264. },
  265. };
  266. static const struct pci_device_id pdc_ata_pci_tbl[] = {
  267. { PCI_VDEVICE(PROMISE, 0x3371), board_2037x },
  268. { PCI_VDEVICE(PROMISE, 0x3373), board_2037x },
  269. { PCI_VDEVICE(PROMISE, 0x3375), board_2037x },
  270. { PCI_VDEVICE(PROMISE, 0x3376), board_2037x },
  271. { PCI_VDEVICE(PROMISE, 0x3570), board_2057x },
  272. { PCI_VDEVICE(PROMISE, 0x3571), board_2057x },
  273. { PCI_VDEVICE(PROMISE, 0x3574), board_2057x },
  274. { PCI_VDEVICE(PROMISE, 0x3577), board_2057x },
  275. { PCI_VDEVICE(PROMISE, 0x3d73), board_2057x },
  276. { PCI_VDEVICE(PROMISE, 0x3d75), board_2057x },
  277. { PCI_VDEVICE(PROMISE, 0x3318), board_20319 },
  278. { PCI_VDEVICE(PROMISE, 0x3319), board_20319 },
  279. { PCI_VDEVICE(PROMISE, 0x3515), board_40518 },
  280. { PCI_VDEVICE(PROMISE, 0x3519), board_40518 },
  281. { PCI_VDEVICE(PROMISE, 0x3d17), board_40518 },
  282. { PCI_VDEVICE(PROMISE, 0x3d18), board_40518 },
  283. { PCI_VDEVICE(PROMISE, 0x6629), board_20619 },
  284. { } /* terminate list */
  285. };
  286. static struct pci_driver pdc_ata_pci_driver = {
  287. .name = DRV_NAME,
  288. .id_table = pdc_ata_pci_tbl,
  289. .probe = pdc_ata_init_one,
  290. .remove = ata_pci_remove_one,
  291. };
  292. static int pdc_common_port_start(struct ata_port *ap)
  293. {
  294. struct device *dev = ap->host->dev;
  295. struct pdc_port_priv *pp;
  296. int rc;
  297. /* we use the same prd table as bmdma, allocate it */
  298. rc = ata_bmdma_port_start(ap);
  299. if (rc)
  300. return rc;
  301. pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
  302. if (!pp)
  303. return -ENOMEM;
  304. pp->pkt = dmam_alloc_coherent(dev, 128, &pp->pkt_dma, GFP_KERNEL);
  305. if (!pp->pkt)
  306. return -ENOMEM;
  307. ap->private_data = pp;
  308. return 0;
  309. }
  310. static int pdc_sata_port_start(struct ata_port *ap)
  311. {
  312. int rc;
  313. rc = pdc_common_port_start(ap);
  314. if (rc)
  315. return rc;
  316. /* fix up PHYMODE4 align timing */
  317. if (ap->flags & PDC_FLAG_GEN_II) {
  318. void __iomem *sata_mmio = ap->ioaddr.scr_addr;
  319. unsigned int tmp;
  320. tmp = readl(sata_mmio + PDC_PHYMODE4);
  321. tmp = (tmp & ~3) | 1; /* set bits 1:0 = 0:1 */
  322. writel(tmp, sata_mmio + PDC_PHYMODE4);
  323. }
  324. return 0;
  325. }
  326. static void pdc_fpdma_clear_interrupt_flag(struct ata_port *ap)
  327. {
  328. void __iomem *sata_mmio = ap->ioaddr.scr_addr;
  329. u32 tmp;
  330. tmp = readl(sata_mmio + PDC_FPDMA_CTLSTAT);
  331. tmp |= PDC_FPDMA_CTLSTAT_DMASETUP_INT_FLAG;
  332. tmp |= PDC_FPDMA_CTLSTAT_SETDB_INT_FLAG;
  333. /* It's not allowed to write to the entire FPDMA_CTLSTAT register
  334. when NCQ is running. So do a byte-sized write to bits 10 and 11. */
  335. writeb(tmp >> 8, sata_mmio + PDC_FPDMA_CTLSTAT + 1);
  336. readb(sata_mmio + PDC_FPDMA_CTLSTAT + 1); /* flush */
  337. }
  338. static void pdc_fpdma_reset(struct ata_port *ap)
  339. {
  340. void __iomem *sata_mmio = ap->ioaddr.scr_addr;
  341. u8 tmp;
  342. tmp = (u8)readl(sata_mmio + PDC_FPDMA_CTLSTAT);
  343. tmp &= 0x7F;
  344. tmp |= PDC_FPDMA_CTLSTAT_RESET;
  345. writeb(tmp, sata_mmio + PDC_FPDMA_CTLSTAT);
  346. readl(sata_mmio + PDC_FPDMA_CTLSTAT); /* flush */
  347. udelay(100);
  348. tmp &= ~PDC_FPDMA_CTLSTAT_RESET;
  349. writeb(tmp, sata_mmio + PDC_FPDMA_CTLSTAT);
  350. readl(sata_mmio + PDC_FPDMA_CTLSTAT); /* flush */
  351. pdc_fpdma_clear_interrupt_flag(ap);
  352. }
  353. static void pdc_not_at_command_packet_phase(struct ata_port *ap)
  354. {
  355. void __iomem *sata_mmio = ap->ioaddr.scr_addr;
  356. unsigned int i;
  357. u32 tmp;
  358. /* check not at ASIC packet command phase */
  359. for (i = 0; i < 100; ++i) {
  360. writel(0, sata_mmio + PDC_INTERNAL_DEBUG_1);
  361. tmp = readl(sata_mmio + PDC_INTERNAL_DEBUG_2);
  362. if ((tmp & 0xF) != 1)
  363. break;
  364. udelay(100);
  365. }
  366. }
  367. static void pdc_clear_internal_debug_record_error_register(struct ata_port *ap)
  368. {
  369. void __iomem *sata_mmio = ap->ioaddr.scr_addr;
  370. writel(0xffffffff, sata_mmio + PDC_SATA_ERROR);
  371. writel(0xffff0000, sata_mmio + PDC_LINK_LAYER_ERRORS);
  372. }
  373. static void pdc_reset_port(struct ata_port *ap)
  374. {
  375. void __iomem *ata_ctlstat_mmio = ap->ioaddr.cmd_addr + PDC_CTLSTAT;
  376. unsigned int i;
  377. u32 tmp;
  378. if (ap->flags & PDC_FLAG_GEN_II)
  379. pdc_not_at_command_packet_phase(ap);
  380. tmp = readl(ata_ctlstat_mmio);
  381. tmp |= PDC_RESET;
  382. writel(tmp, ata_ctlstat_mmio);
  383. for (i = 11; i > 0; i--) {
  384. tmp = readl(ata_ctlstat_mmio);
  385. if (tmp & PDC_RESET)
  386. break;
  387. udelay(100);
  388. tmp |= PDC_RESET;
  389. writel(tmp, ata_ctlstat_mmio);
  390. }
  391. tmp &= ~PDC_RESET;
  392. writel(tmp, ata_ctlstat_mmio);
  393. readl(ata_ctlstat_mmio); /* flush */
  394. if (sata_scr_valid(&ap->link) && (ap->flags & PDC_FLAG_GEN_II)) {
  395. pdc_fpdma_reset(ap);
  396. pdc_clear_internal_debug_record_error_register(ap);
  397. }
  398. }
  399. static int pdc_pata_cable_detect(struct ata_port *ap)
  400. {
  401. u8 tmp;
  402. void __iomem *ata_mmio = ap->ioaddr.cmd_addr;
  403. tmp = readb(ata_mmio + PDC_CTLSTAT + 3);
  404. if (tmp & 0x01)
  405. return ATA_CBL_PATA40;
  406. return ATA_CBL_PATA80;
  407. }
  408. static int pdc_sata_cable_detect(struct ata_port *ap)
  409. {
  410. return ATA_CBL_SATA;
  411. }
  412. static int pdc_sata_scr_read(struct ata_link *link,
  413. unsigned int sc_reg, u32 *val)
  414. {
  415. if (sc_reg > SCR_CONTROL)
  416. return -EINVAL;
  417. *val = readl(link->ap->ioaddr.scr_addr + (sc_reg * 4));
  418. return 0;
  419. }
  420. static int pdc_sata_scr_write(struct ata_link *link,
  421. unsigned int sc_reg, u32 val)
  422. {
  423. if (sc_reg > SCR_CONTROL)
  424. return -EINVAL;
  425. writel(val, link->ap->ioaddr.scr_addr + (sc_reg * 4));
  426. return 0;
  427. }
  428. static void pdc_atapi_pkt(struct ata_queued_cmd *qc)
  429. {
  430. struct ata_port *ap = qc->ap;
  431. dma_addr_t sg_table = ap->bmdma_prd_dma;
  432. unsigned int cdb_len = qc->dev->cdb_len;
  433. u8 *cdb = qc->cdb;
  434. struct pdc_port_priv *pp = ap->private_data;
  435. u8 *buf = pp->pkt;
  436. __le32 *buf32 = (__le32 *) buf;
  437. unsigned int dev_sel, feature;
  438. /* set control bits (byte 0), zero delay seq id (byte 3),
  439. * and seq id (byte 2)
  440. */
  441. switch (qc->tf.protocol) {
  442. case ATAPI_PROT_DMA:
  443. if (!(qc->tf.flags & ATA_TFLAG_WRITE))
  444. buf32[0] = cpu_to_le32(PDC_PKT_READ);
  445. else
  446. buf32[0] = 0;
  447. break;
  448. case ATAPI_PROT_NODATA:
  449. buf32[0] = cpu_to_le32(PDC_PKT_NODATA);
  450. break;
  451. default:
  452. BUG();
  453. break;
  454. }
  455. buf32[1] = cpu_to_le32(sg_table); /* S/G table addr */
  456. buf32[2] = 0; /* no next-packet */
  457. /* select drive */
  458. if (sata_scr_valid(&ap->link))
  459. dev_sel = PDC_DEVICE_SATA;
  460. else
  461. dev_sel = qc->tf.device;
  462. buf[12] = (1 << 5) | ATA_REG_DEVICE;
  463. buf[13] = dev_sel;
  464. buf[14] = (1 << 5) | ATA_REG_DEVICE | PDC_PKT_CLEAR_BSY;
  465. buf[15] = dev_sel; /* once more, waiting for BSY to clear */
  466. buf[16] = (1 << 5) | ATA_REG_NSECT;
  467. buf[17] = qc->tf.nsect;
  468. buf[18] = (1 << 5) | ATA_REG_LBAL;
  469. buf[19] = qc->tf.lbal;
  470. /* set feature and byte counter registers */
  471. if (qc->tf.protocol != ATAPI_PROT_DMA)
  472. feature = PDC_FEATURE_ATAPI_PIO;
  473. else
  474. feature = PDC_FEATURE_ATAPI_DMA;
  475. buf[20] = (1 << 5) | ATA_REG_FEATURE;
  476. buf[21] = feature;
  477. buf[22] = (1 << 5) | ATA_REG_BYTEL;
  478. buf[23] = qc->tf.lbam;
  479. buf[24] = (1 << 5) | ATA_REG_BYTEH;
  480. buf[25] = qc->tf.lbah;
  481. /* send ATAPI packet command 0xA0 */
  482. buf[26] = (1 << 5) | ATA_REG_CMD;
  483. buf[27] = qc->tf.command;
  484. /* select drive and check DRQ */
  485. buf[28] = (1 << 5) | ATA_REG_DEVICE | PDC_PKT_WAIT_DRDY;
  486. buf[29] = dev_sel;
  487. /* we can represent cdb lengths 2/4/6/8/10/12/14/16 */
  488. BUG_ON(cdb_len & ~0x1E);
  489. /* append the CDB as the final part */
  490. buf[30] = (((cdb_len >> 1) & 7) << 5) | ATA_REG_DATA | PDC_LAST_REG;
  491. memcpy(buf+31, cdb, cdb_len);
  492. }
  493. /**
  494. * pdc_fill_sg - Fill PCI IDE PRD table
  495. * @qc: Metadata associated with taskfile to be transferred
  496. *
  497. * Fill PCI IDE PRD (scatter-gather) table with segments
  498. * associated with the current disk command.
  499. * Make sure hardware does not choke on it.
  500. *
  501. * LOCKING:
  502. * spin_lock_irqsave(host lock)
  503. *
  504. */
  505. static void pdc_fill_sg(struct ata_queued_cmd *qc)
  506. {
  507. struct ata_port *ap = qc->ap;
  508. struct ata_bmdma_prd *prd = ap->bmdma_prd;
  509. struct scatterlist *sg;
  510. const u32 SG_COUNT_ASIC_BUG = 41*4;
  511. unsigned int si, idx;
  512. u32 len;
  513. if (!(qc->flags & ATA_QCFLAG_DMAMAP))
  514. return;
  515. idx = 0;
  516. for_each_sg(qc->sg, sg, qc->n_elem, si) {
  517. u32 addr, offset;
  518. u32 sg_len;
  519. /* determine if physical DMA addr spans 64K boundary.
  520. * Note h/w doesn't support 64-bit, so we unconditionally
  521. * truncate dma_addr_t to u32.
  522. */
  523. addr = (u32) sg_dma_address(sg);
  524. sg_len = sg_dma_len(sg);
  525. while (sg_len) {
  526. offset = addr & 0xffff;
  527. len = sg_len;
  528. if ((offset + sg_len) > 0x10000)
  529. len = 0x10000 - offset;
  530. prd[idx].addr = cpu_to_le32(addr);
  531. prd[idx].flags_len = cpu_to_le32(len & 0xffff);
  532. VPRINTK("PRD[%u] = (0x%X, 0x%X)\n", idx, addr, len);
  533. idx++;
  534. sg_len -= len;
  535. addr += len;
  536. }
  537. }
  538. len = le32_to_cpu(prd[idx - 1].flags_len);
  539. if (len > SG_COUNT_ASIC_BUG) {
  540. u32 addr;
  541. VPRINTK("Splitting last PRD.\n");
  542. addr = le32_to_cpu(prd[idx - 1].addr);
  543. prd[idx - 1].flags_len = cpu_to_le32(len - SG_COUNT_ASIC_BUG);
  544. VPRINTK("PRD[%u] = (0x%X, 0x%X)\n", idx - 1, addr, SG_COUNT_ASIC_BUG);
  545. addr = addr + len - SG_COUNT_ASIC_BUG;
  546. len = SG_COUNT_ASIC_BUG;
  547. prd[idx].addr = cpu_to_le32(addr);
  548. prd[idx].flags_len = cpu_to_le32(len);
  549. VPRINTK("PRD[%u] = (0x%X, 0x%X)\n", idx, addr, len);
  550. idx++;
  551. }
  552. prd[idx - 1].flags_len |= cpu_to_le32(ATA_PRD_EOT);
  553. }
  554. static void pdc_qc_prep(struct ata_queued_cmd *qc)
  555. {
  556. struct pdc_port_priv *pp = qc->ap->private_data;
  557. unsigned int i;
  558. VPRINTK("ENTER\n");
  559. switch (qc->tf.protocol) {
  560. case ATA_PROT_DMA:
  561. pdc_fill_sg(qc);
  562. /*FALLTHROUGH*/
  563. case ATA_PROT_NODATA:
  564. i = pdc_pkt_header(&qc->tf, qc->ap->bmdma_prd_dma,
  565. qc->dev->devno, pp->pkt);
  566. if (qc->tf.flags & ATA_TFLAG_LBA48)
  567. i = pdc_prep_lba48(&qc->tf, pp->pkt, i);
  568. else
  569. i = pdc_prep_lba28(&qc->tf, pp->pkt, i);
  570. pdc_pkt_footer(&qc->tf, pp->pkt, i);
  571. break;
  572. case ATAPI_PROT_PIO:
  573. pdc_fill_sg(qc);
  574. break;
  575. case ATAPI_PROT_DMA:
  576. pdc_fill_sg(qc);
  577. /*FALLTHROUGH*/
  578. case ATAPI_PROT_NODATA:
  579. pdc_atapi_pkt(qc);
  580. break;
  581. default:
  582. break;
  583. }
  584. }
  585. static int pdc_is_sataii_tx4(unsigned long flags)
  586. {
  587. const unsigned long mask = PDC_FLAG_GEN_II | PDC_FLAG_4_PORTS;
  588. return (flags & mask) == mask;
  589. }
  590. static unsigned int pdc_port_no_to_ata_no(unsigned int port_no,
  591. int is_sataii_tx4)
  592. {
  593. static const unsigned char sataii_tx4_port_remap[4] = { 3, 1, 0, 2};
  594. return is_sataii_tx4 ? sataii_tx4_port_remap[port_no] : port_no;
  595. }
  596. static unsigned int pdc_sata_nr_ports(const struct ata_port *ap)
  597. {
  598. return (ap->flags & PDC_FLAG_4_PORTS) ? 4 : 2;
  599. }
  600. static unsigned int pdc_sata_ata_port_to_ata_no(const struct ata_port *ap)
  601. {
  602. const struct ata_host *host = ap->host;
  603. unsigned int nr_ports = pdc_sata_nr_ports(ap);
  604. unsigned int i;
  605. for (i = 0; i < nr_ports && host->ports[i] != ap; ++i)
  606. ;
  607. BUG_ON(i >= nr_ports);
  608. return pdc_port_no_to_ata_no(i, pdc_is_sataii_tx4(ap->flags));
  609. }
  610. static void pdc_freeze(struct ata_port *ap)
  611. {
  612. void __iomem *ata_mmio = ap->ioaddr.cmd_addr;
  613. u32 tmp;
  614. tmp = readl(ata_mmio + PDC_CTLSTAT);
  615. tmp |= PDC_IRQ_DISABLE;
  616. tmp &= ~PDC_DMA_ENABLE;
  617. writel(tmp, ata_mmio + PDC_CTLSTAT);
  618. readl(ata_mmio + PDC_CTLSTAT); /* flush */
  619. }
  620. static void pdc_sata_freeze(struct ata_port *ap)
  621. {
  622. struct ata_host *host = ap->host;
  623. void __iomem *host_mmio = host->iomap[PDC_MMIO_BAR];
  624. unsigned int hotplug_offset = PDC2_SATA_PLUG_CSR;
  625. unsigned int ata_no = pdc_sata_ata_port_to_ata_no(ap);
  626. u32 hotplug_status;
  627. /* Disable hotplug events on this port.
  628. *
  629. * Locking:
  630. * 1) hotplug register accesses must be serialised via host->lock
  631. * 2) ap->lock == &ap->host->lock
  632. * 3) ->freeze() and ->thaw() are called with ap->lock held
  633. */
  634. hotplug_status = readl(host_mmio + hotplug_offset);
  635. hotplug_status |= 0x11 << (ata_no + 16);
  636. writel(hotplug_status, host_mmio + hotplug_offset);
  637. readl(host_mmio + hotplug_offset); /* flush */
  638. pdc_freeze(ap);
  639. }
  640. static void pdc_thaw(struct ata_port *ap)
  641. {
  642. void __iomem *ata_mmio = ap->ioaddr.cmd_addr;
  643. u32 tmp;
  644. /* clear IRQ */
  645. readl(ata_mmio + PDC_COMMAND);
  646. /* turn IRQ back on */
  647. tmp = readl(ata_mmio + PDC_CTLSTAT);
  648. tmp &= ~PDC_IRQ_DISABLE;
  649. writel(tmp, ata_mmio + PDC_CTLSTAT);
  650. readl(ata_mmio + PDC_CTLSTAT); /* flush */
  651. }
  652. static void pdc_sata_thaw(struct ata_port *ap)
  653. {
  654. struct ata_host *host = ap->host;
  655. void __iomem *host_mmio = host->iomap[PDC_MMIO_BAR];
  656. unsigned int hotplug_offset = PDC2_SATA_PLUG_CSR;
  657. unsigned int ata_no = pdc_sata_ata_port_to_ata_no(ap);
  658. u32 hotplug_status;
  659. pdc_thaw(ap);
  660. /* Enable hotplug events on this port.
  661. * Locking: see pdc_sata_freeze().
  662. */
  663. hotplug_status = readl(host_mmio + hotplug_offset);
  664. hotplug_status |= 0x11 << ata_no;
  665. hotplug_status &= ~(0x11 << (ata_no + 16));
  666. writel(hotplug_status, host_mmio + hotplug_offset);
  667. readl(host_mmio + hotplug_offset); /* flush */
  668. }
  669. static int pdc_pata_softreset(struct ata_link *link, unsigned int *class,
  670. unsigned long deadline)
  671. {
  672. pdc_reset_port(link->ap);
  673. return ata_sff_softreset(link, class, deadline);
  674. }
  675. static unsigned int pdc_ata_port_to_ata_no(const struct ata_port *ap)
  676. {
  677. void __iomem *ata_mmio = ap->ioaddr.cmd_addr;
  678. void __iomem *host_mmio = ap->host->iomap[PDC_MMIO_BAR];
  679. /* ata_mmio == host_mmio + 0x200 + ata_no * 0x80 */
  680. return (ata_mmio - host_mmio - 0x200) / 0x80;
  681. }
  682. static void pdc_hard_reset_port(struct ata_port *ap)
  683. {
  684. void __iomem *host_mmio = ap->host->iomap[PDC_MMIO_BAR];
  685. void __iomem *pcictl_b1_mmio = host_mmio + PDC_PCI_CTL + 1;
  686. unsigned int ata_no = pdc_ata_port_to_ata_no(ap);
  687. struct pdc_host_priv *hpriv = ap->host->private_data;
  688. u8 tmp;
  689. spin_lock(&hpriv->hard_reset_lock);
  690. tmp = readb(pcictl_b1_mmio);
  691. tmp &= ~(0x10 << ata_no);
  692. writeb(tmp, pcictl_b1_mmio);
  693. readb(pcictl_b1_mmio); /* flush */
  694. udelay(100);
  695. tmp |= (0x10 << ata_no);
  696. writeb(tmp, pcictl_b1_mmio);
  697. readb(pcictl_b1_mmio); /* flush */
  698. spin_unlock(&hpriv->hard_reset_lock);
  699. }
  700. static int pdc_sata_hardreset(struct ata_link *link, unsigned int *class,
  701. unsigned long deadline)
  702. {
  703. if (link->ap->flags & PDC_FLAG_GEN_II)
  704. pdc_not_at_command_packet_phase(link->ap);
  705. /* hotplug IRQs should have been masked by pdc_sata_freeze() */
  706. pdc_hard_reset_port(link->ap);
  707. pdc_reset_port(link->ap);
  708. /* sata_promise can't reliably acquire the first D2H Reg FIS
  709. * after hardreset. Do non-waiting hardreset and request
  710. * follow-up SRST.
  711. */
  712. return sata_std_hardreset(link, class, deadline);
  713. }
  714. static void pdc_error_handler(struct ata_port *ap)
  715. {
  716. if (!(ap->pflags & ATA_PFLAG_FROZEN))
  717. pdc_reset_port(ap);
  718. ata_sff_error_handler(ap);
  719. }
  720. static void pdc_post_internal_cmd(struct ata_queued_cmd *qc)
  721. {
  722. struct ata_port *ap = qc->ap;
  723. /* make DMA engine forget about the failed command */
  724. if (qc->flags & ATA_QCFLAG_FAILED)
  725. pdc_reset_port(ap);
  726. }
  727. static void pdc_error_intr(struct ata_port *ap, struct ata_queued_cmd *qc,
  728. u32 port_status, u32 err_mask)
  729. {
  730. struct ata_eh_info *ehi = &ap->link.eh_info;
  731. unsigned int ac_err_mask = 0;
  732. ata_ehi_clear_desc(ehi);
  733. ata_ehi_push_desc(ehi, "port_status 0x%08x", port_status);
  734. port_status &= err_mask;
  735. if (port_status & PDC_DRIVE_ERR)
  736. ac_err_mask |= AC_ERR_DEV;
  737. if (port_status & (PDC_OVERRUN_ERR | PDC_UNDERRUN_ERR))
  738. ac_err_mask |= AC_ERR_OTHER;
  739. if (port_status & (PDC2_ATA_HBA_ERR | PDC2_ATA_DMA_CNT_ERR))
  740. ac_err_mask |= AC_ERR_ATA_BUS;
  741. if (port_status & (PDC_PH_ERR | PDC_SH_ERR | PDC_DH_ERR | PDC2_HTO_ERR
  742. | PDC_PCI_SYS_ERR | PDC1_PCI_PARITY_ERR))
  743. ac_err_mask |= AC_ERR_HOST_BUS;
  744. if (sata_scr_valid(&ap->link)) {
  745. u32 serror;
  746. pdc_sata_scr_read(&ap->link, SCR_ERROR, &serror);
  747. ehi->serror |= serror;
  748. }
  749. qc->err_mask |= ac_err_mask;
  750. pdc_reset_port(ap);
  751. ata_port_abort(ap);
  752. }
  753. static unsigned int pdc_host_intr(struct ata_port *ap,
  754. struct ata_queued_cmd *qc)
  755. {
  756. unsigned int handled = 0;
  757. void __iomem *ata_mmio = ap->ioaddr.cmd_addr;
  758. u32 port_status, err_mask;
  759. err_mask = PDC_ERR_MASK;
  760. if (ap->flags & PDC_FLAG_GEN_II)
  761. err_mask &= ~PDC1_ERR_MASK;
  762. else
  763. err_mask &= ~PDC2_ERR_MASK;
  764. port_status = readl(ata_mmio + PDC_GLOBAL_CTL);
  765. if (unlikely(port_status & err_mask)) {
  766. pdc_error_intr(ap, qc, port_status, err_mask);
  767. return 1;
  768. }
  769. switch (qc->tf.protocol) {
  770. case ATA_PROT_DMA:
  771. case ATA_PROT_NODATA:
  772. case ATAPI_PROT_DMA:
  773. case ATAPI_PROT_NODATA:
  774. qc->err_mask |= ac_err_mask(ata_wait_idle(ap));
  775. ata_qc_complete(qc);
  776. handled = 1;
  777. break;
  778. default:
  779. ap->stats.idle_irq++;
  780. break;
  781. }
  782. return handled;
  783. }
  784. static void pdc_irq_clear(struct ata_port *ap)
  785. {
  786. void __iomem *ata_mmio = ap->ioaddr.cmd_addr;
  787. readl(ata_mmio + PDC_COMMAND);
  788. }
  789. static irqreturn_t pdc_interrupt(int irq, void *dev_instance)
  790. {
  791. struct ata_host *host = dev_instance;
  792. struct ata_port *ap;
  793. u32 mask = 0;
  794. unsigned int i, tmp;
  795. unsigned int handled = 0;
  796. void __iomem *host_mmio;
  797. unsigned int hotplug_offset, ata_no;
  798. u32 hotplug_status;
  799. int is_sataii_tx4;
  800. VPRINTK("ENTER\n");
  801. if (!host || !host->iomap[PDC_MMIO_BAR]) {
  802. VPRINTK("QUICK EXIT\n");
  803. return IRQ_NONE;
  804. }
  805. host_mmio = host->iomap[PDC_MMIO_BAR];
  806. spin_lock(&host->lock);
  807. /* read and clear hotplug flags for all ports */
  808. if (host->ports[0]->flags & PDC_FLAG_GEN_II) {
  809. hotplug_offset = PDC2_SATA_PLUG_CSR;
  810. hotplug_status = readl(host_mmio + hotplug_offset);
  811. if (hotplug_status & 0xff)
  812. writel(hotplug_status | 0xff, host_mmio + hotplug_offset);
  813. hotplug_status &= 0xff; /* clear uninteresting bits */
  814. } else
  815. hotplug_status = 0;
  816. /* reading should also clear interrupts */
  817. mask = readl(host_mmio + PDC_INT_SEQMASK);
  818. if (mask == 0xffffffff && hotplug_status == 0) {
  819. VPRINTK("QUICK EXIT 2\n");
  820. goto done_irq;
  821. }
  822. mask &= 0xffff; /* only 16 SEQIDs possible */
  823. if (mask == 0 && hotplug_status == 0) {
  824. VPRINTK("QUICK EXIT 3\n");
  825. goto done_irq;
  826. }
  827. writel(mask, host_mmio + PDC_INT_SEQMASK);
  828. is_sataii_tx4 = pdc_is_sataii_tx4(host->ports[0]->flags);
  829. for (i = 0; i < host->n_ports; i++) {
  830. VPRINTK("port %u\n", i);
  831. ap = host->ports[i];
  832. /* check for a plug or unplug event */
  833. ata_no = pdc_port_no_to_ata_no(i, is_sataii_tx4);
  834. tmp = hotplug_status & (0x11 << ata_no);
  835. if (tmp) {
  836. struct ata_eh_info *ehi = &ap->link.eh_info;
  837. ata_ehi_clear_desc(ehi);
  838. ata_ehi_hotplugged(ehi);
  839. ata_ehi_push_desc(ehi, "hotplug_status %#x", tmp);
  840. ata_port_freeze(ap);
  841. ++handled;
  842. continue;
  843. }
  844. /* check for a packet interrupt */
  845. tmp = mask & (1 << (i + 1));
  846. if (tmp) {
  847. struct ata_queued_cmd *qc;
  848. qc = ata_qc_from_tag(ap, ap->link.active_tag);
  849. if (qc && (!(qc->tf.flags & ATA_TFLAG_POLLING)))
  850. handled += pdc_host_intr(ap, qc);
  851. }
  852. }
  853. VPRINTK("EXIT\n");
  854. done_irq:
  855. spin_unlock(&host->lock);
  856. return IRQ_RETVAL(handled);
  857. }
  858. static void pdc_packet_start(struct ata_queued_cmd *qc)
  859. {
  860. struct ata_port *ap = qc->ap;
  861. struct pdc_port_priv *pp = ap->private_data;
  862. void __iomem *host_mmio = ap->host->iomap[PDC_MMIO_BAR];
  863. void __iomem *ata_mmio = ap->ioaddr.cmd_addr;
  864. unsigned int port_no = ap->port_no;
  865. u8 seq = (u8) (port_no + 1);
  866. VPRINTK("ENTER, ap %p\n", ap);
  867. writel(0x00000001, host_mmio + (seq * 4));
  868. readl(host_mmio + (seq * 4)); /* flush */
  869. pp->pkt[2] = seq;
  870. wmb(); /* flush PRD, pkt writes */
  871. writel(pp->pkt_dma, ata_mmio + PDC_PKT_SUBMIT);
  872. readl(ata_mmio + PDC_PKT_SUBMIT); /* flush */
  873. }
  874. static unsigned int pdc_qc_issue(struct ata_queued_cmd *qc)
  875. {
  876. switch (qc->tf.protocol) {
  877. case ATAPI_PROT_NODATA:
  878. if (qc->dev->flags & ATA_DFLAG_CDB_INTR)
  879. break;
  880. /*FALLTHROUGH*/
  881. case ATA_PROT_NODATA:
  882. if (qc->tf.flags & ATA_TFLAG_POLLING)
  883. break;
  884. /*FALLTHROUGH*/
  885. case ATAPI_PROT_DMA:
  886. case ATA_PROT_DMA:
  887. pdc_packet_start(qc);
  888. return 0;
  889. default:
  890. break;
  891. }
  892. return ata_sff_qc_issue(qc);
  893. }
  894. static void pdc_tf_load_mmio(struct ata_port *ap, const struct ata_taskfile *tf)
  895. {
  896. WARN_ON(tf->protocol == ATA_PROT_DMA || tf->protocol == ATAPI_PROT_DMA);
  897. ata_sff_tf_load(ap, tf);
  898. }
  899. static void pdc_exec_command_mmio(struct ata_port *ap,
  900. const struct ata_taskfile *tf)
  901. {
  902. WARN_ON(tf->protocol == ATA_PROT_DMA || tf->protocol == ATAPI_PROT_DMA);
  903. ata_sff_exec_command(ap, tf);
  904. }
  905. static int pdc_check_atapi_dma(struct ata_queued_cmd *qc)
  906. {
  907. u8 *scsicmd = qc->scsicmd->cmnd;
  908. int pio = 1; /* atapi dma off by default */
  909. /* Whitelist commands that may use DMA. */
  910. switch (scsicmd[0]) {
  911. case WRITE_12:
  912. case WRITE_10:
  913. case WRITE_6:
  914. case READ_12:
  915. case READ_10:
  916. case READ_6:
  917. case 0xad: /* READ_DVD_STRUCTURE */
  918. case 0xbe: /* READ_CD */
  919. pio = 0;
  920. }
  921. /* -45150 (FFFF4FA2) to -1 (FFFFFFFF) shall use PIO mode */
  922. if (scsicmd[0] == WRITE_10) {
  923. unsigned int lba =
  924. (scsicmd[2] << 24) |
  925. (scsicmd[3] << 16) |
  926. (scsicmd[4] << 8) |
  927. scsicmd[5];
  928. if (lba >= 0xFFFF4FA2)
  929. pio = 1;
  930. }
  931. return pio;
  932. }
  933. static int pdc_old_sata_check_atapi_dma(struct ata_queued_cmd *qc)
  934. {
  935. /* First generation chips cannot use ATAPI DMA on SATA ports */
  936. return 1;
  937. }
  938. static void pdc_ata_setup_port(struct ata_port *ap,
  939. void __iomem *base, void __iomem *scr_addr)
  940. {
  941. ap->ioaddr.cmd_addr = base;
  942. ap->ioaddr.data_addr = base;
  943. ap->ioaddr.feature_addr =
  944. ap->ioaddr.error_addr = base + 0x4;
  945. ap->ioaddr.nsect_addr = base + 0x8;
  946. ap->ioaddr.lbal_addr = base + 0xc;
  947. ap->ioaddr.lbam_addr = base + 0x10;
  948. ap->ioaddr.lbah_addr = base + 0x14;
  949. ap->ioaddr.device_addr = base + 0x18;
  950. ap->ioaddr.command_addr =
  951. ap->ioaddr.status_addr = base + 0x1c;
  952. ap->ioaddr.altstatus_addr =
  953. ap->ioaddr.ctl_addr = base + 0x38;
  954. ap->ioaddr.scr_addr = scr_addr;
  955. }
  956. static void pdc_host_init(struct ata_host *host)
  957. {
  958. void __iomem *host_mmio = host->iomap[PDC_MMIO_BAR];
  959. int is_gen2 = host->ports[0]->flags & PDC_FLAG_GEN_II;
  960. int hotplug_offset;
  961. u32 tmp;
  962. if (is_gen2)
  963. hotplug_offset = PDC2_SATA_PLUG_CSR;
  964. else
  965. hotplug_offset = PDC_SATA_PLUG_CSR;
  966. /*
  967. * Except for the hotplug stuff, this is voodoo from the
  968. * Promise driver. Label this entire section
  969. * "TODO: figure out why we do this"
  970. */
  971. /* enable BMR_BURST, maybe change FIFO_SHD to 8 dwords */
  972. tmp = readl(host_mmio + PDC_FLASH_CTL);
  973. tmp |= 0x02000; /* bit 13 (enable bmr burst) */
  974. if (!is_gen2)
  975. tmp |= 0x10000; /* bit 16 (fifo threshold at 8 dw) */
  976. writel(tmp, host_mmio + PDC_FLASH_CTL);
  977. /* clear plug/unplug flags for all ports */
  978. tmp = readl(host_mmio + hotplug_offset);
  979. writel(tmp | 0xff, host_mmio + hotplug_offset);
  980. tmp = readl(host_mmio + hotplug_offset);
  981. if (is_gen2) /* unmask plug/unplug ints */
  982. writel(tmp & ~0xff0000, host_mmio + hotplug_offset);
  983. else /* mask plug/unplug ints */
  984. writel(tmp | 0xff0000, host_mmio + hotplug_offset);
  985. /* don't initialise TBG or SLEW on 2nd generation chips */
  986. if (is_gen2)
  987. return;
  988. /* reduce TBG clock to 133 Mhz. */
  989. tmp = readl(host_mmio + PDC_TBG_MODE);
  990. tmp &= ~0x30000; /* clear bit 17, 16*/
  991. tmp |= 0x10000; /* set bit 17:16 = 0:1 */
  992. writel(tmp, host_mmio + PDC_TBG_MODE);
  993. readl(host_mmio + PDC_TBG_MODE); /* flush */
  994. msleep(10);
  995. /* adjust slew rate control register. */
  996. tmp = readl(host_mmio + PDC_SLEW_CTL);
  997. tmp &= 0xFFFFF03F; /* clear bit 11 ~ 6 */
  998. tmp |= 0x00000900; /* set bit 11-9 = 100b , bit 8-6 = 100 */
  999. writel(tmp, host_mmio + PDC_SLEW_CTL);
  1000. }
  1001. static int pdc_ata_init_one(struct pci_dev *pdev,
  1002. const struct pci_device_id *ent)
  1003. {
  1004. const struct ata_port_info *pi = &pdc_port_info[ent->driver_data];
  1005. const struct ata_port_info *ppi[PDC_MAX_PORTS];
  1006. struct ata_host *host;
  1007. struct pdc_host_priv *hpriv;
  1008. void __iomem *host_mmio;
  1009. int n_ports, i, rc;
  1010. int is_sataii_tx4;
  1011. ata_print_version_once(&pdev->dev, DRV_VERSION);
  1012. /* enable and acquire resources */
  1013. rc = pcim_enable_device(pdev);
  1014. if (rc)
  1015. return rc;
  1016. rc = pcim_iomap_regions(pdev, 1 << PDC_MMIO_BAR, DRV_NAME);
  1017. if (rc == -EBUSY)
  1018. pcim_pin_device(pdev);
  1019. if (rc)
  1020. return rc;
  1021. host_mmio = pcim_iomap_table(pdev)[PDC_MMIO_BAR];
  1022. /* determine port configuration and setup host */
  1023. n_ports = 2;
  1024. if (pi->flags & PDC_FLAG_4_PORTS)
  1025. n_ports = 4;
  1026. for (i = 0; i < n_ports; i++)
  1027. ppi[i] = pi;
  1028. if (pi->flags & PDC_FLAG_SATA_PATA) {
  1029. u8 tmp = readb(host_mmio + PDC_FLASH_CTL + 1);
  1030. if (!(tmp & 0x80))
  1031. ppi[n_ports++] = pi + 1;
  1032. }
  1033. host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
  1034. if (!host) {
  1035. dev_err(&pdev->dev, "failed to allocate host\n");
  1036. return -ENOMEM;
  1037. }
  1038. hpriv = devm_kzalloc(&pdev->dev, sizeof *hpriv, GFP_KERNEL);
  1039. if (!hpriv)
  1040. return -ENOMEM;
  1041. spin_lock_init(&hpriv->hard_reset_lock);
  1042. host->private_data = hpriv;
  1043. host->iomap = pcim_iomap_table(pdev);
  1044. is_sataii_tx4 = pdc_is_sataii_tx4(pi->flags);
  1045. for (i = 0; i < host->n_ports; i++) {
  1046. struct ata_port *ap = host->ports[i];
  1047. unsigned int ata_no = pdc_port_no_to_ata_no(i, is_sataii_tx4);
  1048. unsigned int ata_offset = 0x200 + ata_no * 0x80;
  1049. unsigned int scr_offset = 0x400 + ata_no * 0x100;
  1050. pdc_ata_setup_port(ap, host_mmio + ata_offset, host_mmio + scr_offset);
  1051. ata_port_pbar_desc(ap, PDC_MMIO_BAR, -1, "mmio");
  1052. ata_port_pbar_desc(ap, PDC_MMIO_BAR, ata_offset, "ata");
  1053. }
  1054. /* initialize adapter */
  1055. pdc_host_init(host);
  1056. rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
  1057. if (rc)
  1058. return rc;
  1059. rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
  1060. if (rc)
  1061. return rc;
  1062. /* start host, request IRQ and attach */
  1063. pci_set_master(pdev);
  1064. return ata_host_activate(host, pdev->irq, pdc_interrupt, IRQF_SHARED,
  1065. &pdc_ata_sht);
  1066. }
  1067. static int __init pdc_ata_init(void)
  1068. {
  1069. return pci_register_driver(&pdc_ata_pci_driver);
  1070. }
  1071. static void __exit pdc_ata_exit(void)
  1072. {
  1073. pci_unregister_driver(&pdc_ata_pci_driver);
  1074. }
  1075. MODULE_AUTHOR("Jeff Garzik");
  1076. MODULE_DESCRIPTION("Promise ATA TX2/TX4/TX4000 low-level driver");
  1077. MODULE_LICENSE("GPL");
  1078. MODULE_DEVICE_TABLE(pci, pdc_ata_pci_tbl);
  1079. MODULE_VERSION(DRV_VERSION);
  1080. module_init(pdc_ata_init);
  1081. module_exit(pdc_ata_exit);