pxa3xx.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476
  1. /*
  2. * linux/arch/arm/mach-pxa/pxa3xx.c
  3. *
  4. * code specific to pxa3xx aka Monahans
  5. *
  6. * Copyright (C) 2006 Marvell International Ltd.
  7. *
  8. * 2007-09-02: eric miao <eric.miao@marvell.com>
  9. * initial version
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #include <linux/module.h>
  16. #include <linux/kernel.h>
  17. #include <linux/init.h>
  18. #include <linux/pm.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/irq.h>
  21. #include <linux/io.h>
  22. #include <linux/syscore_ops.h>
  23. #include <linux/i2c/pxa-i2c.h>
  24. #include <asm/mach/map.h>
  25. #include <asm/suspend.h>
  26. #include <mach/hardware.h>
  27. #include <mach/pxa3xx-regs.h>
  28. #include <mach/reset.h>
  29. #include <mach/ohci.h>
  30. #include <mach/pm.h>
  31. #include <mach/dma.h>
  32. #include <mach/smemc.h>
  33. #include <mach/irqs.h>
  34. #include "generic.h"
  35. #include "devices.h"
  36. #include "clock.h"
  37. #define PECR_IE(n) ((1 << ((n) * 2)) << 28)
  38. #define PECR_IS(n) ((1 << ((n) * 2)) << 29)
  39. static DEFINE_PXA3_CKEN(pxa3xx_ffuart, FFUART, 14857000, 1);
  40. static DEFINE_PXA3_CKEN(pxa3xx_btuart, BTUART, 14857000, 1);
  41. static DEFINE_PXA3_CKEN(pxa3xx_stuart, STUART, 14857000, 1);
  42. static DEFINE_PXA3_CKEN(pxa3xx_i2c, I2C, 32842000, 0);
  43. static DEFINE_PXA3_CKEN(pxa3xx_udc, UDC, 48000000, 5);
  44. static DEFINE_PXA3_CKEN(pxa3xx_usbh, USBH, 48000000, 0);
  45. static DEFINE_PXA3_CKEN(pxa3xx_u2d, USB2, 48000000, 0);
  46. static DEFINE_PXA3_CKEN(pxa3xx_keypad, KEYPAD, 32768, 0);
  47. static DEFINE_PXA3_CKEN(pxa3xx_ssp1, SSP1, 13000000, 0);
  48. static DEFINE_PXA3_CKEN(pxa3xx_ssp2, SSP2, 13000000, 0);
  49. static DEFINE_PXA3_CKEN(pxa3xx_ssp3, SSP3, 13000000, 0);
  50. static DEFINE_PXA3_CKEN(pxa3xx_ssp4, SSP4, 13000000, 0);
  51. static DEFINE_PXA3_CKEN(pxa3xx_pwm0, PWM0, 13000000, 0);
  52. static DEFINE_PXA3_CKEN(pxa3xx_pwm1, PWM1, 13000000, 0);
  53. static DEFINE_PXA3_CKEN(pxa3xx_mmc1, MMC1, 19500000, 0);
  54. static DEFINE_PXA3_CKEN(pxa3xx_mmc2, MMC2, 19500000, 0);
  55. static DEFINE_PXA3_CKEN(pxa3xx_gpio, GPIO, 13000000, 0);
  56. static DEFINE_CK(pxa3xx_lcd, LCD, &clk_pxa3xx_hsio_ops);
  57. static DEFINE_CK(pxa3xx_smemc, SMC, &clk_pxa3xx_smemc_ops);
  58. static DEFINE_CK(pxa3xx_camera, CAMERA, &clk_pxa3xx_hsio_ops);
  59. static DEFINE_CK(pxa3xx_ac97, AC97, &clk_pxa3xx_ac97_ops);
  60. static DEFINE_CLK(pxa3xx_pout, &clk_pxa3xx_pout_ops, 13000000, 70);
  61. static struct clk_lookup pxa3xx_clkregs[] = {
  62. INIT_CLKREG(&clk_pxa3xx_pout, NULL, "CLK_POUT"),
  63. /* Power I2C clock is always on */
  64. INIT_CLKREG(&clk_dummy, "pxa3xx-pwri2c.1", NULL),
  65. INIT_CLKREG(&clk_pxa3xx_lcd, "pxa2xx-fb", NULL),
  66. INIT_CLKREG(&clk_pxa3xx_camera, NULL, "CAMCLK"),
  67. INIT_CLKREG(&clk_pxa3xx_ac97, NULL, "AC97CLK"),
  68. INIT_CLKREG(&clk_pxa3xx_ffuart, "pxa2xx-uart.0", NULL),
  69. INIT_CLKREG(&clk_pxa3xx_btuart, "pxa2xx-uart.1", NULL),
  70. INIT_CLKREG(&clk_pxa3xx_stuart, "pxa2xx-uart.2", NULL),
  71. INIT_CLKREG(&clk_pxa3xx_stuart, "pxa2xx-ir", "UARTCLK"),
  72. INIT_CLKREG(&clk_pxa3xx_i2c, "pxa2xx-i2c.0", NULL),
  73. INIT_CLKREG(&clk_pxa3xx_udc, "pxa27x-udc", NULL),
  74. INIT_CLKREG(&clk_pxa3xx_usbh, "pxa27x-ohci", NULL),
  75. INIT_CLKREG(&clk_pxa3xx_u2d, "pxa3xx-u2d", NULL),
  76. INIT_CLKREG(&clk_pxa3xx_keypad, "pxa27x-keypad", NULL),
  77. INIT_CLKREG(&clk_pxa3xx_ssp1, "pxa27x-ssp.0", NULL),
  78. INIT_CLKREG(&clk_pxa3xx_ssp2, "pxa27x-ssp.1", NULL),
  79. INIT_CLKREG(&clk_pxa3xx_ssp3, "pxa27x-ssp.2", NULL),
  80. INIT_CLKREG(&clk_pxa3xx_ssp4, "pxa27x-ssp.3", NULL),
  81. INIT_CLKREG(&clk_pxa3xx_pwm0, "pxa27x-pwm.0", NULL),
  82. INIT_CLKREG(&clk_pxa3xx_pwm1, "pxa27x-pwm.1", NULL),
  83. INIT_CLKREG(&clk_pxa3xx_mmc1, "pxa2xx-mci.0", NULL),
  84. INIT_CLKREG(&clk_pxa3xx_mmc2, "pxa2xx-mci.1", NULL),
  85. INIT_CLKREG(&clk_pxa3xx_smemc, "pxa2xx-pcmcia", NULL),
  86. INIT_CLKREG(&clk_pxa3xx_gpio, "pxa-gpio", NULL),
  87. INIT_CLKREG(&clk_dummy, "sa1100-rtc", NULL),
  88. };
  89. #ifdef CONFIG_PM
  90. #define ISRAM_START 0x5c000000
  91. #define ISRAM_SIZE SZ_256K
  92. static void __iomem *sram;
  93. static unsigned long wakeup_src;
  94. /*
  95. * Enter a standby mode (S0D1C2 or S0D2C2). Upon wakeup, the dynamic
  96. * memory controller has to be reinitialised, so we place some code
  97. * in the SRAM to perform this function.
  98. *
  99. * We disable FIQs across the standby - otherwise, we might receive a
  100. * FIQ while the SDRAM is unavailable.
  101. */
  102. static void pxa3xx_cpu_standby(unsigned int pwrmode)
  103. {
  104. extern const char pm_enter_standby_start[], pm_enter_standby_end[];
  105. void (*fn)(unsigned int) = (void __force *)(sram + 0x8000);
  106. memcpy_toio(sram + 0x8000, pm_enter_standby_start,
  107. pm_enter_standby_end - pm_enter_standby_start);
  108. AD2D0SR = ~0;
  109. AD2D1SR = ~0;
  110. AD2D0ER = wakeup_src;
  111. AD2D1ER = 0;
  112. ASCR = ASCR;
  113. ARSR = ARSR;
  114. local_fiq_disable();
  115. fn(pwrmode);
  116. local_fiq_enable();
  117. AD2D0ER = 0;
  118. AD2D1ER = 0;
  119. }
  120. /*
  121. * NOTE: currently, the OBM (OEM Boot Module) binary comes along with
  122. * PXA3xx development kits assumes that the resuming process continues
  123. * with the address stored within the first 4 bytes of SDRAM. The PSPR
  124. * register is used privately by BootROM and OBM, and _must_ be set to
  125. * 0x5c014000 for the moment.
  126. */
  127. static void pxa3xx_cpu_pm_suspend(void)
  128. {
  129. volatile unsigned long *p = (volatile void *)0xc0000000;
  130. unsigned long saved_data = *p;
  131. #ifndef CONFIG_IWMMXT
  132. u64 acc0;
  133. asm volatile("mra %Q0, %R0, acc0" : "=r" (acc0));
  134. #endif
  135. extern int pxa3xx_finish_suspend(unsigned long);
  136. /* resuming from D2 requires the HSIO2/BOOT/TPM clocks enabled */
  137. CKENA |= (1 << CKEN_BOOT) | (1 << CKEN_TPM);
  138. CKENB |= 1 << (CKEN_HSIO2 & 0x1f);
  139. /* clear and setup wakeup source */
  140. AD3SR = ~0;
  141. AD3ER = wakeup_src;
  142. ASCR = ASCR;
  143. ARSR = ARSR;
  144. PCFR |= (1u << 13); /* L1_DIS */
  145. PCFR &= ~((1u << 12) | (1u << 1)); /* L0_EN | SL_ROD */
  146. PSPR = 0x5c014000;
  147. /* overwrite with the resume address */
  148. *p = virt_to_phys(cpu_resume);
  149. cpu_suspend(0, pxa3xx_finish_suspend);
  150. *p = saved_data;
  151. AD3ER = 0;
  152. #ifndef CONFIG_IWMMXT
  153. asm volatile("mar acc0, %Q0, %R0" : "=r" (acc0));
  154. #endif
  155. }
  156. static void pxa3xx_cpu_pm_enter(suspend_state_t state)
  157. {
  158. /*
  159. * Don't sleep if no wakeup sources are defined
  160. */
  161. if (wakeup_src == 0) {
  162. printk(KERN_ERR "Not suspending: no wakeup sources\n");
  163. return;
  164. }
  165. switch (state) {
  166. case PM_SUSPEND_STANDBY:
  167. pxa3xx_cpu_standby(PXA3xx_PM_S0D2C2);
  168. break;
  169. case PM_SUSPEND_MEM:
  170. pxa3xx_cpu_pm_suspend();
  171. break;
  172. }
  173. }
  174. static int pxa3xx_cpu_pm_valid(suspend_state_t state)
  175. {
  176. return state == PM_SUSPEND_MEM || state == PM_SUSPEND_STANDBY;
  177. }
  178. static struct pxa_cpu_pm_fns pxa3xx_cpu_pm_fns = {
  179. .valid = pxa3xx_cpu_pm_valid,
  180. .enter = pxa3xx_cpu_pm_enter,
  181. };
  182. static void __init pxa3xx_init_pm(void)
  183. {
  184. sram = ioremap(ISRAM_START, ISRAM_SIZE);
  185. if (!sram) {
  186. printk(KERN_ERR "Unable to map ISRAM: disabling standby/suspend\n");
  187. return;
  188. }
  189. /*
  190. * Since we copy wakeup code into the SRAM, we need to ensure
  191. * that it is preserved over the low power modes. Note: bit 8
  192. * is undocumented in the developer manual, but must be set.
  193. */
  194. AD1R |= ADXR_L2 | ADXR_R0;
  195. AD2R |= ADXR_L2 | ADXR_R0;
  196. AD3R |= ADXR_L2 | ADXR_R0;
  197. /*
  198. * Clear the resume enable registers.
  199. */
  200. AD1D0ER = 0;
  201. AD2D0ER = 0;
  202. AD2D1ER = 0;
  203. AD3ER = 0;
  204. pxa_cpu_pm_fns = &pxa3xx_cpu_pm_fns;
  205. }
  206. static int pxa3xx_set_wake(struct irq_data *d, unsigned int on)
  207. {
  208. unsigned long flags, mask = 0;
  209. switch (d->irq) {
  210. case IRQ_SSP3:
  211. mask = ADXER_MFP_WSSP3;
  212. break;
  213. case IRQ_MSL:
  214. mask = ADXER_WMSL0;
  215. break;
  216. case IRQ_USBH2:
  217. case IRQ_USBH1:
  218. mask = ADXER_WUSBH;
  219. break;
  220. case IRQ_KEYPAD:
  221. mask = ADXER_WKP;
  222. break;
  223. case IRQ_AC97:
  224. mask = ADXER_MFP_WAC97;
  225. break;
  226. case IRQ_USIM:
  227. mask = ADXER_WUSIM0;
  228. break;
  229. case IRQ_SSP2:
  230. mask = ADXER_MFP_WSSP2;
  231. break;
  232. case IRQ_I2C:
  233. mask = ADXER_MFP_WI2C;
  234. break;
  235. case IRQ_STUART:
  236. mask = ADXER_MFP_WUART3;
  237. break;
  238. case IRQ_BTUART:
  239. mask = ADXER_MFP_WUART2;
  240. break;
  241. case IRQ_FFUART:
  242. mask = ADXER_MFP_WUART1;
  243. break;
  244. case IRQ_MMC:
  245. mask = ADXER_MFP_WMMC1;
  246. break;
  247. case IRQ_SSP:
  248. mask = ADXER_MFP_WSSP1;
  249. break;
  250. case IRQ_RTCAlrm:
  251. mask = ADXER_WRTC;
  252. break;
  253. case IRQ_SSP4:
  254. mask = ADXER_MFP_WSSP4;
  255. break;
  256. case IRQ_TSI:
  257. mask = ADXER_WTSI;
  258. break;
  259. case IRQ_USIM2:
  260. mask = ADXER_WUSIM1;
  261. break;
  262. case IRQ_MMC2:
  263. mask = ADXER_MFP_WMMC2;
  264. break;
  265. case IRQ_NAND:
  266. mask = ADXER_MFP_WFLASH;
  267. break;
  268. case IRQ_USB2:
  269. mask = ADXER_WUSB2;
  270. break;
  271. case IRQ_WAKEUP0:
  272. mask = ADXER_WEXTWAKE0;
  273. break;
  274. case IRQ_WAKEUP1:
  275. mask = ADXER_WEXTWAKE1;
  276. break;
  277. case IRQ_MMC3:
  278. mask = ADXER_MFP_GEN12;
  279. break;
  280. default:
  281. return -EINVAL;
  282. }
  283. local_irq_save(flags);
  284. if (on)
  285. wakeup_src |= mask;
  286. else
  287. wakeup_src &= ~mask;
  288. local_irq_restore(flags);
  289. return 0;
  290. }
  291. #else
  292. static inline void pxa3xx_init_pm(void) {}
  293. #define pxa3xx_set_wake NULL
  294. #endif
  295. static void pxa_ack_ext_wakeup(struct irq_data *d)
  296. {
  297. PECR |= PECR_IS(d->irq - IRQ_WAKEUP0);
  298. }
  299. static void pxa_mask_ext_wakeup(struct irq_data *d)
  300. {
  301. pxa_mask_irq(d);
  302. PECR &= ~PECR_IE(d->irq - IRQ_WAKEUP0);
  303. }
  304. static void pxa_unmask_ext_wakeup(struct irq_data *d)
  305. {
  306. pxa_unmask_irq(d);
  307. PECR |= PECR_IE(d->irq - IRQ_WAKEUP0);
  308. }
  309. static int pxa_set_ext_wakeup_type(struct irq_data *d, unsigned int flow_type)
  310. {
  311. if (flow_type & IRQ_TYPE_EDGE_RISING)
  312. PWER |= 1 << (d->irq - IRQ_WAKEUP0);
  313. if (flow_type & IRQ_TYPE_EDGE_FALLING)
  314. PWER |= 1 << (d->irq - IRQ_WAKEUP0 + 2);
  315. return 0;
  316. }
  317. static struct irq_chip pxa_ext_wakeup_chip = {
  318. .name = "WAKEUP",
  319. .irq_ack = pxa_ack_ext_wakeup,
  320. .irq_mask = pxa_mask_ext_wakeup,
  321. .irq_unmask = pxa_unmask_ext_wakeup,
  322. .irq_set_type = pxa_set_ext_wakeup_type,
  323. };
  324. static void __init pxa_init_ext_wakeup_irq(int (*fn)(struct irq_data *,
  325. unsigned int))
  326. {
  327. int irq;
  328. for (irq = IRQ_WAKEUP0; irq <= IRQ_WAKEUP1; irq++) {
  329. irq_set_chip_and_handler(irq, &pxa_ext_wakeup_chip,
  330. handle_edge_irq);
  331. set_irq_flags(irq, IRQF_VALID);
  332. }
  333. pxa_ext_wakeup_chip.irq_set_wake = fn;
  334. }
  335. void __init pxa3xx_init_irq(void)
  336. {
  337. /* enable CP6 access */
  338. u32 value;
  339. __asm__ __volatile__("mrc p15, 0, %0, c15, c1, 0\n": "=r"(value));
  340. value |= (1 << 6);
  341. __asm__ __volatile__("mcr p15, 0, %0, c15, c1, 0\n": :"r"(value));
  342. pxa_init_irq(56, pxa3xx_set_wake);
  343. pxa_init_ext_wakeup_irq(pxa3xx_set_wake);
  344. }
  345. static struct map_desc pxa3xx_io_desc[] __initdata = {
  346. { /* Mem Ctl */
  347. .virtual = (unsigned long)SMEMC_VIRT,
  348. .pfn = __phys_to_pfn(PXA3XX_SMEMC_BASE),
  349. .length = 0x00200000,
  350. .type = MT_DEVICE
  351. }
  352. };
  353. void __init pxa3xx_map_io(void)
  354. {
  355. pxa_map_io();
  356. iotable_init(ARRAY_AND_SIZE(pxa3xx_io_desc));
  357. pxa3xx_get_clk_frequency_khz(1);
  358. }
  359. /*
  360. * device registration specific to PXA3xx.
  361. */
  362. void __init pxa3xx_set_i2c_power_info(struct i2c_pxa_platform_data *info)
  363. {
  364. pxa_register_device(&pxa3xx_device_i2c_power, info);
  365. }
  366. static struct platform_device *devices[] __initdata = {
  367. &pxa_device_gpio,
  368. &pxa27x_device_udc,
  369. &pxa_device_pmu,
  370. &pxa_device_i2s,
  371. &pxa_device_asoc_ssp1,
  372. &pxa_device_asoc_ssp2,
  373. &pxa_device_asoc_ssp3,
  374. &pxa_device_asoc_ssp4,
  375. &pxa_device_asoc_platform,
  376. &sa1100_device_rtc,
  377. &pxa_device_rtc,
  378. &pxa27x_device_ssp1,
  379. &pxa27x_device_ssp2,
  380. &pxa27x_device_ssp3,
  381. &pxa3xx_device_ssp4,
  382. &pxa27x_device_pwm0,
  383. &pxa27x_device_pwm1,
  384. };
  385. static int __init pxa3xx_init(void)
  386. {
  387. int ret = 0;
  388. if (cpu_is_pxa3xx()) {
  389. reset_status = ARSR;
  390. /*
  391. * clear RDH bit every time after reset
  392. *
  393. * Note: the last 3 bits DxS are write-1-to-clear so carefully
  394. * preserve them here in case they will be referenced later
  395. */
  396. ASCR &= ~(ASCR_RDH | ASCR_D1S | ASCR_D2S | ASCR_D3S);
  397. clkdev_add_table(pxa3xx_clkregs, ARRAY_SIZE(pxa3xx_clkregs));
  398. if ((ret = pxa_init_dma(IRQ_DMA, 32)))
  399. return ret;
  400. pxa3xx_init_pm();
  401. register_syscore_ops(&pxa_irq_syscore_ops);
  402. register_syscore_ops(&pxa3xx_mfp_syscore_ops);
  403. register_syscore_ops(&pxa3xx_clock_syscore_ops);
  404. ret = platform_add_devices(devices, ARRAY_SIZE(devices));
  405. }
  406. return ret;
  407. }
  408. postcore_initcall(pxa3xx_init);