pxa25x.c 9.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387
  1. /*
  2. * linux/arch/arm/mach-pxa/pxa25x.c
  3. *
  4. * Author: Nicolas Pitre
  5. * Created: Jun 15, 2001
  6. * Copyright: MontaVista Software Inc.
  7. *
  8. * Code specific to PXA21x/25x/26x variants.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. *
  14. * Since this file should be linked before any other machine specific file,
  15. * the __initcall() here will be executed first. This serves as default
  16. * initialization stuff for PXA machines which can be overridden later if
  17. * need be.
  18. */
  19. #include <linux/gpio.h>
  20. #include <linux/gpio-pxa.h>
  21. #include <linux/module.h>
  22. #include <linux/kernel.h>
  23. #include <linux/init.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/suspend.h>
  26. #include <linux/syscore_ops.h>
  27. #include <linux/irq.h>
  28. #include <asm/mach/map.h>
  29. #include <asm/suspend.h>
  30. #include <mach/hardware.h>
  31. #include <mach/irqs.h>
  32. #include <mach/pxa25x.h>
  33. #include <mach/reset.h>
  34. #include <mach/pm.h>
  35. #include <mach/dma.h>
  36. #include <mach/smemc.h>
  37. #include "generic.h"
  38. #include "devices.h"
  39. #include "clock.h"
  40. /*
  41. * Various clock factors driven by the CCCR register.
  42. */
  43. /* Crystal Frequency to Memory Frequency Multiplier (L) */
  44. static unsigned char L_clk_mult[32] = { 0, 27, 32, 36, 40, 45, 0, };
  45. /* Memory Frequency to Run Mode Frequency Multiplier (M) */
  46. static unsigned char M_clk_mult[4] = { 0, 1, 2, 4 };
  47. /* Run Mode Frequency to Turbo Mode Frequency Multiplier (N) */
  48. /* Note: we store the value N * 2 here. */
  49. static unsigned char N2_clk_mult[8] = { 0, 0, 2, 3, 4, 0, 6, 0 };
  50. /* Crystal clock */
  51. #define BASE_CLK 3686400
  52. /*
  53. * Get the clock frequency as reflected by CCCR and the turbo flag.
  54. * We assume these values have been applied via a fcs.
  55. * If info is not 0 we also display the current settings.
  56. */
  57. unsigned int pxa25x_get_clk_frequency_khz(int info)
  58. {
  59. unsigned long cccr, turbo;
  60. unsigned int l, L, m, M, n2, N;
  61. cccr = CCCR;
  62. asm( "mrc\tp14, 0, %0, c6, c0, 0" : "=r" (turbo) );
  63. l = L_clk_mult[(cccr >> 0) & 0x1f];
  64. m = M_clk_mult[(cccr >> 5) & 0x03];
  65. n2 = N2_clk_mult[(cccr >> 7) & 0x07];
  66. L = l * BASE_CLK;
  67. M = m * L;
  68. N = n2 * M / 2;
  69. if(info)
  70. {
  71. L += 5000;
  72. printk( KERN_INFO "Memory clock: %d.%02dMHz (*%d)\n",
  73. L / 1000000, (L % 1000000) / 10000, l );
  74. M += 5000;
  75. printk( KERN_INFO "Run Mode clock: %d.%02dMHz (*%d)\n",
  76. M / 1000000, (M % 1000000) / 10000, m );
  77. N += 5000;
  78. printk( KERN_INFO "Turbo Mode clock: %d.%02dMHz (*%d.%d, %sactive)\n",
  79. N / 1000000, (N % 1000000) / 10000, n2 / 2, (n2 % 2) * 5,
  80. (turbo & 1) ? "" : "in" );
  81. }
  82. return (turbo & 1) ? (N/1000) : (M/1000);
  83. }
  84. static unsigned long clk_pxa25x_mem_getrate(struct clk *clk)
  85. {
  86. return L_clk_mult[(CCCR >> 0) & 0x1f] * BASE_CLK;
  87. }
  88. static const struct clkops clk_pxa25x_mem_ops = {
  89. .enable = clk_dummy_enable,
  90. .disable = clk_dummy_disable,
  91. .getrate = clk_pxa25x_mem_getrate,
  92. };
  93. static const struct clkops clk_pxa25x_lcd_ops = {
  94. .enable = clk_pxa2xx_cken_enable,
  95. .disable = clk_pxa2xx_cken_disable,
  96. .getrate = clk_pxa25x_mem_getrate,
  97. };
  98. static unsigned long gpio12_config_32k[] = {
  99. GPIO12_32KHz,
  100. };
  101. static unsigned long gpio12_config_gpio[] = {
  102. GPIO12_GPIO,
  103. };
  104. static void clk_gpio12_enable(struct clk *clk)
  105. {
  106. pxa2xx_mfp_config(gpio12_config_32k, 1);
  107. }
  108. static void clk_gpio12_disable(struct clk *clk)
  109. {
  110. pxa2xx_mfp_config(gpio12_config_gpio, 1);
  111. }
  112. static const struct clkops clk_pxa25x_gpio12_ops = {
  113. .enable = clk_gpio12_enable,
  114. .disable = clk_gpio12_disable,
  115. };
  116. static unsigned long gpio11_config_3m6[] = {
  117. GPIO11_3_6MHz,
  118. };
  119. static unsigned long gpio11_config_gpio[] = {
  120. GPIO11_GPIO,
  121. };
  122. static void clk_gpio11_enable(struct clk *clk)
  123. {
  124. pxa2xx_mfp_config(gpio11_config_3m6, 1);
  125. }
  126. static void clk_gpio11_disable(struct clk *clk)
  127. {
  128. pxa2xx_mfp_config(gpio11_config_gpio, 1);
  129. }
  130. static const struct clkops clk_pxa25x_gpio11_ops = {
  131. .enable = clk_gpio11_enable,
  132. .disable = clk_gpio11_disable,
  133. };
  134. /*
  135. * 3.6864MHz -> OST, GPIO, SSP, PWM, PLLs (95.842MHz, 147.456MHz)
  136. * 95.842MHz -> MMC 19.169MHz, I2C 31.949MHz, FICP 47.923MHz, USB 47.923MHz
  137. * 147.456MHz -> UART 14.7456MHz, AC97 12.288MHz, I2S 5.672MHz (allegedly)
  138. */
  139. /*
  140. * PXA 2xx clock declarations.
  141. */
  142. static DEFINE_PXA2_CKEN(pxa25x_hwuart, HWUART, 14745600, 1);
  143. static DEFINE_PXA2_CKEN(pxa25x_ffuart, FFUART, 14745600, 1);
  144. static DEFINE_PXA2_CKEN(pxa25x_btuart, BTUART, 14745600, 1);
  145. static DEFINE_PXA2_CKEN(pxa25x_stuart, STUART, 14745600, 1);
  146. static DEFINE_PXA2_CKEN(pxa25x_usb, USB, 47923000, 5);
  147. static DEFINE_PXA2_CKEN(pxa25x_mmc, MMC, 19169000, 0);
  148. static DEFINE_PXA2_CKEN(pxa25x_i2c, I2C, 31949000, 0);
  149. static DEFINE_PXA2_CKEN(pxa25x_ssp, SSP, 3686400, 0);
  150. static DEFINE_PXA2_CKEN(pxa25x_nssp, NSSP, 3686400, 0);
  151. static DEFINE_PXA2_CKEN(pxa25x_assp, ASSP, 3686400, 0);
  152. static DEFINE_PXA2_CKEN(pxa25x_pwm0, PWM0, 3686400, 0);
  153. static DEFINE_PXA2_CKEN(pxa25x_pwm1, PWM1, 3686400, 0);
  154. static DEFINE_PXA2_CKEN(pxa25x_ac97, AC97, 24576000, 0);
  155. static DEFINE_PXA2_CKEN(pxa25x_i2s, I2S, 14745600, 0);
  156. static DEFINE_PXA2_CKEN(pxa25x_ficp, FICP, 47923000, 0);
  157. static DEFINE_CK(pxa25x_lcd, LCD, &clk_pxa25x_lcd_ops);
  158. static DEFINE_CLK(pxa25x_gpio11, &clk_pxa25x_gpio11_ops, 3686400, 0);
  159. static DEFINE_CLK(pxa25x_gpio12, &clk_pxa25x_gpio12_ops, 32768, 0);
  160. static DEFINE_CLK(pxa25x_mem, &clk_pxa25x_mem_ops, 0, 0);
  161. static struct clk_lookup pxa25x_clkregs[] = {
  162. INIT_CLKREG(&clk_pxa25x_lcd, "pxa2xx-fb", NULL),
  163. INIT_CLKREG(&clk_pxa25x_ffuart, "pxa2xx-uart.0", NULL),
  164. INIT_CLKREG(&clk_pxa25x_btuart, "pxa2xx-uart.1", NULL),
  165. INIT_CLKREG(&clk_pxa25x_stuart, "pxa2xx-uart.2", NULL),
  166. INIT_CLKREG(&clk_pxa25x_usb, "pxa25x-udc", NULL),
  167. INIT_CLKREG(&clk_pxa25x_mmc, "pxa2xx-mci.0", NULL),
  168. INIT_CLKREG(&clk_pxa25x_i2c, "pxa2xx-i2c.0", NULL),
  169. INIT_CLKREG(&clk_pxa25x_ssp, "pxa25x-ssp.0", NULL),
  170. INIT_CLKREG(&clk_pxa25x_nssp, "pxa25x-nssp.1", NULL),
  171. INIT_CLKREG(&clk_pxa25x_assp, "pxa25x-nssp.2", NULL),
  172. INIT_CLKREG(&clk_pxa25x_pwm0, "pxa25x-pwm.0", NULL),
  173. INIT_CLKREG(&clk_pxa25x_pwm1, "pxa25x-pwm.1", NULL),
  174. INIT_CLKREG(&clk_pxa25x_i2s, "pxa2xx-i2s", NULL),
  175. INIT_CLKREG(&clk_pxa25x_stuart, "pxa2xx-ir", "UARTCLK"),
  176. INIT_CLKREG(&clk_pxa25x_ficp, "pxa2xx-ir", "FICPCLK"),
  177. INIT_CLKREG(&clk_pxa25x_ac97, NULL, "AC97CLK"),
  178. INIT_CLKREG(&clk_pxa25x_gpio11, NULL, "GPIO11_CLK"),
  179. INIT_CLKREG(&clk_pxa25x_gpio12, NULL, "GPIO12_CLK"),
  180. INIT_CLKREG(&clk_pxa25x_mem, "pxa2xx-pcmcia", NULL),
  181. INIT_CLKREG(&clk_dummy, "pxa-gpio", NULL),
  182. };
  183. static struct clk_lookup pxa25x_hwuart_clkreg =
  184. INIT_CLKREG(&clk_pxa25x_hwuart, "pxa2xx-uart.3", NULL);
  185. #ifdef CONFIG_PM
  186. #define SAVE(x) sleep_save[SLEEP_SAVE_##x] = x
  187. #define RESTORE(x) x = sleep_save[SLEEP_SAVE_##x]
  188. /*
  189. * List of global PXA peripheral registers to preserve.
  190. * More ones like CP and general purpose register values are preserved
  191. * with the stack pointer in sleep.S.
  192. */
  193. enum {
  194. SLEEP_SAVE_PSTR,
  195. SLEEP_SAVE_COUNT
  196. };
  197. static void pxa25x_cpu_pm_save(unsigned long *sleep_save)
  198. {
  199. SAVE(PSTR);
  200. }
  201. static void pxa25x_cpu_pm_restore(unsigned long *sleep_save)
  202. {
  203. RESTORE(PSTR);
  204. }
  205. static void pxa25x_cpu_pm_enter(suspend_state_t state)
  206. {
  207. /* Clear reset status */
  208. RCSR = RCSR_HWR | RCSR_WDR | RCSR_SMR | RCSR_GPR;
  209. switch (state) {
  210. case PM_SUSPEND_MEM:
  211. cpu_suspend(PWRMODE_SLEEP, pxa25x_finish_suspend);
  212. break;
  213. }
  214. }
  215. static int pxa25x_cpu_pm_prepare(void)
  216. {
  217. /* set resume return address */
  218. PSPR = virt_to_phys(cpu_resume);
  219. return 0;
  220. }
  221. static void pxa25x_cpu_pm_finish(void)
  222. {
  223. /* ensure not to come back here if it wasn't intended */
  224. PSPR = 0;
  225. }
  226. static struct pxa_cpu_pm_fns pxa25x_cpu_pm_fns = {
  227. .save_count = SLEEP_SAVE_COUNT,
  228. .valid = suspend_valid_only_mem,
  229. .save = pxa25x_cpu_pm_save,
  230. .restore = pxa25x_cpu_pm_restore,
  231. .enter = pxa25x_cpu_pm_enter,
  232. .prepare = pxa25x_cpu_pm_prepare,
  233. .finish = pxa25x_cpu_pm_finish,
  234. };
  235. static void __init pxa25x_init_pm(void)
  236. {
  237. pxa_cpu_pm_fns = &pxa25x_cpu_pm_fns;
  238. }
  239. #else
  240. static inline void pxa25x_init_pm(void) {}
  241. #endif
  242. /* PXA25x: supports wakeup from GPIO0..GPIO15 and RTC alarm
  243. */
  244. static int pxa25x_set_wake(struct irq_data *d, unsigned int on)
  245. {
  246. int gpio = pxa_irq_to_gpio(d->irq);
  247. uint32_t mask = 0;
  248. if (gpio >= 0 && gpio < 85)
  249. return gpio_set_wake(gpio, on);
  250. if (d->irq == IRQ_RTCAlrm) {
  251. mask = PWER_RTC;
  252. goto set_pwer;
  253. }
  254. return -EINVAL;
  255. set_pwer:
  256. if (on)
  257. PWER |= mask;
  258. else
  259. PWER &=~mask;
  260. return 0;
  261. }
  262. void __init pxa25x_init_irq(void)
  263. {
  264. pxa_init_irq(32, pxa25x_set_wake);
  265. }
  266. #ifdef CONFIG_CPU_PXA26x
  267. void __init pxa26x_init_irq(void)
  268. {
  269. pxa_init_irq(32, pxa25x_set_wake);
  270. }
  271. #endif
  272. static struct map_desc pxa25x_io_desc[] __initdata = {
  273. { /* Mem Ctl */
  274. .virtual = (unsigned long)SMEMC_VIRT,
  275. .pfn = __phys_to_pfn(PXA2XX_SMEMC_BASE),
  276. .length = 0x00200000,
  277. .type = MT_DEVICE
  278. },
  279. };
  280. void __init pxa25x_map_io(void)
  281. {
  282. pxa_map_io();
  283. iotable_init(ARRAY_AND_SIZE(pxa25x_io_desc));
  284. pxa25x_get_clk_frequency_khz(1);
  285. }
  286. static struct platform_device *pxa25x_devices[] __initdata = {
  287. &pxa25x_device_udc,
  288. &pxa_device_pmu,
  289. &pxa_device_i2s,
  290. &sa1100_device_rtc,
  291. &pxa25x_device_ssp,
  292. &pxa25x_device_nssp,
  293. &pxa25x_device_assp,
  294. &pxa25x_device_pwm0,
  295. &pxa25x_device_pwm1,
  296. &pxa_device_asoc_platform,
  297. };
  298. static int __init pxa25x_init(void)
  299. {
  300. int ret = 0;
  301. if (cpu_is_pxa25x()) {
  302. reset_status = RCSR;
  303. clkdev_add_table(pxa25x_clkregs, ARRAY_SIZE(pxa25x_clkregs));
  304. if ((ret = pxa_init_dma(IRQ_DMA, 16)))
  305. return ret;
  306. pxa25x_init_pm();
  307. register_syscore_ops(&pxa_irq_syscore_ops);
  308. register_syscore_ops(&pxa2xx_mfp_syscore_ops);
  309. register_syscore_ops(&pxa2xx_clock_syscore_ops);
  310. ret = platform_add_devices(pxa25x_devices,
  311. ARRAY_SIZE(pxa25x_devices));
  312. if (ret)
  313. return ret;
  314. }
  315. /* Only add HWUART for PXA255/26x; PXA210/250 do not have it. */
  316. if (cpu_is_pxa255())
  317. clkdev_add(&pxa25x_hwuart_clkreg);
  318. return ret;
  319. }
  320. postcore_initcall(pxa25x_init);