pxafb.h 5.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176
  1. /*
  2. * arch/arm/mach-pxa/include/mach/pxafb.h
  3. *
  4. * Support for the xscale frame buffer.
  5. *
  6. * Author: Jean-Frederic Clere
  7. * Created: Sep 22, 2003
  8. * Copyright: jfclere@sinix.net
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/fb.h>
  15. #include <mach/regs-lcd.h>
  16. /*
  17. * Supported LCD connections
  18. *
  19. * bits 0 - 3: for LCD panel type:
  20. *
  21. * STN - for passive matrix
  22. * DSTN - for dual scan passive matrix
  23. * TFT - for active matrix
  24. *
  25. * bits 4 - 9 : for bus width
  26. * bits 10-17 : for AC Bias Pin Frequency
  27. * bit 18 : for output enable polarity
  28. * bit 19 : for pixel clock edge
  29. * bit 20 : for output pixel format when base is RGBT16
  30. */
  31. #define LCD_CONN_TYPE(_x) ((_x) & 0x0f)
  32. #define LCD_CONN_WIDTH(_x) (((_x) >> 4) & 0x1f)
  33. #define LCD_TYPE_MASK 0xf
  34. #define LCD_TYPE_UNKNOWN 0
  35. #define LCD_TYPE_MONO_STN 1
  36. #define LCD_TYPE_MONO_DSTN 2
  37. #define LCD_TYPE_COLOR_STN 3
  38. #define LCD_TYPE_COLOR_DSTN 4
  39. #define LCD_TYPE_COLOR_TFT 5
  40. #define LCD_TYPE_SMART_PANEL 6
  41. #define LCD_TYPE_MAX 7
  42. #define LCD_MONO_STN_4BPP ((4 << 4) | LCD_TYPE_MONO_STN)
  43. #define LCD_MONO_STN_8BPP ((8 << 4) | LCD_TYPE_MONO_STN)
  44. #define LCD_MONO_DSTN_8BPP ((8 << 4) | LCD_TYPE_MONO_DSTN)
  45. #define LCD_COLOR_STN_8BPP ((8 << 4) | LCD_TYPE_COLOR_STN)
  46. #define LCD_COLOR_DSTN_16BPP ((16 << 4) | LCD_TYPE_COLOR_DSTN)
  47. #define LCD_COLOR_TFT_8BPP ((8 << 4) | LCD_TYPE_COLOR_TFT)
  48. #define LCD_COLOR_TFT_16BPP ((16 << 4) | LCD_TYPE_COLOR_TFT)
  49. #define LCD_COLOR_TFT_18BPP ((18 << 4) | LCD_TYPE_COLOR_TFT)
  50. #define LCD_SMART_PANEL_8BPP ((8 << 4) | LCD_TYPE_SMART_PANEL)
  51. #define LCD_SMART_PANEL_16BPP ((16 << 4) | LCD_TYPE_SMART_PANEL)
  52. #define LCD_SMART_PANEL_18BPP ((18 << 4) | LCD_TYPE_SMART_PANEL)
  53. #define LCD_AC_BIAS_FREQ(x) (((x) & 0xff) << 10)
  54. #define LCD_BIAS_ACTIVE_HIGH (0 << 18)
  55. #define LCD_BIAS_ACTIVE_LOW (1 << 18)
  56. #define LCD_PCLK_EDGE_RISE (0 << 19)
  57. #define LCD_PCLK_EDGE_FALL (1 << 19)
  58. #define LCD_ALTERNATE_MAPPING (1 << 20)
  59. /*
  60. * This structure describes the machine which we are running on.
  61. * It is set in linux/arch/arm/mach-pxa/machine_name.c and used in the probe routine
  62. * of linux/drivers/video/pxafb.c
  63. */
  64. struct pxafb_mode_info {
  65. u_long pixclock;
  66. u_short xres;
  67. u_short yres;
  68. u_char bpp;
  69. u_int cmap_greyscale:1,
  70. depth:8,
  71. transparency:1,
  72. unused:22;
  73. /* Parallel Mode Timing */
  74. u_char hsync_len;
  75. u_char left_margin;
  76. u_char right_margin;
  77. u_char vsync_len;
  78. u_char upper_margin;
  79. u_char lower_margin;
  80. u_char sync;
  81. /* Smart Panel Mode Timing - see PXA27x DM 7.4.15.0.3 for details
  82. * Note:
  83. * 1. all parameters in nanosecond (ns)
  84. * 2. a0cs{rd,wr}_set_hld are controlled by the same register bits
  85. * in pxa27x and pxa3xx, initialize them to the same value or
  86. * the larger one will be used
  87. * 3. same to {rd,wr}_pulse_width
  88. *
  89. * 4. LCD_PCLK_EDGE_{RISE,FALL} controls the L_PCLK_WR polarity
  90. * 5. sync & FB_SYNC_HOR_HIGH_ACT controls the L_LCLK_A0
  91. * 6. sync & FB_SYNC_VERT_HIGH_ACT controls the L_LCLK_RD
  92. */
  93. unsigned a0csrd_set_hld; /* A0 and CS Setup/Hold Time before/after L_FCLK_RD */
  94. unsigned a0cswr_set_hld; /* A0 and CS Setup/Hold Time before/after L_PCLK_WR */
  95. unsigned wr_pulse_width; /* L_PCLK_WR pulse width */
  96. unsigned rd_pulse_width; /* L_FCLK_RD pulse width */
  97. unsigned cmd_inh_time; /* Command Inhibit time between two writes */
  98. unsigned op_hold_time; /* Output Hold time from L_FCLK_RD negation */
  99. };
  100. struct pxafb_mach_info {
  101. struct pxafb_mode_info *modes;
  102. unsigned int num_modes;
  103. unsigned int lcd_conn;
  104. unsigned long video_mem_size;
  105. u_int fixed_modes:1,
  106. cmap_inverse:1,
  107. cmap_static:1,
  108. acceleration_enabled:1,
  109. unused:28;
  110. /* The following should be defined in LCCR0
  111. * LCCR0_Act or LCCR0_Pas Active or Passive
  112. * LCCR0_Sngl or LCCR0_Dual Single/Dual panel
  113. * LCCR0_Mono or LCCR0_Color Mono/Color
  114. * LCCR0_4PixMono or LCCR0_8PixMono (in mono single mode)
  115. * LCCR0_DMADel(Tcpu) (optional) DMA request delay
  116. *
  117. * The following should not be defined in LCCR0:
  118. * LCCR0_OUM, LCCR0_BM, LCCR0_QDM, LCCR0_DIS, LCCR0_EFM
  119. * LCCR0_IUM, LCCR0_SFM, LCCR0_LDM, LCCR0_ENB
  120. */
  121. u_int lccr0;
  122. /* The following should be defined in LCCR3
  123. * LCCR3_OutEnH or LCCR3_OutEnL Output enable polarity
  124. * LCCR3_PixRsEdg or LCCR3_PixFlEdg Pixel clock edge type
  125. * LCCR3_Acb(X) AB Bias pin frequency
  126. * LCCR3_DPC (optional) Double Pixel Clock mode (untested)
  127. *
  128. * The following should not be defined in LCCR3
  129. * LCCR3_HSP, LCCR3_VSP, LCCR0_Pcd(x), LCCR3_Bpp
  130. */
  131. u_int lccr3;
  132. /* The following should be defined in LCCR4
  133. * LCCR4_PAL_FOR_0 or LCCR4_PAL_FOR_1 or LCCR4_PAL_FOR_2
  134. *
  135. * All other bits in LCCR4 should be left alone.
  136. */
  137. u_int lccr4;
  138. void (*pxafb_backlight_power)(int);
  139. void (*pxafb_lcd_power)(int, struct fb_var_screeninfo *);
  140. void (*smart_update)(struct fb_info *);
  141. };
  142. void pxa_set_fb_info(struct device *, struct pxafb_mach_info *);
  143. unsigned long pxafb_get_hsync_time(struct device *dev);
  144. #ifdef CONFIG_FB_PXA_SMARTPANEL
  145. extern int pxafb_smart_queue(struct fb_info *info, uint16_t *cmds, int);
  146. extern int pxafb_smart_flush(struct fb_info *info);
  147. #else
  148. static inline int pxafb_smart_queue(struct fb_info *info,
  149. uint16_t *cmds, int n)
  150. {
  151. return 0;
  152. }
  153. static inline int pxafb_smart_flush(struct fb_info *info)
  154. {
  155. return 0;
  156. }
  157. #endif